bnx2x.h 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. #define DRV_MODULE_VERSION "1.60.00-3"
  20. #define DRV_MODULE_RELDATE "2010/10/19"
  21. #define BNX2X_BC_VER 0x040200
  22. #define BNX2X_MULTI_QUEUE
  23. #define BNX2X_NEW_NAPI
  24. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  25. #define BCM_CNIC 1
  26. #include "../cnic_if.h"
  27. #endif
  28. #ifdef BCM_CNIC
  29. #define BNX2X_MIN_MSIX_VEC_CNT 3
  30. #define BNX2X_MSIX_VEC_FP_START 2
  31. #else
  32. #define BNX2X_MIN_MSIX_VEC_CNT 2
  33. #define BNX2X_MSIX_VEC_FP_START 1
  34. #endif
  35. #include <linux/mdio.h>
  36. #include <linux/pci.h>
  37. #include "bnx2x_reg.h"
  38. #include "bnx2x_fw_defs.h"
  39. #include "bnx2x_hsi.h"
  40. #include "bnx2x_link.h"
  41. #include "bnx2x_stats.h"
  42. /* error/debug prints */
  43. #define DRV_MODULE_NAME "bnx2x"
  44. /* for messages that are currently off */
  45. #define BNX2X_MSG_OFF 0
  46. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  47. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  48. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  49. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  50. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  51. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  52. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  53. /* regular debug print */
  54. #define DP(__mask, __fmt, __args...) \
  55. do { \
  56. if (bp->msg_enable & (__mask)) \
  57. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
  58. __func__, __LINE__, \
  59. bp->dev ? (bp->dev->name) : "?", \
  60. ##__args); \
  61. } while (0)
  62. /* errors debug print */
  63. #define BNX2X_DBG_ERR(__fmt, __args...) \
  64. do { \
  65. if (netif_msg_probe(bp)) \
  66. pr_err("[%s:%d(%s)]" __fmt, \
  67. __func__, __LINE__, \
  68. bp->dev ? (bp->dev->name) : "?", \
  69. ##__args); \
  70. } while (0)
  71. /* for errors (never masked) */
  72. #define BNX2X_ERR(__fmt, __args...) \
  73. do { \
  74. pr_err("[%s:%d(%s)]" __fmt, \
  75. __func__, __LINE__, \
  76. bp->dev ? (bp->dev->name) : "?", \
  77. ##__args); \
  78. } while (0)
  79. #define BNX2X_ERROR(__fmt, __args...) do { \
  80. pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
  81. } while (0)
  82. /* before we have a dev->name use dev_info() */
  83. #define BNX2X_DEV_INFO(__fmt, __args...) \
  84. do { \
  85. if (netif_msg_probe(bp)) \
  86. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  87. } while (0)
  88. void bnx2x_panic_dump(struct bnx2x *bp);
  89. #ifdef BNX2X_STOP_ON_ERROR
  90. #define bnx2x_panic() do { \
  91. bp->panic = 1; \
  92. BNX2X_ERR("driver assert\n"); \
  93. bnx2x_int_disable(bp); \
  94. bnx2x_panic_dump(bp); \
  95. } while (0)
  96. #else
  97. #define bnx2x_panic() do { \
  98. bp->panic = 1; \
  99. BNX2X_ERR("driver assert\n"); \
  100. bnx2x_panic_dump(bp); \
  101. } while (0)
  102. #endif
  103. #define bnx2x_mc_addr(ha) ((ha)->addr)
  104. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  105. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  106. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  107. #define REG_ADDR(bp, offset) ((bp->regview) + (offset))
  108. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  109. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  110. #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
  111. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  112. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  113. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  114. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  115. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  116. #define REG_RD_DMAE(bp, offset, valp, len32) \
  117. do { \
  118. bnx2x_read_dmae(bp, offset, len32);\
  119. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  120. } while (0)
  121. #define REG_WR_DMAE(bp, offset, valp, len32) \
  122. do { \
  123. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  124. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  125. offset, len32); \
  126. } while (0)
  127. #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
  128. REG_WR_DMAE(bp, offset, valp, len32)
  129. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
  130. do { \
  131. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  132. bnx2x_write_big_buf_wb(bp, addr, len32); \
  133. } while (0)
  134. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  135. offsetof(struct shmem_region, field))
  136. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  137. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  138. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  139. offsetof(struct shmem2_region, field))
  140. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  141. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  142. #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
  143. offsetof(struct mf_cfg, field))
  144. #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
  145. offsetof(struct mf2_cfg, field))
  146. #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
  147. #define MF_CFG_WR(bp, field, val) REG_WR(bp,\
  148. MF_CFG_ADDR(bp, field), (val))
  149. #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
  150. #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
  151. (SHMEM2_RD((bp), size) > \
  152. offsetof(struct shmem2_region, field)))
  153. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  154. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  155. /* SP SB indices */
  156. /* General SP events - stats query, cfc delete, etc */
  157. #define HC_SP_INDEX_ETH_DEF_CONS 3
  158. /* EQ completions */
  159. #define HC_SP_INDEX_EQ_CONS 7
  160. /* iSCSI L2 */
  161. #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
  162. #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
  163. /**
  164. * CIDs and CLIDs:
  165. * CLIDs below is a CLID for func 0, then the CLID for other
  166. * functions will be calculated by the formula:
  167. *
  168. * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
  169. *
  170. */
  171. /* iSCSI L2 */
  172. #define BNX2X_ISCSI_ETH_CL_ID 17
  173. #define BNX2X_ISCSI_ETH_CID 17
  174. /** Additional rings budgeting */
  175. #ifdef BCM_CNIC
  176. #define CNIC_CONTEXT_USE 1
  177. #else
  178. #define CNIC_CONTEXT_USE 0
  179. #endif /* BCM_CNIC */
  180. #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
  181. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
  182. #define SM_RX_ID 0
  183. #define SM_TX_ID 1
  184. /* fast path */
  185. struct sw_rx_bd {
  186. struct sk_buff *skb;
  187. DEFINE_DMA_UNMAP_ADDR(mapping);
  188. };
  189. struct sw_tx_bd {
  190. struct sk_buff *skb;
  191. u16 first_bd;
  192. u8 flags;
  193. /* Set on the first BD descriptor when there is a split BD */
  194. #define BNX2X_TSO_SPLIT_BD (1<<0)
  195. };
  196. struct sw_rx_page {
  197. struct page *page;
  198. DEFINE_DMA_UNMAP_ADDR(mapping);
  199. };
  200. union db_prod {
  201. struct doorbell_set_prod data;
  202. u32 raw;
  203. };
  204. /* MC hsi */
  205. #define BCM_PAGE_SHIFT 12
  206. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  207. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  208. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  209. #define PAGES_PER_SGE_SHIFT 0
  210. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  211. #define SGE_PAGE_SIZE PAGE_SIZE
  212. #define SGE_PAGE_SHIFT PAGE_SHIFT
  213. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  214. /* SGE ring related macros */
  215. #define NUM_RX_SGE_PAGES 2
  216. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  217. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  218. /* RX_SGE_CNT is promised to be a power of 2 */
  219. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  220. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  221. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  222. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  223. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  224. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  225. /* SGE producer mask related macros */
  226. /* Number of bits in one sge_mask array element */
  227. #define RX_SGE_MASK_ELEM_SZ 64
  228. #define RX_SGE_MASK_ELEM_SHIFT 6
  229. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  230. /* Creates a bitmask of all ones in less significant bits.
  231. idx - index of the most significant bit in the created mask */
  232. #define RX_SGE_ONES_MASK(idx) \
  233. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  234. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  235. /* Number of u64 elements in SGE mask array */
  236. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  237. RX_SGE_MASK_ELEM_SZ)
  238. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  239. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  240. union host_hc_status_block {
  241. /* pointer to fp status block e1x */
  242. struct host_hc_status_block_e1x *e1x_sb;
  243. /* pointer to fp status block e2 */
  244. struct host_hc_status_block_e2 *e2_sb;
  245. };
  246. struct bnx2x_fastpath {
  247. #define BNX2X_NAPI_WEIGHT 128
  248. struct napi_struct napi;
  249. union host_hc_status_block status_blk;
  250. /* chip independed shortcuts into sb structure */
  251. __le16 *sb_index_values;
  252. __le16 *sb_running_index;
  253. /* chip independed shortcut into rx_prods_offset memory */
  254. u32 ustorm_rx_prods_offset;
  255. dma_addr_t status_blk_mapping;
  256. struct sw_tx_bd *tx_buf_ring;
  257. union eth_tx_bd_types *tx_desc_ring;
  258. dma_addr_t tx_desc_mapping;
  259. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  260. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  261. struct eth_rx_bd *rx_desc_ring;
  262. dma_addr_t rx_desc_mapping;
  263. union eth_rx_cqe *rx_comp_ring;
  264. dma_addr_t rx_comp_mapping;
  265. /* SGE ring */
  266. struct eth_rx_sge *rx_sge_ring;
  267. dma_addr_t rx_sge_mapping;
  268. u64 sge_mask[RX_SGE_MASK_LEN];
  269. int state;
  270. #define BNX2X_FP_STATE_CLOSED 0
  271. #define BNX2X_FP_STATE_IRQ 0x80000
  272. #define BNX2X_FP_STATE_OPENING 0x90000
  273. #define BNX2X_FP_STATE_OPEN 0xa0000
  274. #define BNX2X_FP_STATE_HALTING 0xb0000
  275. #define BNX2X_FP_STATE_HALTED 0xc0000
  276. #define BNX2X_FP_STATE_TERMINATING 0xd0000
  277. #define BNX2X_FP_STATE_TERMINATED 0xe0000
  278. u8 index; /* number in fp array */
  279. u8 cl_id; /* eth client id */
  280. u8 cl_qzone_id;
  281. u8 fw_sb_id; /* status block number in FW */
  282. u8 igu_sb_id; /* status block number in HW */
  283. u32 cid;
  284. union db_prod tx_db;
  285. u16 tx_pkt_prod;
  286. u16 tx_pkt_cons;
  287. u16 tx_bd_prod;
  288. u16 tx_bd_cons;
  289. __le16 *tx_cons_sb;
  290. __le16 fp_hc_idx;
  291. u16 rx_bd_prod;
  292. u16 rx_bd_cons;
  293. u16 rx_comp_prod;
  294. u16 rx_comp_cons;
  295. u16 rx_sge_prod;
  296. /* The last maximal completed SGE */
  297. u16 last_max_sge;
  298. __le16 *rx_cons_sb;
  299. unsigned long tx_pkt,
  300. rx_pkt,
  301. rx_calls;
  302. /* TPA related */
  303. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  304. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  305. #define BNX2X_TPA_START 1
  306. #define BNX2X_TPA_STOP 2
  307. u8 disable_tpa;
  308. #ifdef BNX2X_STOP_ON_ERROR
  309. u64 tpa_queue_used;
  310. #endif
  311. struct tstorm_per_client_stats old_tclient;
  312. struct ustorm_per_client_stats old_uclient;
  313. struct xstorm_per_client_stats old_xclient;
  314. struct bnx2x_eth_q_stats eth_q_stats;
  315. /* The size is calculated using the following:
  316. sizeof name field from netdev structure +
  317. 4 ('-Xx-' string) +
  318. 4 (for the digits and to make it DWORD aligned) */
  319. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  320. char name[FP_NAME_SIZE];
  321. struct bnx2x *bp; /* parent */
  322. };
  323. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  324. /* MC hsi */
  325. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  326. #define RX_COPY_THRESH 92
  327. #define NUM_TX_RINGS 16
  328. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  329. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  330. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  331. #define MAX_TX_BD (NUM_TX_BD - 1)
  332. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  333. #define INIT_JUMBO_TX_RING_SIZE MAX_TX_AVAIL
  334. #define INIT_TX_RING_SIZE MAX_TX_AVAIL
  335. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  336. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  337. #define TX_BD(x) ((x) & MAX_TX_BD)
  338. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  339. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  340. #define NUM_RX_RINGS 8
  341. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  342. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  343. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  344. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  345. #define MAX_RX_BD (NUM_RX_BD - 1)
  346. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  347. #define MIN_RX_AVAIL 128
  348. #define INIT_JUMBO_RX_RING_SIZE MAX_RX_AVAIL
  349. #define INIT_RX_RING_SIZE MAX_RX_AVAIL
  350. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  351. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  352. #define RX_BD(x) ((x) & MAX_RX_BD)
  353. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  354. 4 times more pages for CQ ring in order to keep it balanced with
  355. BD ring */
  356. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  357. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  358. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  359. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  360. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  361. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  362. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  363. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  364. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  365. /* This is needed for determining of last_max */
  366. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  367. #define __SGE_MASK_SET_BIT(el, bit) \
  368. do { \
  369. el = ((el) | ((u64)0x1 << (bit))); \
  370. } while (0)
  371. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  372. do { \
  373. el = ((el) & (~((u64)0x1 << (bit)))); \
  374. } while (0)
  375. #define SGE_MASK_SET_BIT(fp, idx) \
  376. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  377. ((idx) & RX_SGE_MASK_ELEM_MASK))
  378. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  379. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  380. ((idx) & RX_SGE_MASK_ELEM_MASK))
  381. /* used on a CID received from the HW */
  382. #define SW_CID(x) (le32_to_cpu(x) & \
  383. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  384. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  385. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  386. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  387. le32_to_cpu((bd)->addr_lo))
  388. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  389. #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
  390. #define BNX2X_DB_SHIFT 7 /* 128 bytes*/
  391. #define DPM_TRIGER_TYPE 0x40
  392. #define DOORBELL(bp, cid, val) \
  393. do { \
  394. writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
  395. DPM_TRIGER_TYPE); \
  396. } while (0)
  397. /* TX CSUM helpers */
  398. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  399. skb->csum_offset)
  400. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  401. skb->csum_offset))
  402. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  403. #define XMIT_PLAIN 0
  404. #define XMIT_CSUM_V4 0x1
  405. #define XMIT_CSUM_V6 0x2
  406. #define XMIT_CSUM_TCP 0x4
  407. #define XMIT_GSO_V4 0x8
  408. #define XMIT_GSO_V6 0x10
  409. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  410. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  411. /* stuff added to make the code fit 80Col */
  412. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  413. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  414. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  415. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  416. (TPA_TYPE_START | TPA_TYPE_END))
  417. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  418. #define BNX2X_IP_CSUM_ERR(cqe) \
  419. (!((cqe)->fast_path_cqe.status_flags & \
  420. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  421. ((cqe)->fast_path_cqe.type_error_flags & \
  422. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  423. #define BNX2X_L4_CSUM_ERR(cqe) \
  424. (!((cqe)->fast_path_cqe.status_flags & \
  425. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  426. ((cqe)->fast_path_cqe.type_error_flags & \
  427. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  428. #define BNX2X_RX_CSUM_OK(cqe) \
  429. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  430. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  431. (((le16_to_cpu(flags) & \
  432. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  433. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  434. == PRS_FLAG_OVERETH_IPV4)
  435. #define BNX2X_RX_SUM_FIX(cqe) \
  436. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  437. #define U_SB_ETH_RX_CQ_INDEX 1
  438. #define U_SB_ETH_RX_BD_INDEX 2
  439. #define C_SB_ETH_TX_CQ_INDEX 5
  440. #define BNX2X_RX_SB_INDEX \
  441. (&fp->sb_index_values[U_SB_ETH_RX_CQ_INDEX])
  442. #define BNX2X_TX_SB_INDEX \
  443. (&fp->sb_index_values[C_SB_ETH_TX_CQ_INDEX])
  444. /* end of fast path */
  445. /* common */
  446. struct bnx2x_common {
  447. u32 chip_id;
  448. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  449. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  450. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  451. #define CHIP_NUM_57710 0x164e
  452. #define CHIP_NUM_57711 0x164f
  453. #define CHIP_NUM_57711E 0x1650
  454. #define CHIP_NUM_57712 0x1662
  455. #define CHIP_NUM_57712E 0x1663
  456. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  457. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  458. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  459. #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
  460. #define CHIP_IS_57712E(bp) (CHIP_NUM(bp) == CHIP_NUM_57712E)
  461. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  462. CHIP_IS_57711E(bp))
  463. #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
  464. CHIP_IS_57712E(bp))
  465. #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
  466. #define IS_E1H_OFFSET (CHIP_IS_E1H(bp) || CHIP_IS_E2(bp))
  467. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  468. #define CHIP_REV_Ax 0x00000000
  469. /* assume maximum 5 revisions */
  470. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  471. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  472. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  473. !(CHIP_REV(bp) & 0x00001000))
  474. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  475. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  476. (CHIP_REV(bp) & 0x00001000))
  477. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  478. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  479. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  480. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  481. int flash_size;
  482. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  483. #define NVRAM_TIMEOUT_COUNT 30000
  484. #define NVRAM_PAGE_SIZE 256
  485. u32 shmem_base;
  486. u32 shmem2_base;
  487. u32 mf_cfg_base;
  488. u32 mf2_cfg_base;
  489. u32 hw_config;
  490. u32 bc_ver;
  491. u8 int_block;
  492. #define INT_BLOCK_HC 0
  493. #define INT_BLOCK_IGU 1
  494. #define INT_BLOCK_MODE_NORMAL 0
  495. #define INT_BLOCK_MODE_BW_COMP 2
  496. #define CHIP_INT_MODE_IS_NBC(bp) \
  497. (CHIP_IS_E2(bp) && \
  498. !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
  499. #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
  500. u8 chip_port_mode;
  501. #define CHIP_4_PORT_MODE 0x0
  502. #define CHIP_2_PORT_MODE 0x1
  503. #define CHIP_PORT_MODE_NONE 0x2
  504. #define CHIP_MODE(bp) (bp->common.chip_port_mode)
  505. #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
  506. };
  507. /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
  508. #define BNX2X_IGU_STAS_MSG_VF_CNT 64
  509. #define BNX2X_IGU_STAS_MSG_PF_CNT 4
  510. /* end of common */
  511. /* port */
  512. struct bnx2x_port {
  513. u32 pmf;
  514. u32 link_config[LINK_CONFIG_SIZE];
  515. u32 supported[LINK_CONFIG_SIZE];
  516. /* link settings - missing defines */
  517. #define SUPPORTED_2500baseX_Full (1 << 15)
  518. u32 advertising[LINK_CONFIG_SIZE];
  519. /* link settings - missing defines */
  520. #define ADVERTISED_2500baseX_Full (1 << 15)
  521. u32 phy_addr;
  522. /* used to synchronize phy accesses */
  523. struct mutex phy_mutex;
  524. int need_hw_lock;
  525. u32 port_stx;
  526. struct nig_stats old_nig_stats;
  527. };
  528. /* end of port */
  529. /* e1h Classification CAM line allocations */
  530. enum {
  531. CAM_ETH_LINE = 0,
  532. CAM_ISCSI_ETH_LINE,
  533. CAM_MAX_PF_LINE = CAM_ISCSI_ETH_LINE
  534. };
  535. #define BNX2X_VF_ID_INVALID 0xFF
  536. /*
  537. * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
  538. * control by the number of fast-path status blocks supported by the
  539. * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
  540. * status block represents an independent interrupts context that can
  541. * serve a regular L2 networking queue. However special L2 queues such
  542. * as the FCoE queue do not require a FP-SB and other components like
  543. * the CNIC may consume FP-SB reducing the number of possible L2 queues
  544. *
  545. * If the maximum number of FP-SB available is X then:
  546. * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
  547. * regular L2 queues is Y=X-1
  548. * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
  549. * c. If the FCoE L2 queue is supported the actual number of L2 queues
  550. * is Y+1
  551. * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
  552. * slow-path interrupts) or Y+2 if CNIC is supported (one additional
  553. * FP interrupt context for the CNIC).
  554. * e. The number of HW context (CID count) is always X or X+1 if FCoE
  555. * L2 queue is supported. the cid for the FCoE L2 queue is always X.
  556. */
  557. #define FP_SB_MAX_E1x 16 /* fast-path interrupt contexts E1x */
  558. #define FP_SB_MAX_E2 16 /* fast-path interrupt contexts E2 */
  559. /*
  560. * cid_cnt paramter below refers to the value returned by
  561. * 'bnx2x_get_l2_cid_count()' routine
  562. */
  563. /*
  564. * The number of FP context allocated by the driver == max number of regular
  565. * L2 queues + 1 for the FCoE L2 queue
  566. */
  567. #define L2_FP_COUNT(cid_cnt) ((cid_cnt) - CNIC_CONTEXT_USE)
  568. union cdu_context {
  569. struct eth_context eth;
  570. char pad[1024];
  571. };
  572. /* CDU host DB constants */
  573. #define CDU_ILT_PAGE_SZ_HW 3
  574. #define CDU_ILT_PAGE_SZ (4096 << CDU_ILT_PAGE_SZ_HW) /* 32K */
  575. #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
  576. #ifdef BCM_CNIC
  577. #define CNIC_ISCSI_CID_MAX 256
  578. #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX)
  579. #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
  580. #endif
  581. #define QM_ILT_PAGE_SZ_HW 3
  582. #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 32K */
  583. #define QM_CID_ROUND 1024
  584. #ifdef BCM_CNIC
  585. /* TM (timers) host DB constants */
  586. #define TM_ILT_PAGE_SZ_HW 2
  587. #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 16K */
  588. /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
  589. #define TM_CONN_NUM 1024
  590. #define TM_ILT_SZ (8 * TM_CONN_NUM)
  591. #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
  592. /* SRC (Searcher) host DB constants */
  593. #define SRC_ILT_PAGE_SZ_HW 3
  594. #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 32K */
  595. #define SRC_HASH_BITS 10
  596. #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
  597. #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
  598. #define SRC_T2_SZ SRC_ILT_SZ
  599. #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
  600. #endif
  601. #define MAX_DMAE_C 8
  602. /* DMA memory not used in fastpath */
  603. struct bnx2x_slowpath {
  604. struct eth_stats_query fw_stats;
  605. struct mac_configuration_cmd mac_config;
  606. struct mac_configuration_cmd mcast_config;
  607. struct client_init_ramrod_data client_init_data;
  608. /* used by dmae command executer */
  609. struct dmae_command dmae[MAX_DMAE_C];
  610. u32 stats_comp;
  611. union mac_stats mac_stats;
  612. struct nig_stats nig_stats;
  613. struct host_port_stats port_stats;
  614. struct host_func_stats func_stats;
  615. struct host_func_stats func_stats_base;
  616. u32 wb_comp;
  617. u32 wb_data[4];
  618. };
  619. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  620. #define bnx2x_sp_mapping(bp, var) \
  621. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  622. /* attn group wiring */
  623. #define MAX_DYNAMIC_ATTN_GRPS 8
  624. struct attn_route {
  625. u32 sig[5];
  626. };
  627. struct iro {
  628. u32 base;
  629. u16 m1;
  630. u16 m2;
  631. u16 m3;
  632. u16 size;
  633. };
  634. struct hw_context {
  635. union cdu_context *vcxt;
  636. dma_addr_t cxt_mapping;
  637. size_t size;
  638. };
  639. /* forward */
  640. struct bnx2x_ilt;
  641. typedef enum {
  642. BNX2X_RECOVERY_DONE,
  643. BNX2X_RECOVERY_INIT,
  644. BNX2X_RECOVERY_WAIT,
  645. } bnx2x_recovery_state_t;
  646. /**
  647. * Event queue (EQ or event ring) MC hsi
  648. * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
  649. */
  650. #define NUM_EQ_PAGES 1
  651. #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
  652. #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
  653. #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
  654. #define EQ_DESC_MASK (NUM_EQ_DESC - 1)
  655. #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
  656. /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
  657. #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
  658. (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
  659. /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
  660. #define EQ_DESC(x) ((x) & EQ_DESC_MASK)
  661. #define BNX2X_EQ_INDEX \
  662. (&bp->def_status_blk->sp_sb.\
  663. index_values[HC_SP_INDEX_EQ_CONS])
  664. struct bnx2x {
  665. /* Fields used in the tx and intr/napi performance paths
  666. * are grouped together in the beginning of the structure
  667. */
  668. struct bnx2x_fastpath *fp;
  669. void __iomem *regview;
  670. void __iomem *doorbells;
  671. u16 db_size;
  672. struct net_device *dev;
  673. struct pci_dev *pdev;
  674. struct iro *iro_arr;
  675. #define IRO (bp->iro_arr)
  676. atomic_t intr_sem;
  677. bnx2x_recovery_state_t recovery_state;
  678. int is_leader;
  679. struct msix_entry *msix_table;
  680. #define INT_MODE_INTx 1
  681. #define INT_MODE_MSI 2
  682. int tx_ring_size;
  683. u32 rx_csum;
  684. u32 rx_buf_size;
  685. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  686. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  687. #define ETH_MIN_PACKET_SIZE 60
  688. #define ETH_MAX_PACKET_SIZE 1500
  689. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  690. /* Max supported alignment is 256 (8 shift) */
  691. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  692. L1_CACHE_SHIFT : 8)
  693. #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
  694. #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
  695. struct host_sp_status_block *def_status_blk;
  696. #define DEF_SB_IGU_ID 16
  697. #define DEF_SB_ID HC_SP_SB_ID
  698. __le16 def_idx;
  699. __le16 def_att_idx;
  700. u32 attn_state;
  701. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  702. /* slow path ring */
  703. struct eth_spe *spq;
  704. dma_addr_t spq_mapping;
  705. u16 spq_prod_idx;
  706. struct eth_spe *spq_prod_bd;
  707. struct eth_spe *spq_last_bd;
  708. __le16 *dsb_sp_prod;
  709. atomic_t spq_left; /* serialize spq */
  710. /* used to synchronize spq accesses */
  711. spinlock_t spq_lock;
  712. /* event queue */
  713. union event_ring_elem *eq_ring;
  714. dma_addr_t eq_mapping;
  715. u16 eq_prod;
  716. u16 eq_cons;
  717. __le16 *eq_cons_sb;
  718. /* Flags for marking that there is a STAT_QUERY or
  719. SET_MAC ramrod pending */
  720. int stats_pending;
  721. int set_mac_pending;
  722. /* End of fields used in the performance code paths */
  723. int panic;
  724. int msg_enable;
  725. u32 flags;
  726. #define PCIX_FLAG 1
  727. #define PCI_32BIT_FLAG 2
  728. #define ONE_PORT_FLAG 4
  729. #define NO_WOL_FLAG 8
  730. #define USING_DAC_FLAG 0x10
  731. #define USING_MSIX_FLAG 0x20
  732. #define USING_MSI_FLAG 0x40
  733. #define TPA_ENABLE_FLAG 0x80
  734. #define NO_MCP_FLAG 0x100
  735. #define DISABLE_MSI_FLAG 0x200
  736. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  737. #define MF_FUNC_DIS 0x1000
  738. int pf_num; /* absolute PF number */
  739. int pfid; /* per-path PF number */
  740. int base_fw_ndsb;
  741. #define BP_PATH(bp) (!CHIP_IS_E2(bp) ? \
  742. 0 : (bp->pf_num & 1))
  743. #define BP_PORT(bp) (bp->pfid & 1)
  744. #define BP_FUNC(bp) (bp->pfid)
  745. #define BP_ABS_FUNC(bp) (bp->pf_num)
  746. #define BP_E1HVN(bp) (bp->pfid >> 1)
  747. #define BP_VN(bp) (CHIP_MODE_IS_4_PORT(bp) ? \
  748. 0 : BP_E1HVN(bp))
  749. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  750. #define BP_FW_MB_IDX(bp) (BP_PORT(bp) +\
  751. BP_VN(bp) * (CHIP_IS_E1x(bp) ? 2 : 1))
  752. #ifdef BCM_CNIC
  753. #define BCM_CNIC_CID_START 16
  754. #define BCM_ISCSI_ETH_CL_ID 17
  755. #endif
  756. int pm_cap;
  757. int pcie_cap;
  758. int mrrs;
  759. struct delayed_work sp_task;
  760. struct delayed_work reset_task;
  761. struct timer_list timer;
  762. int current_interval;
  763. u16 fw_seq;
  764. u16 fw_drv_pulse_wr_seq;
  765. u32 func_stx;
  766. struct link_params link_params;
  767. struct link_vars link_vars;
  768. struct mdio_if_info mdio;
  769. struct bnx2x_common common;
  770. struct bnx2x_port port;
  771. struct cmng_struct_per_port cmng;
  772. u32 vn_weight_sum;
  773. u32 mf_config[E1HVN_MAX];
  774. u32 mf2_config[E2_FUNC_MAX];
  775. u16 mf_ov;
  776. u8 mf_mode;
  777. #define IS_MF(bp) (bp->mf_mode != 0)
  778. u8 wol;
  779. int rx_ring_size;
  780. u16 tx_quick_cons_trip_int;
  781. u16 tx_quick_cons_trip;
  782. u16 tx_ticks_int;
  783. u16 tx_ticks;
  784. u16 rx_quick_cons_trip_int;
  785. u16 rx_quick_cons_trip;
  786. u16 rx_ticks_int;
  787. u16 rx_ticks;
  788. /* Maximal coalescing timeout in us */
  789. #define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
  790. u32 lin_cnt;
  791. int state;
  792. #define BNX2X_STATE_CLOSED 0
  793. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  794. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  795. #define BNX2X_STATE_OPEN 0x3000
  796. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  797. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  798. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  799. #define BNX2X_STATE_FUNC_STARTED 0x7000
  800. #define BNX2X_STATE_DIAG 0xe000
  801. #define BNX2X_STATE_ERROR 0xf000
  802. int multi_mode;
  803. int num_queues;
  804. int disable_tpa;
  805. int int_mode;
  806. struct tstorm_eth_mac_filter_config mac_filters;
  807. #define BNX2X_ACCEPT_NONE 0x0000
  808. #define BNX2X_ACCEPT_UNICAST 0x0001
  809. #define BNX2X_ACCEPT_MULTICAST 0x0002
  810. #define BNX2X_ACCEPT_ALL_UNICAST 0x0004
  811. #define BNX2X_ACCEPT_ALL_MULTICAST 0x0008
  812. #define BNX2X_ACCEPT_BROADCAST 0x0010
  813. #define BNX2X_PROMISCUOUS_MODE 0x10000
  814. u32 rx_mode;
  815. #define BNX2X_RX_MODE_NONE 0
  816. #define BNX2X_RX_MODE_NORMAL 1
  817. #define BNX2X_RX_MODE_ALLMULTI 2
  818. #define BNX2X_RX_MODE_PROMISC 3
  819. #define BNX2X_MAX_MULTICAST 64
  820. #define BNX2X_MAX_EMUL_MULTI 16
  821. u8 igu_dsb_id;
  822. u8 igu_base_sb;
  823. u8 igu_sb_cnt;
  824. dma_addr_t def_status_blk_mapping;
  825. struct bnx2x_slowpath *slowpath;
  826. dma_addr_t slowpath_mapping;
  827. struct hw_context context;
  828. struct bnx2x_ilt *ilt;
  829. #define BP_ILT(bp) ((bp)->ilt)
  830. #define ILT_MAX_LINES 128
  831. int l2_cid_count;
  832. #define L2_ILT_LINES(bp) (DIV_ROUND_UP((bp)->l2_cid_count, \
  833. ILT_PAGE_CIDS))
  834. #define BNX2X_DB_SIZE(bp) ((bp)->l2_cid_count * (1 << BNX2X_DB_SHIFT))
  835. int qm_cid_count;
  836. int dropless_fc;
  837. #ifdef BCM_CNIC
  838. u32 cnic_flags;
  839. #define BNX2X_CNIC_FLAG_MAC_SET 1
  840. void *t2;
  841. dma_addr_t t2_mapping;
  842. struct cnic_ops *cnic_ops;
  843. void *cnic_data;
  844. u32 cnic_tag;
  845. struct cnic_eth_dev cnic_eth_dev;
  846. union host_hc_status_block cnic_sb;
  847. dma_addr_t cnic_sb_mapping;
  848. #define CNIC_SB_ID(bp) ((bp)->base_fw_ndsb + BP_L_ID(bp))
  849. #define CNIC_IGU_SB_ID(bp) ((bp)->igu_base_sb)
  850. struct eth_spe *cnic_kwq;
  851. struct eth_spe *cnic_kwq_prod;
  852. struct eth_spe *cnic_kwq_cons;
  853. struct eth_spe *cnic_kwq_last;
  854. u16 cnic_kwq_pending;
  855. u16 cnic_spq_pending;
  856. struct mutex cnic_mutex;
  857. u8 iscsi_mac[6];
  858. #endif
  859. int dmae_ready;
  860. /* used to synchronize dmae accesses */
  861. struct mutex dmae_mutex;
  862. /* used to protect the FW mail box */
  863. struct mutex fw_mb_mutex;
  864. /* used to synchronize stats collecting */
  865. int stats_state;
  866. /* used for synchronization of concurrent threads statistics handling */
  867. spinlock_t stats_lock;
  868. /* used by dmae command loader */
  869. struct dmae_command stats_dmae;
  870. int executer_idx;
  871. u16 stats_counter;
  872. struct bnx2x_eth_stats eth_stats;
  873. struct z_stream_s *strm;
  874. void *gunzip_buf;
  875. dma_addr_t gunzip_mapping;
  876. int gunzip_outlen;
  877. #define FW_BUF_SIZE 0x8000
  878. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  879. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  880. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  881. struct raw_op *init_ops;
  882. /* Init blocks offsets inside init_ops */
  883. u16 *init_ops_offsets;
  884. /* Data blob - has 32 bit granularity */
  885. u32 *init_data;
  886. /* Zipped PRAM blobs - raw data */
  887. const u8 *tsem_int_table_data;
  888. const u8 *tsem_pram_data;
  889. const u8 *usem_int_table_data;
  890. const u8 *usem_pram_data;
  891. const u8 *xsem_int_table_data;
  892. const u8 *xsem_pram_data;
  893. const u8 *csem_int_table_data;
  894. const u8 *csem_pram_data;
  895. #define INIT_OPS(bp) (bp->init_ops)
  896. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  897. #define INIT_DATA(bp) (bp->init_data)
  898. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  899. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  900. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  901. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  902. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  903. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  904. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  905. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  906. char fw_ver[32];
  907. const struct firmware *firmware;
  908. };
  909. /**
  910. * Init queue/func interface
  911. */
  912. /* queue init flags */
  913. #define QUEUE_FLG_TPA 0x0001
  914. #define QUEUE_FLG_CACHE_ALIGN 0x0002
  915. #define QUEUE_FLG_STATS 0x0004
  916. #define QUEUE_FLG_OV 0x0008
  917. #define QUEUE_FLG_VLAN 0x0010
  918. #define QUEUE_FLG_COS 0x0020
  919. #define QUEUE_FLG_HC 0x0040
  920. #define QUEUE_FLG_DHC 0x0080
  921. #define QUEUE_FLG_OOO 0x0100
  922. #define QUEUE_DROP_IP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR
  923. #define QUEUE_DROP_TCP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR
  924. #define QUEUE_DROP_TTL0 TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0
  925. #define QUEUE_DROP_UDP_CS_ERR TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR
  926. /* rss capabilities */
  927. #define RSS_IPV4_CAP 0x0001
  928. #define RSS_IPV4_TCP_CAP 0x0002
  929. #define RSS_IPV6_CAP 0x0004
  930. #define RSS_IPV6_TCP_CAP 0x0008
  931. #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
  932. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  933. #define BNX2X_MAX_QUEUES(bp) (bp->igu_sb_cnt - CNIC_CONTEXT_USE)
  934. #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1)
  935. #define RSS_IPV4_CAP_MASK \
  936. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
  937. #define RSS_IPV4_TCP_CAP_MASK \
  938. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
  939. #define RSS_IPV6_CAP_MASK \
  940. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
  941. #define RSS_IPV6_TCP_CAP_MASK \
  942. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
  943. /* func init flags */
  944. #define FUNC_FLG_STATS 0x0001
  945. #define FUNC_FLG_TPA 0x0002
  946. #define FUNC_FLG_SPQ 0x0004
  947. #define FUNC_FLG_LEADING 0x0008 /* PF only */
  948. struct rxq_pause_params {
  949. u16 bd_th_lo;
  950. u16 bd_th_hi;
  951. u16 rcq_th_lo;
  952. u16 rcq_th_hi;
  953. u16 sge_th_lo; /* valid iff QUEUE_FLG_TPA */
  954. u16 sge_th_hi; /* valid iff QUEUE_FLG_TPA */
  955. u16 pri_map;
  956. };
  957. struct bnx2x_rxq_init_params {
  958. /* cxt*/
  959. struct eth_context *cxt;
  960. /* dma */
  961. dma_addr_t dscr_map;
  962. dma_addr_t sge_map;
  963. dma_addr_t rcq_map;
  964. dma_addr_t rcq_np_map;
  965. u16 flags;
  966. u16 drop_flags;
  967. u16 mtu;
  968. u16 buf_sz;
  969. u16 fw_sb_id;
  970. u16 cl_id;
  971. u16 spcl_id;
  972. u16 cl_qzone_id;
  973. /* valid iff QUEUE_FLG_STATS */
  974. u16 stat_id;
  975. /* valid iff QUEUE_FLG_TPA */
  976. u16 tpa_agg_sz;
  977. u16 sge_buf_sz;
  978. u16 max_sges_pkt;
  979. /* valid iff QUEUE_FLG_CACHE_ALIGN */
  980. u8 cache_line_log;
  981. u8 sb_cq_index;
  982. u32 cid;
  983. /* desired interrupts per sec. valid iff QUEUE_FLG_HC */
  984. u32 hc_rate;
  985. };
  986. struct bnx2x_txq_init_params {
  987. /* cxt*/
  988. struct eth_context *cxt;
  989. /* dma */
  990. dma_addr_t dscr_map;
  991. u16 flags;
  992. u16 fw_sb_id;
  993. u8 sb_cq_index;
  994. u8 cos; /* valid iff QUEUE_FLG_COS */
  995. u16 stat_id; /* valid iff QUEUE_FLG_STATS */
  996. u16 traffic_type;
  997. u32 cid;
  998. u16 hc_rate; /* desired interrupts per sec.*/
  999. /* valid iff QUEUE_FLG_HC */
  1000. };
  1001. struct bnx2x_client_ramrod_params {
  1002. int *pstate;
  1003. int state;
  1004. u16 index;
  1005. u16 cl_id;
  1006. u32 cid;
  1007. u8 poll;
  1008. #define CLIENT_IS_LEADING_RSS 0x02
  1009. u8 flags;
  1010. };
  1011. struct bnx2x_client_init_params {
  1012. struct rxq_pause_params pause;
  1013. struct bnx2x_rxq_init_params rxq_params;
  1014. struct bnx2x_txq_init_params txq_params;
  1015. struct bnx2x_client_ramrod_params ramrod_params;
  1016. };
  1017. struct bnx2x_rss_params {
  1018. int mode;
  1019. u16 cap;
  1020. u16 result_mask;
  1021. };
  1022. struct bnx2x_func_init_params {
  1023. /* rss */
  1024. struct bnx2x_rss_params *rss; /* valid iff FUNC_FLG_RSS */
  1025. /* dma */
  1026. dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
  1027. dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
  1028. u16 func_flgs;
  1029. u16 func_id; /* abs fid */
  1030. u16 pf_id;
  1031. u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
  1032. };
  1033. #define for_each_queue(bp, var) \
  1034. for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
  1035. #define for_each_nondefault_queue(bp, var) \
  1036. for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
  1037. #define WAIT_RAMROD_POLL 0x01
  1038. #define WAIT_RAMROD_COMMON 0x02
  1039. /* dmae */
  1040. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  1041. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  1042. u32 len32);
  1043. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
  1044. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
  1045. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
  1046. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  1047. bool with_comp, u8 comp_type);
  1048. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  1049. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1050. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1051. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  1052. void bnx2x_calc_fc_adv(struct bnx2x *bp);
  1053. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  1054. u32 data_hi, u32 data_lo, int common);
  1055. void bnx2x_update_coalesce(struct bnx2x *bp);
  1056. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1057. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  1058. int wait)
  1059. {
  1060. u32 val;
  1061. do {
  1062. val = REG_RD(bp, reg);
  1063. if (val == expected)
  1064. break;
  1065. ms -= wait;
  1066. msleep(wait);
  1067. } while (ms > 0);
  1068. return val;
  1069. }
  1070. #define BNX2X_ILT_ZALLOC(x, y, size) \
  1071. do { \
  1072. x = pci_alloc_consistent(bp->pdev, size, y); \
  1073. if (x) \
  1074. memset(x, 0, size); \
  1075. } while (0)
  1076. #define BNX2X_ILT_FREE(x, y, size) \
  1077. do { \
  1078. if (x) { \
  1079. pci_free_consistent(bp->pdev, size, x, y); \
  1080. x = NULL; \
  1081. y = 0; \
  1082. } \
  1083. } while (0)
  1084. #define ILOG2(x) (ilog2((x)))
  1085. #define ILT_NUM_PAGE_ENTRIES (3072)
  1086. /* In 57710/11 we use whole table since we have 8 func
  1087. * In 57712 we have only 4 func, but use same size per func, then only half of
  1088. * the table in use
  1089. */
  1090. #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
  1091. #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
  1092. /*
  1093. * the phys address is shifted right 12 bits and has an added
  1094. * 1=valid bit added to the 53rd bit
  1095. * then since this is a wide register(TM)
  1096. * we split it into two 32 bit writes
  1097. */
  1098. #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
  1099. #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
  1100. /* load/unload mode */
  1101. #define LOAD_NORMAL 0
  1102. #define LOAD_OPEN 1
  1103. #define LOAD_DIAG 2
  1104. #define UNLOAD_NORMAL 0
  1105. #define UNLOAD_CLOSE 1
  1106. #define UNLOAD_RECOVERY 2
  1107. /* DMAE command defines */
  1108. #define DMAE_TIMEOUT -1
  1109. #define DMAE_PCI_ERROR -2 /* E2 and onward */
  1110. #define DMAE_NOT_RDY -3
  1111. #define DMAE_PCI_ERR_FLAG 0x80000000
  1112. #define DMAE_SRC_PCI 0
  1113. #define DMAE_SRC_GRC 1
  1114. #define DMAE_DST_NONE 0
  1115. #define DMAE_DST_PCI 1
  1116. #define DMAE_DST_GRC 2
  1117. #define DMAE_COMP_PCI 0
  1118. #define DMAE_COMP_GRC 1
  1119. /* E2 and onward - PCI error handling in the completion */
  1120. #define DMAE_COMP_REGULAR 0
  1121. #define DMAE_COM_SET_ERR 1
  1122. #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
  1123. DMAE_COMMAND_SRC_SHIFT)
  1124. #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
  1125. DMAE_COMMAND_SRC_SHIFT)
  1126. #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
  1127. DMAE_COMMAND_DST_SHIFT)
  1128. #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
  1129. DMAE_COMMAND_DST_SHIFT)
  1130. #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
  1131. DMAE_COMMAND_C_DST_SHIFT)
  1132. #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
  1133. DMAE_COMMAND_C_DST_SHIFT)
  1134. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  1135. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1136. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1137. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1138. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1139. #define DMAE_CMD_PORT_0 0
  1140. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  1141. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  1142. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  1143. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  1144. #define DMAE_SRC_PF 0
  1145. #define DMAE_SRC_VF 1
  1146. #define DMAE_DST_PF 0
  1147. #define DMAE_DST_VF 1
  1148. #define DMAE_C_SRC 0
  1149. #define DMAE_C_DST 1
  1150. #define DMAE_LEN32_RD_MAX 0x80
  1151. #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
  1152. #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
  1153. indicates eror */
  1154. #define MAX_DMAE_C_PER_PORT 8
  1155. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1156. BP_E1HVN(bp))
  1157. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1158. E1HVN_MAX)
  1159. /* PCIE link and speed */
  1160. #define PCICFG_LINK_WIDTH 0x1f00000
  1161. #define PCICFG_LINK_WIDTH_SHIFT 20
  1162. #define PCICFG_LINK_SPEED 0xf0000
  1163. #define PCICFG_LINK_SPEED_SHIFT 16
  1164. #define BNX2X_NUM_TESTS 7
  1165. #define BNX2X_PHY_LOOPBACK 0
  1166. #define BNX2X_MAC_LOOPBACK 1
  1167. #define BNX2X_PHY_LOOPBACK_FAILED 1
  1168. #define BNX2X_MAC_LOOPBACK_FAILED 2
  1169. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  1170. BNX2X_PHY_LOOPBACK_FAILED)
  1171. #define STROM_ASSERT_ARRAY_SIZE 50
  1172. /* must be used on a CID before placing it on a HW ring */
  1173. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  1174. (BP_E1HVN(bp) << 17) | (x))
  1175. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  1176. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  1177. #define BNX2X_BTR 4
  1178. #define MAX_SPQ_PENDING 8
  1179. /* CMNG constants
  1180. derived from lab experiments, and not from system spec calculations !!! */
  1181. #define DEF_MIN_RATE 100
  1182. /* resolution of the rate shaping timer - 100 usec */
  1183. #define RS_PERIODIC_TIMEOUT_USEC 100
  1184. /* resolution of fairness algorithm in usecs -
  1185. coefficient for calculating the actual t fair */
  1186. #define T_FAIR_COEF 10000000
  1187. /* number of bytes in single QM arbitration cycle -
  1188. coefficient for calculating the fairness timer */
  1189. #define QM_ARB_BYTES 40000
  1190. #define FAIR_MEM 2
  1191. #define ATTN_NIG_FOR_FUNC (1L << 8)
  1192. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  1193. #define GPIO_2_FUNC (1L << 10)
  1194. #define GPIO_3_FUNC (1L << 11)
  1195. #define GPIO_4_FUNC (1L << 12)
  1196. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  1197. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  1198. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  1199. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  1200. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  1201. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  1202. #define ATTN_HARD_WIRED_MASK 0xff00
  1203. #define ATTENTION_ID 4
  1204. /* stuff added to make the code fit 80Col */
  1205. #define BNX2X_PMF_LINK_ASSERT \
  1206. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  1207. #define BNX2X_MC_ASSERT_BITS \
  1208. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1209. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1210. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1211. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  1212. #define BNX2X_MCP_ASSERT \
  1213. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  1214. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  1215. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  1216. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  1217. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  1218. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  1219. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  1220. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  1221. #define HW_INTERRUT_ASSERT_SET_0 \
  1222. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  1223. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  1224. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  1225. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  1226. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  1227. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  1228. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  1229. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  1230. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  1231. #define HW_INTERRUT_ASSERT_SET_1 \
  1232. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  1233. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  1234. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  1235. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  1236. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  1237. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  1238. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  1239. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  1240. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  1241. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  1242. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  1243. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  1244. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  1245. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  1246. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  1247. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  1248. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  1249. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  1250. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  1251. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  1252. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  1253. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  1254. #define HW_INTERRUT_ASSERT_SET_2 \
  1255. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  1256. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  1257. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  1258. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  1259. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  1260. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  1261. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  1262. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  1263. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  1264. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  1265. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  1266. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  1267. #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
  1268. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
  1269. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
  1270. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
  1271. #define RSS_FLAGS(bp) \
  1272. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  1273. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  1274. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  1275. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  1276. (bp->multi_mode << \
  1277. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  1278. #define MULTI_MASK 0x7f
  1279. #define BNX2X_SP_DSB_INDEX \
  1280. (&bp->def_status_blk->sp_sb.\
  1281. index_values[HC_SP_INDEX_ETH_DEF_CONS])
  1282. #define SET_FLAG(value, mask, flag) \
  1283. do {\
  1284. (value) &= ~(mask);\
  1285. (value) |= ((flag) << (mask##_SHIFT));\
  1286. } while (0)
  1287. #define GET_FLAG(value, mask) \
  1288. (((value) &= (mask)) >> (mask##_SHIFT))
  1289. #define GET_FIELD(value, fname) \
  1290. (((value) & (fname##_MASK)) >> (fname##_SHIFT))
  1291. #define CAM_IS_INVALID(x) \
  1292. (GET_FLAG(x.flags, \
  1293. MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
  1294. (T_ETH_MAC_COMMAND_INVALIDATE))
  1295. #define CAM_INVALIDATE(x) \
  1296. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  1297. /* Number of u32 elements in MC hash array */
  1298. #define MC_HASH_SIZE 8
  1299. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  1300. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  1301. #ifndef PXP2_REG_PXP2_INT_STS
  1302. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  1303. #endif
  1304. #ifndef ETH_MAX_RX_CLIENTS_E2
  1305. #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
  1306. #endif
  1307. #define BNX2X_VPD_LEN 128
  1308. #define VENDOR_ID_LEN 4
  1309. /* Congestion management fairness mode */
  1310. #define CMNG_FNS_NONE 0
  1311. #define CMNG_FNS_MINMAX 1
  1312. #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
  1313. #define HC_SEG_ACCESS_ATTN 4
  1314. #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
  1315. #ifdef BNX2X_MAIN
  1316. #define BNX2X_EXTERN
  1317. #else
  1318. #define BNX2X_EXTERN extern
  1319. #endif
  1320. BNX2X_EXTERN int load_count[2][3]; /* per path: 0-common, 1-port0, 2-port1 */
  1321. extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
  1322. #endif /* bnx2x.h */