be_cmds.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0x0,
  50. /* The client does not have sufficient privileges to execute the command */
  51. MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
  52. /* A parameter in the command was invalid. */
  53. MCC_STATUS_INVALID_PARAMETER = 0x2,
  54. /* There are insufficient chip resources to execute the command */
  55. MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
  56. /* The command is completing because the queue was getting flushed */
  57. MCC_STATUS_QUEUE_FLUSHING = 0x4,
  58. /* The command is completing with a DMA error */
  59. MCC_STATUS_DMA_FAILED = 0x5,
  60. MCC_STATUS_NOT_SUPPORTED = 66
  61. };
  62. #define CQE_STATUS_COMPL_MASK 0xFFFF
  63. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  64. #define CQE_STATUS_EXTD_MASK 0xFFFF
  65. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  66. struct be_mcc_compl {
  67. u32 status; /* dword 0 */
  68. u32 tag0; /* dword 1 */
  69. u32 tag1; /* dword 2 */
  70. u32 flags; /* dword 3 */
  71. };
  72. /* When the async bit of mcc_compl is set, the last 4 bytes of
  73. * mcc_compl is interpreted as follows:
  74. */
  75. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  76. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  77. #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
  78. #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
  79. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  80. #define ASYNC_EVENT_CODE_GRP_5 0x5
  81. #define ASYNC_EVENT_QOS_SPEED 0x1
  82. #define ASYNC_EVENT_COS_PRIORITY 0x2
  83. struct be_async_event_trailer {
  84. u32 code;
  85. };
  86. enum {
  87. ASYNC_EVENT_LINK_DOWN = 0x0,
  88. ASYNC_EVENT_LINK_UP = 0x1
  89. };
  90. /* When the event code of an async trailer is link-state, the mcc_compl
  91. * must be interpreted as follows
  92. */
  93. struct be_async_event_link_state {
  94. u8 physical_port;
  95. u8 port_link_status;
  96. u8 port_duplex;
  97. u8 port_speed;
  98. u8 port_fault;
  99. u8 rsvd0[7];
  100. struct be_async_event_trailer trailer;
  101. } __packed;
  102. /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
  103. * the mcc_compl must be interpreted as follows
  104. */
  105. struct be_async_event_grp5_qos_link_speed {
  106. u8 physical_port;
  107. u8 rsvd[5];
  108. u16 qos_link_speed;
  109. u32 event_tag;
  110. struct be_async_event_trailer trailer;
  111. } __packed;
  112. /* When the event code of an async trailer is GRP5 and event type is
  113. * CoS-Priority, the mcc_compl must be interpreted as follows
  114. */
  115. struct be_async_event_grp5_cos_priority {
  116. u8 physical_port;
  117. u8 available_priority_bmap;
  118. u8 reco_default_priority;
  119. u8 valid;
  120. u8 rsvd0;
  121. u8 event_tag;
  122. struct be_async_event_trailer trailer;
  123. } __packed;
  124. struct be_mcc_mailbox {
  125. struct be_mcc_wrb wrb;
  126. struct be_mcc_compl compl;
  127. };
  128. #define CMD_SUBSYSTEM_COMMON 0x1
  129. #define CMD_SUBSYSTEM_ETH 0x3
  130. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  131. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  132. #define OPCODE_COMMON_NTWK_MAC_SET 2
  133. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  134. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  135. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  136. #define OPCODE_COMMON_READ_FLASHROM 6
  137. #define OPCODE_COMMON_WRITE_FLASHROM 7
  138. #define OPCODE_COMMON_CQ_CREATE 12
  139. #define OPCODE_COMMON_EQ_CREATE 13
  140. #define OPCODE_COMMON_MCC_CREATE 21
  141. #define OPCODE_COMMON_SET_QOS 28
  142. #define OPCODE_COMMON_MCC_CREATE_EXT 90
  143. #define OPCODE_COMMON_SEEPROM_READ 30
  144. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  145. #define OPCODE_COMMON_GET_FW_VERSION 35
  146. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  147. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  148. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  149. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  150. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  151. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  152. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  153. #define OPCODE_COMMON_MCC_DESTROY 53
  154. #define OPCODE_COMMON_CQ_DESTROY 54
  155. #define OPCODE_COMMON_EQ_DESTROY 55
  156. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  157. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  158. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  159. #define OPCODE_COMMON_FUNCTION_RESET 61
  160. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  161. #define OPCODE_COMMON_GET_BEACON_STATE 70
  162. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  163. #define OPCODE_COMMON_GET_PHY_DETAILS 102
  164. #define OPCODE_ETH_RSS_CONFIG 1
  165. #define OPCODE_ETH_ACPI_CONFIG 2
  166. #define OPCODE_ETH_PROMISCUOUS 3
  167. #define OPCODE_ETH_GET_STATISTICS 4
  168. #define OPCODE_ETH_TX_CREATE 7
  169. #define OPCODE_ETH_RX_CREATE 8
  170. #define OPCODE_ETH_TX_DESTROY 9
  171. #define OPCODE_ETH_RX_DESTROY 10
  172. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  173. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  174. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  175. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  176. struct be_cmd_req_hdr {
  177. u8 opcode; /* dword 0 */
  178. u8 subsystem; /* dword 0 */
  179. u8 port_number; /* dword 0 */
  180. u8 domain; /* dword 0 */
  181. u32 timeout; /* dword 1 */
  182. u32 request_length; /* dword 2 */
  183. u8 version; /* dword 3 */
  184. u8 rsvd[3]; /* dword 3 */
  185. };
  186. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  187. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  188. struct be_cmd_resp_hdr {
  189. u32 info; /* dword 0 */
  190. u32 status; /* dword 1 */
  191. u32 response_length; /* dword 2 */
  192. u32 actual_resp_len; /* dword 3 */
  193. };
  194. struct phys_addr {
  195. u32 lo;
  196. u32 hi;
  197. };
  198. /**************************
  199. * BE Command definitions *
  200. **************************/
  201. /* Pseudo amap definition in which each bit of the actual structure is defined
  202. * as a byte: used to calculate offset/shift/mask of each field */
  203. struct amap_eq_context {
  204. u8 cidx[13]; /* dword 0*/
  205. u8 rsvd0[3]; /* dword 0*/
  206. u8 epidx[13]; /* dword 0*/
  207. u8 valid; /* dword 0*/
  208. u8 rsvd1; /* dword 0*/
  209. u8 size; /* dword 0*/
  210. u8 pidx[13]; /* dword 1*/
  211. u8 rsvd2[3]; /* dword 1*/
  212. u8 pd[10]; /* dword 1*/
  213. u8 count[3]; /* dword 1*/
  214. u8 solevent; /* dword 1*/
  215. u8 stalled; /* dword 1*/
  216. u8 armed; /* dword 1*/
  217. u8 rsvd3[4]; /* dword 2*/
  218. u8 func[8]; /* dword 2*/
  219. u8 rsvd4; /* dword 2*/
  220. u8 delaymult[10]; /* dword 2*/
  221. u8 rsvd5[2]; /* dword 2*/
  222. u8 phase[2]; /* dword 2*/
  223. u8 nodelay; /* dword 2*/
  224. u8 rsvd6[4]; /* dword 2*/
  225. u8 rsvd7[32]; /* dword 3*/
  226. } __packed;
  227. struct be_cmd_req_eq_create {
  228. struct be_cmd_req_hdr hdr;
  229. u16 num_pages; /* sword */
  230. u16 rsvd0; /* sword */
  231. u8 context[sizeof(struct amap_eq_context) / 8];
  232. struct phys_addr pages[8];
  233. } __packed;
  234. struct be_cmd_resp_eq_create {
  235. struct be_cmd_resp_hdr resp_hdr;
  236. u16 eq_id; /* sword */
  237. u16 rsvd0; /* sword */
  238. } __packed;
  239. /******************** Mac query ***************************/
  240. enum {
  241. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  242. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  243. MAC_ADDRESS_TYPE_PD = 0x2,
  244. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  245. };
  246. struct mac_addr {
  247. u16 size_of_struct;
  248. u8 addr[ETH_ALEN];
  249. } __packed;
  250. struct be_cmd_req_mac_query {
  251. struct be_cmd_req_hdr hdr;
  252. u8 type;
  253. u8 permanent;
  254. u16 if_id;
  255. } __packed;
  256. struct be_cmd_resp_mac_query {
  257. struct be_cmd_resp_hdr hdr;
  258. struct mac_addr mac;
  259. };
  260. /******************** PMac Add ***************************/
  261. struct be_cmd_req_pmac_add {
  262. struct be_cmd_req_hdr hdr;
  263. u32 if_id;
  264. u8 mac_address[ETH_ALEN];
  265. u8 rsvd0[2];
  266. } __packed;
  267. struct be_cmd_resp_pmac_add {
  268. struct be_cmd_resp_hdr hdr;
  269. u32 pmac_id;
  270. };
  271. /******************** PMac Del ***************************/
  272. struct be_cmd_req_pmac_del {
  273. struct be_cmd_req_hdr hdr;
  274. u32 if_id;
  275. u32 pmac_id;
  276. };
  277. /******************** Create CQ ***************************/
  278. /* Pseudo amap definition in which each bit of the actual structure is defined
  279. * as a byte: used to calculate offset/shift/mask of each field */
  280. struct amap_cq_context {
  281. u8 cidx[11]; /* dword 0*/
  282. u8 rsvd0; /* dword 0*/
  283. u8 coalescwm[2]; /* dword 0*/
  284. u8 nodelay; /* dword 0*/
  285. u8 epidx[11]; /* dword 0*/
  286. u8 rsvd1; /* dword 0*/
  287. u8 count[2]; /* dword 0*/
  288. u8 valid; /* dword 0*/
  289. u8 solevent; /* dword 0*/
  290. u8 eventable; /* dword 0*/
  291. u8 pidx[11]; /* dword 1*/
  292. u8 rsvd2; /* dword 1*/
  293. u8 pd[10]; /* dword 1*/
  294. u8 eqid[8]; /* dword 1*/
  295. u8 stalled; /* dword 1*/
  296. u8 armed; /* dword 1*/
  297. u8 rsvd3[4]; /* dword 2*/
  298. u8 func[8]; /* dword 2*/
  299. u8 rsvd4[20]; /* dword 2*/
  300. u8 rsvd5[32]; /* dword 3*/
  301. } __packed;
  302. struct be_cmd_req_cq_create {
  303. struct be_cmd_req_hdr hdr;
  304. u16 num_pages;
  305. u16 rsvd0;
  306. u8 context[sizeof(struct amap_cq_context) / 8];
  307. struct phys_addr pages[8];
  308. } __packed;
  309. struct be_cmd_resp_cq_create {
  310. struct be_cmd_resp_hdr hdr;
  311. u16 cq_id;
  312. u16 rsvd0;
  313. } __packed;
  314. /******************** Create MCCQ ***************************/
  315. /* Pseudo amap definition in which each bit of the actual structure is defined
  316. * as a byte: used to calculate offset/shift/mask of each field */
  317. struct amap_mcc_context {
  318. u8 con_index[14];
  319. u8 rsvd0[2];
  320. u8 ring_size[4];
  321. u8 fetch_wrb;
  322. u8 fetch_r2t;
  323. u8 cq_id[10];
  324. u8 prod_index[14];
  325. u8 fid[8];
  326. u8 pdid[9];
  327. u8 valid;
  328. u8 rsvd1[32];
  329. u8 rsvd2[32];
  330. } __packed;
  331. struct be_cmd_req_mcc_create {
  332. struct be_cmd_req_hdr hdr;
  333. u16 num_pages;
  334. u16 rsvd0;
  335. u32 async_event_bitmap[1];
  336. u8 context[sizeof(struct amap_mcc_context) / 8];
  337. struct phys_addr pages[8];
  338. } __packed;
  339. struct be_cmd_resp_mcc_create {
  340. struct be_cmd_resp_hdr hdr;
  341. u16 id;
  342. u16 rsvd0;
  343. } __packed;
  344. /******************** Create TxQ ***************************/
  345. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  346. #define BE_ULP1_NUM 1
  347. /* Pseudo amap definition in which each bit of the actual structure is defined
  348. * as a byte: used to calculate offset/shift/mask of each field */
  349. struct amap_tx_context {
  350. u8 rsvd0[16]; /* dword 0 */
  351. u8 tx_ring_size[4]; /* dword 0 */
  352. u8 rsvd1[26]; /* dword 0 */
  353. u8 pci_func_id[8]; /* dword 1 */
  354. u8 rsvd2[9]; /* dword 1 */
  355. u8 ctx_valid; /* dword 1 */
  356. u8 cq_id_send[16]; /* dword 2 */
  357. u8 rsvd3[16]; /* dword 2 */
  358. u8 rsvd4[32]; /* dword 3 */
  359. u8 rsvd5[32]; /* dword 4 */
  360. u8 rsvd6[32]; /* dword 5 */
  361. u8 rsvd7[32]; /* dword 6 */
  362. u8 rsvd8[32]; /* dword 7 */
  363. u8 rsvd9[32]; /* dword 8 */
  364. u8 rsvd10[32]; /* dword 9 */
  365. u8 rsvd11[32]; /* dword 10 */
  366. u8 rsvd12[32]; /* dword 11 */
  367. u8 rsvd13[32]; /* dword 12 */
  368. u8 rsvd14[32]; /* dword 13 */
  369. u8 rsvd15[32]; /* dword 14 */
  370. u8 rsvd16[32]; /* dword 15 */
  371. } __packed;
  372. struct be_cmd_req_eth_tx_create {
  373. struct be_cmd_req_hdr hdr;
  374. u8 num_pages;
  375. u8 ulp_num;
  376. u8 type;
  377. u8 bound_port;
  378. u8 context[sizeof(struct amap_tx_context) / 8];
  379. struct phys_addr pages[8];
  380. } __packed;
  381. struct be_cmd_resp_eth_tx_create {
  382. struct be_cmd_resp_hdr hdr;
  383. u16 cid;
  384. u16 rsvd0;
  385. } __packed;
  386. /******************** Create RxQ ***************************/
  387. struct be_cmd_req_eth_rx_create {
  388. struct be_cmd_req_hdr hdr;
  389. u16 cq_id;
  390. u8 frag_size;
  391. u8 num_pages;
  392. struct phys_addr pages[2];
  393. u32 interface_id;
  394. u16 max_frame_size;
  395. u16 rsvd0;
  396. u32 rss_queue;
  397. } __packed;
  398. struct be_cmd_resp_eth_rx_create {
  399. struct be_cmd_resp_hdr hdr;
  400. u16 id;
  401. u8 rss_id;
  402. u8 rsvd0;
  403. } __packed;
  404. /******************** Q Destroy ***************************/
  405. /* Type of Queue to be destroyed */
  406. enum {
  407. QTYPE_EQ = 1,
  408. QTYPE_CQ,
  409. QTYPE_TXQ,
  410. QTYPE_RXQ,
  411. QTYPE_MCCQ
  412. };
  413. struct be_cmd_req_q_destroy {
  414. struct be_cmd_req_hdr hdr;
  415. u16 id;
  416. u16 bypass_flush; /* valid only for rx q destroy */
  417. } __packed;
  418. /************ I/f Create (it's actually I/f Config Create)**********/
  419. /* Capability flags for the i/f */
  420. enum be_if_flags {
  421. BE_IF_FLAGS_RSS = 0x4,
  422. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  423. BE_IF_FLAGS_BROADCAST = 0x10,
  424. BE_IF_FLAGS_UNTAGGED = 0x20,
  425. BE_IF_FLAGS_ULP = 0x40,
  426. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  427. BE_IF_FLAGS_VLAN = 0x100,
  428. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  429. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  430. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800
  431. };
  432. /* An RX interface is an object with one or more MAC addresses and
  433. * filtering capabilities. */
  434. struct be_cmd_req_if_create {
  435. struct be_cmd_req_hdr hdr;
  436. u32 version; /* ignore currently */
  437. u32 capability_flags;
  438. u32 enable_flags;
  439. u8 mac_addr[ETH_ALEN];
  440. u8 rsvd0;
  441. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  442. u32 vlan_tag; /* not used currently */
  443. } __packed;
  444. struct be_cmd_resp_if_create {
  445. struct be_cmd_resp_hdr hdr;
  446. u32 interface_id;
  447. u32 pmac_id;
  448. };
  449. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  450. struct be_cmd_req_if_destroy {
  451. struct be_cmd_req_hdr hdr;
  452. u32 interface_id;
  453. };
  454. /*************** HW Stats Get **********************************/
  455. struct be_port_rxf_stats {
  456. u32 rx_bytes_lsd; /* dword 0*/
  457. u32 rx_bytes_msd; /* dword 1*/
  458. u32 rx_total_frames; /* dword 2*/
  459. u32 rx_unicast_frames; /* dword 3*/
  460. u32 rx_multicast_frames; /* dword 4*/
  461. u32 rx_broadcast_frames; /* dword 5*/
  462. u32 rx_crc_errors; /* dword 6*/
  463. u32 rx_alignment_symbol_errors; /* dword 7*/
  464. u32 rx_pause_frames; /* dword 8*/
  465. u32 rx_control_frames; /* dword 9*/
  466. u32 rx_in_range_errors; /* dword 10*/
  467. u32 rx_out_range_errors; /* dword 11*/
  468. u32 rx_frame_too_long; /* dword 12*/
  469. u32 rx_address_match_errors; /* dword 13*/
  470. u32 rx_vlan_mismatch; /* dword 14*/
  471. u32 rx_dropped_too_small; /* dword 15*/
  472. u32 rx_dropped_too_short; /* dword 16*/
  473. u32 rx_dropped_header_too_small; /* dword 17*/
  474. u32 rx_dropped_tcp_length; /* dword 18*/
  475. u32 rx_dropped_runt; /* dword 19*/
  476. u32 rx_64_byte_packets; /* dword 20*/
  477. u32 rx_65_127_byte_packets; /* dword 21*/
  478. u32 rx_128_256_byte_packets; /* dword 22*/
  479. u32 rx_256_511_byte_packets; /* dword 23*/
  480. u32 rx_512_1023_byte_packets; /* dword 24*/
  481. u32 rx_1024_1518_byte_packets; /* dword 25*/
  482. u32 rx_1519_2047_byte_packets; /* dword 26*/
  483. u32 rx_2048_4095_byte_packets; /* dword 27*/
  484. u32 rx_4096_8191_byte_packets; /* dword 28*/
  485. u32 rx_8192_9216_byte_packets; /* dword 29*/
  486. u32 rx_ip_checksum_errs; /* dword 30*/
  487. u32 rx_tcp_checksum_errs; /* dword 31*/
  488. u32 rx_udp_checksum_errs; /* dword 32*/
  489. u32 rx_non_rss_packets; /* dword 33*/
  490. u32 rx_ipv4_packets; /* dword 34*/
  491. u32 rx_ipv6_packets; /* dword 35*/
  492. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  493. u32 rx_ipv4_bytes_msd; /* dword 37*/
  494. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  495. u32 rx_ipv6_bytes_msd; /* dword 39*/
  496. u32 rx_chute1_packets; /* dword 40*/
  497. u32 rx_chute2_packets; /* dword 41*/
  498. u32 rx_chute3_packets; /* dword 42*/
  499. u32 rx_management_packets; /* dword 43*/
  500. u32 rx_switched_unicast_packets; /* dword 44*/
  501. u32 rx_switched_multicast_packets; /* dword 45*/
  502. u32 rx_switched_broadcast_packets; /* dword 46*/
  503. u32 tx_bytes_lsd; /* dword 47*/
  504. u32 tx_bytes_msd; /* dword 48*/
  505. u32 tx_unicastframes; /* dword 49*/
  506. u32 tx_multicastframes; /* dword 50*/
  507. u32 tx_broadcastframes; /* dword 51*/
  508. u32 tx_pauseframes; /* dword 52*/
  509. u32 tx_controlframes; /* dword 53*/
  510. u32 tx_64_byte_packets; /* dword 54*/
  511. u32 tx_65_127_byte_packets; /* dword 55*/
  512. u32 tx_128_256_byte_packets; /* dword 56*/
  513. u32 tx_256_511_byte_packets; /* dword 57*/
  514. u32 tx_512_1023_byte_packets; /* dword 58*/
  515. u32 tx_1024_1518_byte_packets; /* dword 59*/
  516. u32 tx_1519_2047_byte_packets; /* dword 60*/
  517. u32 tx_2048_4095_byte_packets; /* dword 61*/
  518. u32 tx_4096_8191_byte_packets; /* dword 62*/
  519. u32 tx_8192_9216_byte_packets; /* dword 63*/
  520. u32 rx_fifo_overflow; /* dword 64*/
  521. u32 rx_input_fifo_overflow; /* dword 65*/
  522. };
  523. struct be_rxf_stats {
  524. struct be_port_rxf_stats port[2];
  525. u32 rx_drops_no_pbuf; /* dword 132*/
  526. u32 rx_drops_no_txpb; /* dword 133*/
  527. u32 rx_drops_no_erx_descr; /* dword 134*/
  528. u32 rx_drops_no_tpre_descr; /* dword 135*/
  529. u32 management_rx_port_packets; /* dword 136*/
  530. u32 management_rx_port_bytes; /* dword 137*/
  531. u32 management_rx_port_pause_frames; /* dword 138*/
  532. u32 management_rx_port_errors; /* dword 139*/
  533. u32 management_tx_port_packets; /* dword 140*/
  534. u32 management_tx_port_bytes; /* dword 141*/
  535. u32 management_tx_port_pause; /* dword 142*/
  536. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  537. u32 rx_drops_too_many_frags; /* dword 144*/
  538. u32 rx_drops_invalid_ring; /* dword 145*/
  539. u32 forwarded_packets; /* dword 146*/
  540. u32 rx_drops_mtu; /* dword 147*/
  541. u32 rsvd0[15];
  542. };
  543. struct be_erx_stats {
  544. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  545. u32 debug_wdma_sent_hold; /* dword 44*/
  546. u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
  547. u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
  548. u32 debug_pmem_pbuf_dealloc; /* dword 47*/
  549. };
  550. struct be_hw_stats {
  551. struct be_rxf_stats rxf;
  552. u32 rsvd[48];
  553. struct be_erx_stats erx;
  554. };
  555. struct be_cmd_req_get_stats {
  556. struct be_cmd_req_hdr hdr;
  557. u8 rsvd[sizeof(struct be_hw_stats)];
  558. };
  559. struct be_cmd_resp_get_stats {
  560. struct be_cmd_resp_hdr hdr;
  561. struct be_hw_stats hw_stats;
  562. };
  563. struct be_cmd_req_vlan_config {
  564. struct be_cmd_req_hdr hdr;
  565. u8 interface_id;
  566. u8 promiscuous;
  567. u8 untagged;
  568. u8 num_vlan;
  569. u16 normal_vlan[64];
  570. } __packed;
  571. struct be_cmd_req_promiscuous_config {
  572. struct be_cmd_req_hdr hdr;
  573. u8 port0_promiscuous;
  574. u8 port1_promiscuous;
  575. u16 rsvd0;
  576. } __packed;
  577. /******************** Multicast MAC Config *******************/
  578. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  579. struct macaddr {
  580. u8 byte[ETH_ALEN];
  581. };
  582. struct be_cmd_req_mcast_mac_config {
  583. struct be_cmd_req_hdr hdr;
  584. u16 num_mac;
  585. u8 promiscuous;
  586. u8 interface_id;
  587. struct macaddr mac[BE_MAX_MC];
  588. } __packed;
  589. static inline struct be_hw_stats *
  590. hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
  591. {
  592. return &cmd->hw_stats;
  593. }
  594. /******************** Link Status Query *******************/
  595. struct be_cmd_req_link_status {
  596. struct be_cmd_req_hdr hdr;
  597. u32 rsvd;
  598. };
  599. enum {
  600. PHY_LINK_DUPLEX_NONE = 0x0,
  601. PHY_LINK_DUPLEX_HALF = 0x1,
  602. PHY_LINK_DUPLEX_FULL = 0x2
  603. };
  604. enum {
  605. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  606. PHY_LINK_SPEED_10MBPS = 0x1,
  607. PHY_LINK_SPEED_100MBPS = 0x2,
  608. PHY_LINK_SPEED_1GBPS = 0x3,
  609. PHY_LINK_SPEED_10GBPS = 0x4
  610. };
  611. struct be_cmd_resp_link_status {
  612. struct be_cmd_resp_hdr hdr;
  613. u8 physical_port;
  614. u8 mac_duplex;
  615. u8 mac_speed;
  616. u8 mac_fault;
  617. u8 mgmt_mac_duplex;
  618. u8 mgmt_mac_speed;
  619. u16 link_speed;
  620. u32 rsvd0;
  621. } __packed;
  622. /******************** Port Identification ***************************/
  623. /* Identifies the type of port attached to NIC */
  624. struct be_cmd_req_port_type {
  625. struct be_cmd_req_hdr hdr;
  626. u32 page_num;
  627. u32 port;
  628. };
  629. enum {
  630. TR_PAGE_A0 = 0xa0,
  631. TR_PAGE_A2 = 0xa2
  632. };
  633. struct be_cmd_resp_port_type {
  634. struct be_cmd_resp_hdr hdr;
  635. u32 page_num;
  636. u32 port;
  637. struct data {
  638. u8 identifier;
  639. u8 identifier_ext;
  640. u8 connector;
  641. u8 transceiver[8];
  642. u8 rsvd0[3];
  643. u8 length_km;
  644. u8 length_hm;
  645. u8 length_om1;
  646. u8 length_om2;
  647. u8 length_cu;
  648. u8 length_cu_m;
  649. u8 vendor_name[16];
  650. u8 rsvd;
  651. u8 vendor_oui[3];
  652. u8 vendor_pn[16];
  653. u8 vendor_rev[4];
  654. } data;
  655. };
  656. /******************** Get FW Version *******************/
  657. struct be_cmd_req_get_fw_version {
  658. struct be_cmd_req_hdr hdr;
  659. u8 rsvd0[FW_VER_LEN];
  660. u8 rsvd1[FW_VER_LEN];
  661. } __packed;
  662. struct be_cmd_resp_get_fw_version {
  663. struct be_cmd_resp_hdr hdr;
  664. u8 firmware_version_string[FW_VER_LEN];
  665. u8 fw_on_flash_version_string[FW_VER_LEN];
  666. } __packed;
  667. /******************** Set Flow Contrl *******************/
  668. struct be_cmd_req_set_flow_control {
  669. struct be_cmd_req_hdr hdr;
  670. u16 tx_flow_control;
  671. u16 rx_flow_control;
  672. } __packed;
  673. /******************** Get Flow Contrl *******************/
  674. struct be_cmd_req_get_flow_control {
  675. struct be_cmd_req_hdr hdr;
  676. u32 rsvd;
  677. };
  678. struct be_cmd_resp_get_flow_control {
  679. struct be_cmd_resp_hdr hdr;
  680. u16 tx_flow_control;
  681. u16 rx_flow_control;
  682. } __packed;
  683. /******************** Modify EQ Delay *******************/
  684. struct be_cmd_req_modify_eq_delay {
  685. struct be_cmd_req_hdr hdr;
  686. u32 num_eq;
  687. struct {
  688. u32 eq_id;
  689. u32 phase;
  690. u32 delay_multiplier;
  691. } delay[8];
  692. } __packed;
  693. struct be_cmd_resp_modify_eq_delay {
  694. struct be_cmd_resp_hdr hdr;
  695. u32 rsvd0;
  696. } __packed;
  697. /******************** Get FW Config *******************/
  698. #define BE_FUNCTION_CAPS_RSS 0x2
  699. struct be_cmd_req_query_fw_cfg {
  700. struct be_cmd_req_hdr hdr;
  701. u32 rsvd[31];
  702. };
  703. struct be_cmd_resp_query_fw_cfg {
  704. struct be_cmd_resp_hdr hdr;
  705. u32 be_config_number;
  706. u32 asic_revision;
  707. u32 phys_port;
  708. u32 function_mode;
  709. u32 rsvd[26];
  710. u32 function_caps;
  711. };
  712. /******************** RSS Config *******************/
  713. /* RSS types */
  714. #define RSS_ENABLE_NONE 0x0
  715. #define RSS_ENABLE_IPV4 0x1
  716. #define RSS_ENABLE_TCP_IPV4 0x2
  717. #define RSS_ENABLE_IPV6 0x4
  718. #define RSS_ENABLE_TCP_IPV6 0x8
  719. struct be_cmd_req_rss_config {
  720. struct be_cmd_req_hdr hdr;
  721. u32 if_id;
  722. u16 enable_rss;
  723. u16 cpu_table_size_log2;
  724. u32 hash[10];
  725. u8 cpu_table[128];
  726. u8 flush;
  727. u8 rsvd0[3];
  728. };
  729. /******************** Port Beacon ***************************/
  730. #define BEACON_STATE_ENABLED 0x1
  731. #define BEACON_STATE_DISABLED 0x0
  732. struct be_cmd_req_enable_disable_beacon {
  733. struct be_cmd_req_hdr hdr;
  734. u8 port_num;
  735. u8 beacon_state;
  736. u8 beacon_duration;
  737. u8 status_duration;
  738. } __packed;
  739. struct be_cmd_resp_enable_disable_beacon {
  740. struct be_cmd_resp_hdr resp_hdr;
  741. u32 rsvd0;
  742. } __packed;
  743. struct be_cmd_req_get_beacon_state {
  744. struct be_cmd_req_hdr hdr;
  745. u8 port_num;
  746. u8 rsvd0;
  747. u16 rsvd1;
  748. } __packed;
  749. struct be_cmd_resp_get_beacon_state {
  750. struct be_cmd_resp_hdr resp_hdr;
  751. u8 beacon_state;
  752. u8 rsvd0[3];
  753. } __packed;
  754. /****************** Firmware Flash ******************/
  755. struct flashrom_params {
  756. u32 op_code;
  757. u32 op_type;
  758. u32 data_buf_size;
  759. u32 offset;
  760. u8 data_buf[4];
  761. };
  762. struct be_cmd_write_flashrom {
  763. struct be_cmd_req_hdr hdr;
  764. struct flashrom_params params;
  765. };
  766. /************************ WOL *******************************/
  767. struct be_cmd_req_acpi_wol_magic_config{
  768. struct be_cmd_req_hdr hdr;
  769. u32 rsvd0[145];
  770. u8 magic_mac[6];
  771. u8 rsvd2[2];
  772. } __packed;
  773. /********************** LoopBack test *********************/
  774. struct be_cmd_req_loopback_test {
  775. struct be_cmd_req_hdr hdr;
  776. u32 loopback_type;
  777. u32 num_pkts;
  778. u64 pattern;
  779. u32 src_port;
  780. u32 dest_port;
  781. u32 pkt_size;
  782. };
  783. struct be_cmd_resp_loopback_test {
  784. struct be_cmd_resp_hdr resp_hdr;
  785. u32 status;
  786. u32 num_txfer;
  787. u32 num_rx;
  788. u32 miscomp_off;
  789. u32 ticks_compl;
  790. };
  791. struct be_cmd_req_set_lmode {
  792. struct be_cmd_req_hdr hdr;
  793. u8 src_port;
  794. u8 dest_port;
  795. u8 loopback_type;
  796. u8 loopback_state;
  797. };
  798. struct be_cmd_resp_set_lmode {
  799. struct be_cmd_resp_hdr resp_hdr;
  800. u8 rsvd0[4];
  801. };
  802. /********************** DDR DMA test *********************/
  803. struct be_cmd_req_ddrdma_test {
  804. struct be_cmd_req_hdr hdr;
  805. u64 pattern;
  806. u32 byte_count;
  807. u32 rsvd0;
  808. u8 snd_buff[4096];
  809. u8 rsvd1[4096];
  810. };
  811. struct be_cmd_resp_ddrdma_test {
  812. struct be_cmd_resp_hdr hdr;
  813. u64 pattern;
  814. u32 byte_cnt;
  815. u32 snd_err;
  816. u8 rsvd0[4096];
  817. u8 rcv_buff[4096];
  818. };
  819. /*********************** SEEPROM Read ***********************/
  820. #define BE_READ_SEEPROM_LEN 1024
  821. struct be_cmd_req_seeprom_read {
  822. struct be_cmd_req_hdr hdr;
  823. u8 rsvd0[BE_READ_SEEPROM_LEN];
  824. };
  825. struct be_cmd_resp_seeprom_read {
  826. struct be_cmd_req_hdr hdr;
  827. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  828. };
  829. enum {
  830. PHY_TYPE_CX4_10GB = 0,
  831. PHY_TYPE_XFP_10GB,
  832. PHY_TYPE_SFP_1GB,
  833. PHY_TYPE_SFP_PLUS_10GB,
  834. PHY_TYPE_KR_10GB,
  835. PHY_TYPE_KX4_10GB,
  836. PHY_TYPE_BASET_10GB,
  837. PHY_TYPE_BASET_1GB,
  838. PHY_TYPE_DISABLED = 255
  839. };
  840. struct be_cmd_req_get_phy_info {
  841. struct be_cmd_req_hdr hdr;
  842. u8 rsvd0[24];
  843. };
  844. struct be_cmd_resp_get_phy_info {
  845. struct be_cmd_req_hdr hdr;
  846. u16 phy_type;
  847. u16 interface_type;
  848. u32 misc_params;
  849. u32 future_use[4];
  850. };
  851. /*********************** Set QOS ***********************/
  852. #define BE_QOS_BITS_NIC 1
  853. struct be_cmd_req_set_qos {
  854. struct be_cmd_req_hdr hdr;
  855. u32 valid_bits;
  856. u32 max_bps_nic;
  857. u32 rsvd[7];
  858. };
  859. struct be_cmd_resp_set_qos {
  860. struct be_cmd_resp_hdr hdr;
  861. u32 rsvd;
  862. };
  863. extern int be_pci_fnum_get(struct be_adapter *adapter);
  864. extern int be_cmd_POST(struct be_adapter *adapter);
  865. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  866. u8 type, bool permanent, u32 if_handle);
  867. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  868. u32 if_id, u32 *pmac_id);
  869. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id);
  870. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  871. u32 en_flags, u8 *mac, bool pmac_invalid,
  872. u32 *if_handle, u32 *pmac_id, u32 domain);
  873. extern int be_cmd_if_destroy(struct be_adapter *adapter, u32 if_handle);
  874. extern int be_cmd_eq_create(struct be_adapter *adapter,
  875. struct be_queue_info *eq, int eq_delay);
  876. extern int be_cmd_cq_create(struct be_adapter *adapter,
  877. struct be_queue_info *cq, struct be_queue_info *eq,
  878. bool sol_evts, bool no_delay,
  879. int num_cqe_dma_coalesce);
  880. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  881. struct be_queue_info *mccq,
  882. struct be_queue_info *cq);
  883. extern int be_cmd_txq_create(struct be_adapter *adapter,
  884. struct be_queue_info *txq,
  885. struct be_queue_info *cq);
  886. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  887. struct be_queue_info *rxq, u16 cq_id,
  888. u16 frag_size, u16 max_frame_size, u32 if_id,
  889. u32 rss, u8 *rss_id);
  890. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  891. int type);
  892. extern int be_cmd_link_status_query(struct be_adapter *adapter,
  893. bool *link_up, u8 *mac_speed, u16 *link_speed);
  894. extern int be_cmd_reset(struct be_adapter *adapter);
  895. extern int be_cmd_get_stats(struct be_adapter *adapter,
  896. struct be_dma_mem *nonemb_cmd);
  897. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver);
  898. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  899. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  900. u16 *vtag_array, u32 num, bool untagged,
  901. bool promiscuous);
  902. extern int be_cmd_promiscuous_config(struct be_adapter *adapter,
  903. u8 port_num, bool en);
  904. extern int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  905. struct net_device *netdev, struct be_dma_mem *mem);
  906. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  907. u32 tx_fc, u32 rx_fc);
  908. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  909. u32 *tx_fc, u32 *rx_fc);
  910. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  911. u32 *port_num, u32 *function_mode, u32 *function_caps);
  912. extern int be_cmd_reset_function(struct be_adapter *adapter);
  913. extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  914. u16 table_size);
  915. extern int be_process_mcc(struct be_adapter *adapter, int *status);
  916. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  917. u8 port_num, u8 beacon, u8 status, u8 state);
  918. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  919. u8 port_num, u32 *state);
  920. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  921. struct be_dma_mem *cmd, u32 flash_oper,
  922. u32 flash_opcode, u32 buf_size);
  923. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  924. int offset);
  925. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  926. struct be_dma_mem *nonemb_cmd);
  927. extern int be_cmd_fw_init(struct be_adapter *adapter);
  928. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  929. extern void be_async_mcc_enable(struct be_adapter *adapter);
  930. extern void be_async_mcc_disable(struct be_adapter *adapter);
  931. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  932. u32 loopback_type, u32 pkt_size,
  933. u32 num_pkts, u64 pattern);
  934. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  935. u32 byte_cnt, struct be_dma_mem *cmd);
  936. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  937. struct be_dma_mem *nonemb_cmd);
  938. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  939. u8 loopback_type, u8 enable);
  940. extern int be_cmd_get_phy_info(struct be_adapter *adapter,
  941. struct be_dma_mem *cmd);
  942. extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
  943. extern void be_detect_dump_ue(struct be_adapter *adapter);