be_cmds.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. wmb();
  26. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  27. }
  28. /* To check if valid bit is set, check the entire word as we don't know
  29. * the endianness of the data (old entry is host endian while a new entry is
  30. * little endian) */
  31. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  32. {
  33. if (compl->flags != 0) {
  34. compl->flags = le32_to_cpu(compl->flags);
  35. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  36. return true;
  37. } else {
  38. return false;
  39. }
  40. }
  41. /* Need to reset the entire word that houses the valid bit */
  42. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  43. {
  44. compl->flags = 0;
  45. }
  46. static int be_mcc_compl_process(struct be_adapter *adapter,
  47. struct be_mcc_compl *compl)
  48. {
  49. u16 compl_status, extd_status;
  50. /* Just swap the status to host endian; mcc tag is opaquely copied
  51. * from mcc_wrb */
  52. be_dws_le_to_cpu(compl, 4);
  53. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  54. CQE_STATUS_COMPL_MASK;
  55. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  56. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  57. adapter->flash_status = compl_status;
  58. complete(&adapter->flash_compl);
  59. }
  60. if (compl_status == MCC_STATUS_SUCCESS) {
  61. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  62. struct be_cmd_resp_get_stats *resp =
  63. adapter->stats_cmd.va;
  64. be_dws_le_to_cpu(&resp->hw_stats,
  65. sizeof(resp->hw_stats));
  66. netdev_stats_update(adapter);
  67. adapter->stats_ioctl_sent = false;
  68. }
  69. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  70. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  71. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  72. CQE_STATUS_EXTD_MASK;
  73. dev_warn(&adapter->pdev->dev,
  74. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  75. compl->tag0, compl_status, extd_status);
  76. }
  77. return compl_status;
  78. }
  79. /* Link state evt is a string of bytes; no need for endian swapping */
  80. static void be_async_link_state_process(struct be_adapter *adapter,
  81. struct be_async_event_link_state *evt)
  82. {
  83. be_link_status_update(adapter,
  84. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  85. }
  86. /* Grp5 CoS Priority evt */
  87. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  88. struct be_async_event_grp5_cos_priority *evt)
  89. {
  90. if (evt->valid) {
  91. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  92. adapter->recommended_prio =
  93. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  94. }
  95. }
  96. /* Grp5 QOS Speed evt */
  97. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  98. struct be_async_event_grp5_qos_link_speed *evt)
  99. {
  100. if (evt->physical_port == adapter->port_num) {
  101. /* qos_link_speed is in units of 10 Mbps */
  102. adapter->link_speed = evt->qos_link_speed * 10;
  103. }
  104. }
  105. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  106. u32 trailer, struct be_mcc_compl *evt)
  107. {
  108. u8 event_type = 0;
  109. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  110. ASYNC_TRAILER_EVENT_TYPE_MASK;
  111. switch (event_type) {
  112. case ASYNC_EVENT_COS_PRIORITY:
  113. be_async_grp5_cos_priority_process(adapter,
  114. (struct be_async_event_grp5_cos_priority *)evt);
  115. break;
  116. case ASYNC_EVENT_QOS_SPEED:
  117. be_async_grp5_qos_speed_process(adapter,
  118. (struct be_async_event_grp5_qos_link_speed *)evt);
  119. break;
  120. default:
  121. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  122. break;
  123. }
  124. }
  125. static inline bool is_link_state_evt(u32 trailer)
  126. {
  127. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  128. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  129. ASYNC_EVENT_CODE_LINK_STATE;
  130. }
  131. static inline bool is_grp5_evt(u32 trailer)
  132. {
  133. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  134. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  135. ASYNC_EVENT_CODE_GRP_5);
  136. }
  137. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  138. {
  139. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  140. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  141. if (be_mcc_compl_is_new(compl)) {
  142. queue_tail_inc(mcc_cq);
  143. return compl;
  144. }
  145. return NULL;
  146. }
  147. void be_async_mcc_enable(struct be_adapter *adapter)
  148. {
  149. spin_lock_bh(&adapter->mcc_cq_lock);
  150. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  151. adapter->mcc_obj.rearm_cq = true;
  152. spin_unlock_bh(&adapter->mcc_cq_lock);
  153. }
  154. void be_async_mcc_disable(struct be_adapter *adapter)
  155. {
  156. adapter->mcc_obj.rearm_cq = false;
  157. }
  158. int be_process_mcc(struct be_adapter *adapter, int *status)
  159. {
  160. struct be_mcc_compl *compl;
  161. int num = 0;
  162. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  163. spin_lock_bh(&adapter->mcc_cq_lock);
  164. while ((compl = be_mcc_compl_get(adapter))) {
  165. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  166. /* Interpret flags as an async trailer */
  167. if (is_link_state_evt(compl->flags))
  168. be_async_link_state_process(adapter,
  169. (struct be_async_event_link_state *) compl);
  170. else if (is_grp5_evt(compl->flags))
  171. be_async_grp5_evt_process(adapter,
  172. compl->flags, compl);
  173. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  174. *status = be_mcc_compl_process(adapter, compl);
  175. atomic_dec(&mcc_obj->q.used);
  176. }
  177. be_mcc_compl_use(compl);
  178. num++;
  179. }
  180. spin_unlock_bh(&adapter->mcc_cq_lock);
  181. return num;
  182. }
  183. /* Wait till no more pending mcc requests are present */
  184. static int be_mcc_wait_compl(struct be_adapter *adapter)
  185. {
  186. #define mcc_timeout 120000 /* 12s timeout */
  187. int i, num, status = 0;
  188. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  189. for (i = 0; i < mcc_timeout; i++) {
  190. num = be_process_mcc(adapter, &status);
  191. if (num)
  192. be_cq_notify(adapter, mcc_obj->cq.id,
  193. mcc_obj->rearm_cq, num);
  194. if (atomic_read(&mcc_obj->q.used) == 0)
  195. break;
  196. udelay(100);
  197. }
  198. if (i == mcc_timeout) {
  199. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  200. return -1;
  201. }
  202. return status;
  203. }
  204. /* Notify MCC requests and wait for completion */
  205. static int be_mcc_notify_wait(struct be_adapter *adapter)
  206. {
  207. be_mcc_notify(adapter);
  208. return be_mcc_wait_compl(adapter);
  209. }
  210. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  211. {
  212. int msecs = 0;
  213. u32 ready;
  214. do {
  215. ready = ioread32(db);
  216. if (ready == 0xffffffff) {
  217. dev_err(&adapter->pdev->dev,
  218. "pci slot disconnected\n");
  219. return -1;
  220. }
  221. ready &= MPU_MAILBOX_DB_RDY_MASK;
  222. if (ready)
  223. break;
  224. if (msecs > 4000) {
  225. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  226. be_detect_dump_ue(adapter);
  227. return -1;
  228. }
  229. set_current_state(TASK_INTERRUPTIBLE);
  230. schedule_timeout(msecs_to_jiffies(1));
  231. msecs++;
  232. } while (true);
  233. return 0;
  234. }
  235. /*
  236. * Insert the mailbox address into the doorbell in two steps
  237. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  238. */
  239. static int be_mbox_notify_wait(struct be_adapter *adapter)
  240. {
  241. int status;
  242. u32 val = 0;
  243. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  244. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  245. struct be_mcc_mailbox *mbox = mbox_mem->va;
  246. struct be_mcc_compl *compl = &mbox->compl;
  247. /* wait for ready to be set */
  248. status = be_mbox_db_ready_wait(adapter, db);
  249. if (status != 0)
  250. return status;
  251. val |= MPU_MAILBOX_DB_HI_MASK;
  252. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  253. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  254. iowrite32(val, db);
  255. /* wait for ready to be set */
  256. status = be_mbox_db_ready_wait(adapter, db);
  257. if (status != 0)
  258. return status;
  259. val = 0;
  260. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  261. val |= (u32)(mbox_mem->dma >> 4) << 2;
  262. iowrite32(val, db);
  263. status = be_mbox_db_ready_wait(adapter, db);
  264. if (status != 0)
  265. return status;
  266. /* A cq entry has been made now */
  267. if (be_mcc_compl_is_new(compl)) {
  268. status = be_mcc_compl_process(adapter, &mbox->compl);
  269. be_mcc_compl_use(compl);
  270. if (status)
  271. return status;
  272. } else {
  273. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  274. return -1;
  275. }
  276. return 0;
  277. }
  278. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  279. {
  280. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  281. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  282. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  283. return -1;
  284. else
  285. return 0;
  286. }
  287. int be_cmd_POST(struct be_adapter *adapter)
  288. {
  289. u16 stage;
  290. int status, timeout = 0;
  291. do {
  292. status = be_POST_stage_get(adapter, &stage);
  293. if (status) {
  294. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  295. stage);
  296. return -1;
  297. } else if (stage != POST_STAGE_ARMFW_RDY) {
  298. set_current_state(TASK_INTERRUPTIBLE);
  299. schedule_timeout(2 * HZ);
  300. timeout += 2;
  301. } else {
  302. return 0;
  303. }
  304. } while (timeout < 40);
  305. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  306. return -1;
  307. }
  308. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  309. {
  310. return wrb->payload.embedded_payload;
  311. }
  312. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  313. {
  314. return &wrb->payload.sgl[0];
  315. }
  316. /* Don't touch the hdr after it's prepared */
  317. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  318. bool embedded, u8 sge_cnt, u32 opcode)
  319. {
  320. if (embedded)
  321. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  322. else
  323. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  324. MCC_WRB_SGE_CNT_SHIFT;
  325. wrb->payload_length = payload_len;
  326. wrb->tag0 = opcode;
  327. be_dws_cpu_to_le(wrb, 8);
  328. }
  329. /* Don't touch the hdr after it's prepared */
  330. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  331. u8 subsystem, u8 opcode, int cmd_len)
  332. {
  333. req_hdr->opcode = opcode;
  334. req_hdr->subsystem = subsystem;
  335. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  336. req_hdr->version = 0;
  337. }
  338. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  339. struct be_dma_mem *mem)
  340. {
  341. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  342. u64 dma = (u64)mem->dma;
  343. for (i = 0; i < buf_pages; i++) {
  344. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  345. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  346. dma += PAGE_SIZE_4K;
  347. }
  348. }
  349. /* Converts interrupt delay in microseconds to multiplier value */
  350. static u32 eq_delay_to_mult(u32 usec_delay)
  351. {
  352. #define MAX_INTR_RATE 651042
  353. const u32 round = 10;
  354. u32 multiplier;
  355. if (usec_delay == 0)
  356. multiplier = 0;
  357. else {
  358. u32 interrupt_rate = 1000000 / usec_delay;
  359. /* Max delay, corresponding to the lowest interrupt rate */
  360. if (interrupt_rate == 0)
  361. multiplier = 1023;
  362. else {
  363. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  364. multiplier /= interrupt_rate;
  365. /* Round the multiplier to the closest value.*/
  366. multiplier = (multiplier + round/2) / round;
  367. multiplier = min(multiplier, (u32)1023);
  368. }
  369. }
  370. return multiplier;
  371. }
  372. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  373. {
  374. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  375. struct be_mcc_wrb *wrb
  376. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  377. memset(wrb, 0, sizeof(*wrb));
  378. return wrb;
  379. }
  380. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  381. {
  382. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  383. struct be_mcc_wrb *wrb;
  384. if (atomic_read(&mccq->used) >= mccq->len) {
  385. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  386. return NULL;
  387. }
  388. wrb = queue_head_node(mccq);
  389. queue_head_inc(mccq);
  390. atomic_inc(&mccq->used);
  391. memset(wrb, 0, sizeof(*wrb));
  392. return wrb;
  393. }
  394. /* Tell fw we're about to start firing cmds by writing a
  395. * special pattern across the wrb hdr; uses mbox
  396. */
  397. int be_cmd_fw_init(struct be_adapter *adapter)
  398. {
  399. u8 *wrb;
  400. int status;
  401. spin_lock(&adapter->mbox_lock);
  402. wrb = (u8 *)wrb_from_mbox(adapter);
  403. *wrb++ = 0xFF;
  404. *wrb++ = 0x12;
  405. *wrb++ = 0x34;
  406. *wrb++ = 0xFF;
  407. *wrb++ = 0xFF;
  408. *wrb++ = 0x56;
  409. *wrb++ = 0x78;
  410. *wrb = 0xFF;
  411. status = be_mbox_notify_wait(adapter);
  412. spin_unlock(&adapter->mbox_lock);
  413. return status;
  414. }
  415. /* Tell fw we're done with firing cmds by writing a
  416. * special pattern across the wrb hdr; uses mbox
  417. */
  418. int be_cmd_fw_clean(struct be_adapter *adapter)
  419. {
  420. u8 *wrb;
  421. int status;
  422. if (adapter->eeh_err)
  423. return -EIO;
  424. spin_lock(&adapter->mbox_lock);
  425. wrb = (u8 *)wrb_from_mbox(adapter);
  426. *wrb++ = 0xFF;
  427. *wrb++ = 0xAA;
  428. *wrb++ = 0xBB;
  429. *wrb++ = 0xFF;
  430. *wrb++ = 0xFF;
  431. *wrb++ = 0xCC;
  432. *wrb++ = 0xDD;
  433. *wrb = 0xFF;
  434. status = be_mbox_notify_wait(adapter);
  435. spin_unlock(&adapter->mbox_lock);
  436. return status;
  437. }
  438. int be_cmd_eq_create(struct be_adapter *adapter,
  439. struct be_queue_info *eq, int eq_delay)
  440. {
  441. struct be_mcc_wrb *wrb;
  442. struct be_cmd_req_eq_create *req;
  443. struct be_dma_mem *q_mem = &eq->dma_mem;
  444. int status;
  445. spin_lock(&adapter->mbox_lock);
  446. wrb = wrb_from_mbox(adapter);
  447. req = embedded_payload(wrb);
  448. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  449. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  450. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  451. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  452. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  453. /* 4byte eqe*/
  454. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  455. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  456. __ilog2_u32(eq->len/256));
  457. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  458. eq_delay_to_mult(eq_delay));
  459. be_dws_cpu_to_le(req->context, sizeof(req->context));
  460. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  461. status = be_mbox_notify_wait(adapter);
  462. if (!status) {
  463. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  464. eq->id = le16_to_cpu(resp->eq_id);
  465. eq->created = true;
  466. }
  467. spin_unlock(&adapter->mbox_lock);
  468. return status;
  469. }
  470. /* Uses mbox */
  471. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  472. u8 type, bool permanent, u32 if_handle)
  473. {
  474. struct be_mcc_wrb *wrb;
  475. struct be_cmd_req_mac_query *req;
  476. int status;
  477. spin_lock(&adapter->mbox_lock);
  478. wrb = wrb_from_mbox(adapter);
  479. req = embedded_payload(wrb);
  480. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  481. OPCODE_COMMON_NTWK_MAC_QUERY);
  482. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  483. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  484. req->type = type;
  485. if (permanent) {
  486. req->permanent = 1;
  487. } else {
  488. req->if_id = cpu_to_le16((u16) if_handle);
  489. req->permanent = 0;
  490. }
  491. status = be_mbox_notify_wait(adapter);
  492. if (!status) {
  493. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  494. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  495. }
  496. spin_unlock(&adapter->mbox_lock);
  497. return status;
  498. }
  499. /* Uses synchronous MCCQ */
  500. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  501. u32 if_id, u32 *pmac_id)
  502. {
  503. struct be_mcc_wrb *wrb;
  504. struct be_cmd_req_pmac_add *req;
  505. int status;
  506. spin_lock_bh(&adapter->mcc_lock);
  507. wrb = wrb_from_mccq(adapter);
  508. if (!wrb) {
  509. status = -EBUSY;
  510. goto err;
  511. }
  512. req = embedded_payload(wrb);
  513. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  514. OPCODE_COMMON_NTWK_PMAC_ADD);
  515. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  516. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  517. req->if_id = cpu_to_le32(if_id);
  518. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  519. status = be_mcc_notify_wait(adapter);
  520. if (!status) {
  521. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  522. *pmac_id = le32_to_cpu(resp->pmac_id);
  523. }
  524. err:
  525. spin_unlock_bh(&adapter->mcc_lock);
  526. return status;
  527. }
  528. /* Uses synchronous MCCQ */
  529. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  530. {
  531. struct be_mcc_wrb *wrb;
  532. struct be_cmd_req_pmac_del *req;
  533. int status;
  534. spin_lock_bh(&adapter->mcc_lock);
  535. wrb = wrb_from_mccq(adapter);
  536. if (!wrb) {
  537. status = -EBUSY;
  538. goto err;
  539. }
  540. req = embedded_payload(wrb);
  541. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  542. OPCODE_COMMON_NTWK_PMAC_DEL);
  543. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  544. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  545. req->if_id = cpu_to_le32(if_id);
  546. req->pmac_id = cpu_to_le32(pmac_id);
  547. status = be_mcc_notify_wait(adapter);
  548. err:
  549. spin_unlock_bh(&adapter->mcc_lock);
  550. return status;
  551. }
  552. /* Uses Mbox */
  553. int be_cmd_cq_create(struct be_adapter *adapter,
  554. struct be_queue_info *cq, struct be_queue_info *eq,
  555. bool sol_evts, bool no_delay, int coalesce_wm)
  556. {
  557. struct be_mcc_wrb *wrb;
  558. struct be_cmd_req_cq_create *req;
  559. struct be_dma_mem *q_mem = &cq->dma_mem;
  560. void *ctxt;
  561. int status;
  562. spin_lock(&adapter->mbox_lock);
  563. wrb = wrb_from_mbox(adapter);
  564. req = embedded_payload(wrb);
  565. ctxt = &req->context;
  566. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  567. OPCODE_COMMON_CQ_CREATE);
  568. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  569. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  570. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  571. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  572. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  573. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  574. __ilog2_u32(cq->len/256));
  575. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  576. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  577. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  578. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  579. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  580. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  581. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  582. status = be_mbox_notify_wait(adapter);
  583. if (!status) {
  584. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  585. cq->id = le16_to_cpu(resp->cq_id);
  586. cq->created = true;
  587. }
  588. spin_unlock(&adapter->mbox_lock);
  589. return status;
  590. }
  591. static u32 be_encoded_q_len(int q_len)
  592. {
  593. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  594. if (len_encoded == 16)
  595. len_encoded = 0;
  596. return len_encoded;
  597. }
  598. int be_cmd_mccq_create(struct be_adapter *adapter,
  599. struct be_queue_info *mccq,
  600. struct be_queue_info *cq)
  601. {
  602. struct be_mcc_wrb *wrb;
  603. struct be_cmd_req_mcc_create *req;
  604. struct be_dma_mem *q_mem = &mccq->dma_mem;
  605. void *ctxt;
  606. int status;
  607. spin_lock(&adapter->mbox_lock);
  608. wrb = wrb_from_mbox(adapter);
  609. req = embedded_payload(wrb);
  610. ctxt = &req->context;
  611. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  612. OPCODE_COMMON_MCC_CREATE_EXT);
  613. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  614. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  615. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  616. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  617. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  618. be_encoded_q_len(mccq->len));
  619. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  620. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  621. req->async_event_bitmap[0] |= 0x00000022;
  622. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  623. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  624. status = be_mbox_notify_wait(adapter);
  625. if (!status) {
  626. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  627. mccq->id = le16_to_cpu(resp->id);
  628. mccq->created = true;
  629. }
  630. spin_unlock(&adapter->mbox_lock);
  631. return status;
  632. }
  633. int be_cmd_txq_create(struct be_adapter *adapter,
  634. struct be_queue_info *txq,
  635. struct be_queue_info *cq)
  636. {
  637. struct be_mcc_wrb *wrb;
  638. struct be_cmd_req_eth_tx_create *req;
  639. struct be_dma_mem *q_mem = &txq->dma_mem;
  640. void *ctxt;
  641. int status;
  642. spin_lock(&adapter->mbox_lock);
  643. wrb = wrb_from_mbox(adapter);
  644. req = embedded_payload(wrb);
  645. ctxt = &req->context;
  646. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  647. OPCODE_ETH_TX_CREATE);
  648. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  649. sizeof(*req));
  650. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  651. req->ulp_num = BE_ULP1_NUM;
  652. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  653. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  654. be_encoded_q_len(txq->len));
  655. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  656. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  657. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  658. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  659. status = be_mbox_notify_wait(adapter);
  660. if (!status) {
  661. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  662. txq->id = le16_to_cpu(resp->cid);
  663. txq->created = true;
  664. }
  665. spin_unlock(&adapter->mbox_lock);
  666. return status;
  667. }
  668. /* Uses mbox */
  669. int be_cmd_rxq_create(struct be_adapter *adapter,
  670. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  671. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  672. {
  673. struct be_mcc_wrb *wrb;
  674. struct be_cmd_req_eth_rx_create *req;
  675. struct be_dma_mem *q_mem = &rxq->dma_mem;
  676. int status;
  677. spin_lock(&adapter->mbox_lock);
  678. wrb = wrb_from_mbox(adapter);
  679. req = embedded_payload(wrb);
  680. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  681. OPCODE_ETH_RX_CREATE);
  682. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  683. sizeof(*req));
  684. req->cq_id = cpu_to_le16(cq_id);
  685. req->frag_size = fls(frag_size) - 1;
  686. req->num_pages = 2;
  687. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  688. req->interface_id = cpu_to_le32(if_id);
  689. req->max_frame_size = cpu_to_le16(max_frame_size);
  690. req->rss_queue = cpu_to_le32(rss);
  691. status = be_mbox_notify_wait(adapter);
  692. if (!status) {
  693. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  694. rxq->id = le16_to_cpu(resp->id);
  695. rxq->created = true;
  696. *rss_id = resp->rss_id;
  697. }
  698. spin_unlock(&adapter->mbox_lock);
  699. return status;
  700. }
  701. /* Generic destroyer function for all types of queues
  702. * Uses Mbox
  703. */
  704. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  705. int queue_type)
  706. {
  707. struct be_mcc_wrb *wrb;
  708. struct be_cmd_req_q_destroy *req;
  709. u8 subsys = 0, opcode = 0;
  710. int status;
  711. if (adapter->eeh_err)
  712. return -EIO;
  713. spin_lock(&adapter->mbox_lock);
  714. wrb = wrb_from_mbox(adapter);
  715. req = embedded_payload(wrb);
  716. switch (queue_type) {
  717. case QTYPE_EQ:
  718. subsys = CMD_SUBSYSTEM_COMMON;
  719. opcode = OPCODE_COMMON_EQ_DESTROY;
  720. break;
  721. case QTYPE_CQ:
  722. subsys = CMD_SUBSYSTEM_COMMON;
  723. opcode = OPCODE_COMMON_CQ_DESTROY;
  724. break;
  725. case QTYPE_TXQ:
  726. subsys = CMD_SUBSYSTEM_ETH;
  727. opcode = OPCODE_ETH_TX_DESTROY;
  728. break;
  729. case QTYPE_RXQ:
  730. subsys = CMD_SUBSYSTEM_ETH;
  731. opcode = OPCODE_ETH_RX_DESTROY;
  732. break;
  733. case QTYPE_MCCQ:
  734. subsys = CMD_SUBSYSTEM_COMMON;
  735. opcode = OPCODE_COMMON_MCC_DESTROY;
  736. break;
  737. default:
  738. BUG();
  739. }
  740. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  741. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  742. req->id = cpu_to_le16(q->id);
  743. status = be_mbox_notify_wait(adapter);
  744. spin_unlock(&adapter->mbox_lock);
  745. return status;
  746. }
  747. /* Create an rx filtering policy configuration on an i/f
  748. * Uses mbox
  749. */
  750. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  751. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  752. u32 domain)
  753. {
  754. struct be_mcc_wrb *wrb;
  755. struct be_cmd_req_if_create *req;
  756. int status;
  757. spin_lock(&adapter->mbox_lock);
  758. wrb = wrb_from_mbox(adapter);
  759. req = embedded_payload(wrb);
  760. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  761. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  762. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  763. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  764. req->hdr.domain = domain;
  765. req->capability_flags = cpu_to_le32(cap_flags);
  766. req->enable_flags = cpu_to_le32(en_flags);
  767. req->pmac_invalid = pmac_invalid;
  768. if (!pmac_invalid)
  769. memcpy(req->mac_addr, mac, ETH_ALEN);
  770. status = be_mbox_notify_wait(adapter);
  771. if (!status) {
  772. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  773. *if_handle = le32_to_cpu(resp->interface_id);
  774. if (!pmac_invalid)
  775. *pmac_id = le32_to_cpu(resp->pmac_id);
  776. }
  777. spin_unlock(&adapter->mbox_lock);
  778. return status;
  779. }
  780. /* Uses mbox */
  781. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  782. {
  783. struct be_mcc_wrb *wrb;
  784. struct be_cmd_req_if_destroy *req;
  785. int status;
  786. if (adapter->eeh_err)
  787. return -EIO;
  788. spin_lock(&adapter->mbox_lock);
  789. wrb = wrb_from_mbox(adapter);
  790. req = embedded_payload(wrb);
  791. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  792. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  793. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  794. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  795. req->interface_id = cpu_to_le32(interface_id);
  796. status = be_mbox_notify_wait(adapter);
  797. spin_unlock(&adapter->mbox_lock);
  798. return status;
  799. }
  800. /* Get stats is a non embedded command: the request is not embedded inside
  801. * WRB but is a separate dma memory block
  802. * Uses asynchronous MCC
  803. */
  804. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  805. {
  806. struct be_mcc_wrb *wrb;
  807. struct be_cmd_req_get_stats *req;
  808. struct be_sge *sge;
  809. int status = 0;
  810. spin_lock_bh(&adapter->mcc_lock);
  811. wrb = wrb_from_mccq(adapter);
  812. if (!wrb) {
  813. status = -EBUSY;
  814. goto err;
  815. }
  816. req = nonemb_cmd->va;
  817. sge = nonembedded_sgl(wrb);
  818. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  819. OPCODE_ETH_GET_STATISTICS);
  820. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  821. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  822. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  823. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  824. sge->len = cpu_to_le32(nonemb_cmd->size);
  825. be_mcc_notify(adapter);
  826. adapter->stats_ioctl_sent = true;
  827. err:
  828. spin_unlock_bh(&adapter->mcc_lock);
  829. return status;
  830. }
  831. /* Uses synchronous mcc */
  832. int be_cmd_link_status_query(struct be_adapter *adapter,
  833. bool *link_up, u8 *mac_speed, u16 *link_speed)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_link_status *req;
  837. int status;
  838. spin_lock_bh(&adapter->mcc_lock);
  839. wrb = wrb_from_mccq(adapter);
  840. if (!wrb) {
  841. status = -EBUSY;
  842. goto err;
  843. }
  844. req = embedded_payload(wrb);
  845. *link_up = false;
  846. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  847. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  848. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  849. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  850. status = be_mcc_notify_wait(adapter);
  851. if (!status) {
  852. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  853. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  854. *link_up = true;
  855. *link_speed = le16_to_cpu(resp->link_speed);
  856. *mac_speed = resp->mac_speed;
  857. }
  858. }
  859. err:
  860. spin_unlock_bh(&adapter->mcc_lock);
  861. return status;
  862. }
  863. /* Uses Mbox */
  864. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  865. {
  866. struct be_mcc_wrb *wrb;
  867. struct be_cmd_req_get_fw_version *req;
  868. int status;
  869. spin_lock(&adapter->mbox_lock);
  870. wrb = wrb_from_mbox(adapter);
  871. req = embedded_payload(wrb);
  872. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  873. OPCODE_COMMON_GET_FW_VERSION);
  874. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  875. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  876. status = be_mbox_notify_wait(adapter);
  877. if (!status) {
  878. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  879. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  880. }
  881. spin_unlock(&adapter->mbox_lock);
  882. return status;
  883. }
  884. /* set the EQ delay interval of an EQ to specified value
  885. * Uses async mcc
  886. */
  887. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  888. {
  889. struct be_mcc_wrb *wrb;
  890. struct be_cmd_req_modify_eq_delay *req;
  891. int status = 0;
  892. spin_lock_bh(&adapter->mcc_lock);
  893. wrb = wrb_from_mccq(adapter);
  894. if (!wrb) {
  895. status = -EBUSY;
  896. goto err;
  897. }
  898. req = embedded_payload(wrb);
  899. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  900. OPCODE_COMMON_MODIFY_EQ_DELAY);
  901. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  902. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  903. req->num_eq = cpu_to_le32(1);
  904. req->delay[0].eq_id = cpu_to_le32(eq_id);
  905. req->delay[0].phase = 0;
  906. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  907. be_mcc_notify(adapter);
  908. err:
  909. spin_unlock_bh(&adapter->mcc_lock);
  910. return status;
  911. }
  912. /* Uses sycnhronous mcc */
  913. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  914. u32 num, bool untagged, bool promiscuous)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_vlan_config *req;
  918. int status;
  919. spin_lock_bh(&adapter->mcc_lock);
  920. wrb = wrb_from_mccq(adapter);
  921. if (!wrb) {
  922. status = -EBUSY;
  923. goto err;
  924. }
  925. req = embedded_payload(wrb);
  926. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  927. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  928. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  929. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  930. req->interface_id = if_id;
  931. req->promiscuous = promiscuous;
  932. req->untagged = untagged;
  933. req->num_vlan = num;
  934. if (!promiscuous) {
  935. memcpy(req->normal_vlan, vtag_array,
  936. req->num_vlan * sizeof(vtag_array[0]));
  937. }
  938. status = be_mcc_notify_wait(adapter);
  939. err:
  940. spin_unlock_bh(&adapter->mcc_lock);
  941. return status;
  942. }
  943. /* Uses MCC for this command as it may be called in BH context
  944. * Uses synchronous mcc
  945. */
  946. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  947. {
  948. struct be_mcc_wrb *wrb;
  949. struct be_cmd_req_promiscuous_config *req;
  950. int status;
  951. spin_lock_bh(&adapter->mcc_lock);
  952. wrb = wrb_from_mccq(adapter);
  953. if (!wrb) {
  954. status = -EBUSY;
  955. goto err;
  956. }
  957. req = embedded_payload(wrb);
  958. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  959. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  960. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  961. /* In FW versions X.102.149/X.101.487 and later,
  962. * the port setting associated only with the
  963. * issuing pci function will take effect
  964. */
  965. if (port_num)
  966. req->port1_promiscuous = en;
  967. else
  968. req->port0_promiscuous = en;
  969. status = be_mcc_notify_wait(adapter);
  970. err:
  971. spin_unlock_bh(&adapter->mcc_lock);
  972. return status;
  973. }
  974. /*
  975. * Uses MCC for this command as it may be called in BH context
  976. * (mc == NULL) => multicast promiscous
  977. */
  978. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  979. struct net_device *netdev, struct be_dma_mem *mem)
  980. {
  981. struct be_mcc_wrb *wrb;
  982. struct be_cmd_req_mcast_mac_config *req = mem->va;
  983. struct be_sge *sge;
  984. int status;
  985. spin_lock_bh(&adapter->mcc_lock);
  986. wrb = wrb_from_mccq(adapter);
  987. if (!wrb) {
  988. status = -EBUSY;
  989. goto err;
  990. }
  991. sge = nonembedded_sgl(wrb);
  992. memset(req, 0, sizeof(*req));
  993. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  994. OPCODE_COMMON_NTWK_MULTICAST_SET);
  995. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  996. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  997. sge->len = cpu_to_le32(mem->size);
  998. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  999. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1000. req->interface_id = if_id;
  1001. if (netdev) {
  1002. int i;
  1003. struct netdev_hw_addr *ha;
  1004. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1005. i = 0;
  1006. netdev_for_each_mc_addr(ha, netdev)
  1007. memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
  1008. } else {
  1009. req->promiscuous = 1;
  1010. }
  1011. status = be_mcc_notify_wait(adapter);
  1012. err:
  1013. spin_unlock_bh(&adapter->mcc_lock);
  1014. return status;
  1015. }
  1016. /* Uses synchrounous mcc */
  1017. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1018. {
  1019. struct be_mcc_wrb *wrb;
  1020. struct be_cmd_req_set_flow_control *req;
  1021. int status;
  1022. spin_lock_bh(&adapter->mcc_lock);
  1023. wrb = wrb_from_mccq(adapter);
  1024. if (!wrb) {
  1025. status = -EBUSY;
  1026. goto err;
  1027. }
  1028. req = embedded_payload(wrb);
  1029. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1030. OPCODE_COMMON_SET_FLOW_CONTROL);
  1031. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1032. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1033. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1034. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1035. status = be_mcc_notify_wait(adapter);
  1036. err:
  1037. spin_unlock_bh(&adapter->mcc_lock);
  1038. return status;
  1039. }
  1040. /* Uses sycn mcc */
  1041. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1042. {
  1043. struct be_mcc_wrb *wrb;
  1044. struct be_cmd_req_get_flow_control *req;
  1045. int status;
  1046. spin_lock_bh(&adapter->mcc_lock);
  1047. wrb = wrb_from_mccq(adapter);
  1048. if (!wrb) {
  1049. status = -EBUSY;
  1050. goto err;
  1051. }
  1052. req = embedded_payload(wrb);
  1053. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1054. OPCODE_COMMON_GET_FLOW_CONTROL);
  1055. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1056. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1057. status = be_mcc_notify_wait(adapter);
  1058. if (!status) {
  1059. struct be_cmd_resp_get_flow_control *resp =
  1060. embedded_payload(wrb);
  1061. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1062. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1063. }
  1064. err:
  1065. spin_unlock_bh(&adapter->mcc_lock);
  1066. return status;
  1067. }
  1068. /* Uses mbox */
  1069. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1070. u32 *mode, u32 *caps)
  1071. {
  1072. struct be_mcc_wrb *wrb;
  1073. struct be_cmd_req_query_fw_cfg *req;
  1074. int status;
  1075. spin_lock(&adapter->mbox_lock);
  1076. wrb = wrb_from_mbox(adapter);
  1077. req = embedded_payload(wrb);
  1078. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1079. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1080. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1081. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1082. status = be_mbox_notify_wait(adapter);
  1083. if (!status) {
  1084. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1085. *port_num = le32_to_cpu(resp->phys_port);
  1086. *mode = le32_to_cpu(resp->function_mode);
  1087. *caps = le32_to_cpu(resp->function_caps);
  1088. }
  1089. spin_unlock(&adapter->mbox_lock);
  1090. return status;
  1091. }
  1092. /* Uses mbox */
  1093. int be_cmd_reset_function(struct be_adapter *adapter)
  1094. {
  1095. struct be_mcc_wrb *wrb;
  1096. struct be_cmd_req_hdr *req;
  1097. int status;
  1098. spin_lock(&adapter->mbox_lock);
  1099. wrb = wrb_from_mbox(adapter);
  1100. req = embedded_payload(wrb);
  1101. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1102. OPCODE_COMMON_FUNCTION_RESET);
  1103. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1104. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1105. status = be_mbox_notify_wait(adapter);
  1106. spin_unlock(&adapter->mbox_lock);
  1107. return status;
  1108. }
  1109. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1110. {
  1111. struct be_mcc_wrb *wrb;
  1112. struct be_cmd_req_rss_config *req;
  1113. u32 myhash[10];
  1114. int status;
  1115. spin_lock(&adapter->mbox_lock);
  1116. wrb = wrb_from_mbox(adapter);
  1117. req = embedded_payload(wrb);
  1118. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1119. OPCODE_ETH_RSS_CONFIG);
  1120. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1121. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1122. req->if_id = cpu_to_le32(adapter->if_handle);
  1123. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1124. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1125. memcpy(req->cpu_table, rsstable, table_size);
  1126. memcpy(req->hash, myhash, sizeof(myhash));
  1127. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1128. status = be_mbox_notify_wait(adapter);
  1129. spin_unlock(&adapter->mbox_lock);
  1130. return status;
  1131. }
  1132. /* Uses sync mcc */
  1133. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1134. u8 bcn, u8 sts, u8 state)
  1135. {
  1136. struct be_mcc_wrb *wrb;
  1137. struct be_cmd_req_enable_disable_beacon *req;
  1138. int status;
  1139. spin_lock_bh(&adapter->mcc_lock);
  1140. wrb = wrb_from_mccq(adapter);
  1141. if (!wrb) {
  1142. status = -EBUSY;
  1143. goto err;
  1144. }
  1145. req = embedded_payload(wrb);
  1146. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1147. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1148. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1149. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1150. req->port_num = port_num;
  1151. req->beacon_state = state;
  1152. req->beacon_duration = bcn;
  1153. req->status_duration = sts;
  1154. status = be_mcc_notify_wait(adapter);
  1155. err:
  1156. spin_unlock_bh(&adapter->mcc_lock);
  1157. return status;
  1158. }
  1159. /* Uses sync mcc */
  1160. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1161. {
  1162. struct be_mcc_wrb *wrb;
  1163. struct be_cmd_req_get_beacon_state *req;
  1164. int status;
  1165. spin_lock_bh(&adapter->mcc_lock);
  1166. wrb = wrb_from_mccq(adapter);
  1167. if (!wrb) {
  1168. status = -EBUSY;
  1169. goto err;
  1170. }
  1171. req = embedded_payload(wrb);
  1172. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1173. OPCODE_COMMON_GET_BEACON_STATE);
  1174. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1175. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1176. req->port_num = port_num;
  1177. status = be_mcc_notify_wait(adapter);
  1178. if (!status) {
  1179. struct be_cmd_resp_get_beacon_state *resp =
  1180. embedded_payload(wrb);
  1181. *state = resp->beacon_state;
  1182. }
  1183. err:
  1184. spin_unlock_bh(&adapter->mcc_lock);
  1185. return status;
  1186. }
  1187. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1188. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1189. {
  1190. struct be_mcc_wrb *wrb;
  1191. struct be_cmd_write_flashrom *req;
  1192. struct be_sge *sge;
  1193. int status;
  1194. spin_lock_bh(&adapter->mcc_lock);
  1195. adapter->flash_status = 0;
  1196. wrb = wrb_from_mccq(adapter);
  1197. if (!wrb) {
  1198. status = -EBUSY;
  1199. goto err_unlock;
  1200. }
  1201. req = cmd->va;
  1202. sge = nonembedded_sgl(wrb);
  1203. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1204. OPCODE_COMMON_WRITE_FLASHROM);
  1205. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1206. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1207. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1208. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1209. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1210. sge->len = cpu_to_le32(cmd->size);
  1211. req->params.op_type = cpu_to_le32(flash_type);
  1212. req->params.op_code = cpu_to_le32(flash_opcode);
  1213. req->params.data_buf_size = cpu_to_le32(buf_size);
  1214. be_mcc_notify(adapter);
  1215. spin_unlock_bh(&adapter->mcc_lock);
  1216. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1217. msecs_to_jiffies(12000)))
  1218. status = -1;
  1219. else
  1220. status = adapter->flash_status;
  1221. return status;
  1222. err_unlock:
  1223. spin_unlock_bh(&adapter->mcc_lock);
  1224. return status;
  1225. }
  1226. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1227. int offset)
  1228. {
  1229. struct be_mcc_wrb *wrb;
  1230. struct be_cmd_write_flashrom *req;
  1231. int status;
  1232. spin_lock_bh(&adapter->mcc_lock);
  1233. wrb = wrb_from_mccq(adapter);
  1234. if (!wrb) {
  1235. status = -EBUSY;
  1236. goto err;
  1237. }
  1238. req = embedded_payload(wrb);
  1239. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1240. OPCODE_COMMON_READ_FLASHROM);
  1241. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1242. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1243. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1244. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1245. req->params.offset = cpu_to_le32(offset);
  1246. req->params.data_buf_size = cpu_to_le32(0x4);
  1247. status = be_mcc_notify_wait(adapter);
  1248. if (!status)
  1249. memcpy(flashed_crc, req->params.data_buf, 4);
  1250. err:
  1251. spin_unlock_bh(&adapter->mcc_lock);
  1252. return status;
  1253. }
  1254. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1255. struct be_dma_mem *nonemb_cmd)
  1256. {
  1257. struct be_mcc_wrb *wrb;
  1258. struct be_cmd_req_acpi_wol_magic_config *req;
  1259. struct be_sge *sge;
  1260. int status;
  1261. spin_lock_bh(&adapter->mcc_lock);
  1262. wrb = wrb_from_mccq(adapter);
  1263. if (!wrb) {
  1264. status = -EBUSY;
  1265. goto err;
  1266. }
  1267. req = nonemb_cmd->va;
  1268. sge = nonembedded_sgl(wrb);
  1269. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1270. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1271. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1272. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1273. memcpy(req->magic_mac, mac, ETH_ALEN);
  1274. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1275. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1276. sge->len = cpu_to_le32(nonemb_cmd->size);
  1277. status = be_mcc_notify_wait(adapter);
  1278. err:
  1279. spin_unlock_bh(&adapter->mcc_lock);
  1280. return status;
  1281. }
  1282. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1283. u8 loopback_type, u8 enable)
  1284. {
  1285. struct be_mcc_wrb *wrb;
  1286. struct be_cmd_req_set_lmode *req;
  1287. int status;
  1288. spin_lock_bh(&adapter->mcc_lock);
  1289. wrb = wrb_from_mccq(adapter);
  1290. if (!wrb) {
  1291. status = -EBUSY;
  1292. goto err;
  1293. }
  1294. req = embedded_payload(wrb);
  1295. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1296. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1297. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1298. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1299. sizeof(*req));
  1300. req->src_port = port_num;
  1301. req->dest_port = port_num;
  1302. req->loopback_type = loopback_type;
  1303. req->loopback_state = enable;
  1304. status = be_mcc_notify_wait(adapter);
  1305. err:
  1306. spin_unlock_bh(&adapter->mcc_lock);
  1307. return status;
  1308. }
  1309. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1310. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1311. {
  1312. struct be_mcc_wrb *wrb;
  1313. struct be_cmd_req_loopback_test *req;
  1314. int status;
  1315. spin_lock_bh(&adapter->mcc_lock);
  1316. wrb = wrb_from_mccq(adapter);
  1317. if (!wrb) {
  1318. status = -EBUSY;
  1319. goto err;
  1320. }
  1321. req = embedded_payload(wrb);
  1322. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1323. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1324. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1325. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1326. req->hdr.timeout = cpu_to_le32(4);
  1327. req->pattern = cpu_to_le64(pattern);
  1328. req->src_port = cpu_to_le32(port_num);
  1329. req->dest_port = cpu_to_le32(port_num);
  1330. req->pkt_size = cpu_to_le32(pkt_size);
  1331. req->num_pkts = cpu_to_le32(num_pkts);
  1332. req->loopback_type = cpu_to_le32(loopback_type);
  1333. status = be_mcc_notify_wait(adapter);
  1334. if (!status) {
  1335. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1336. status = le32_to_cpu(resp->status);
  1337. }
  1338. err:
  1339. spin_unlock_bh(&adapter->mcc_lock);
  1340. return status;
  1341. }
  1342. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1343. u32 byte_cnt, struct be_dma_mem *cmd)
  1344. {
  1345. struct be_mcc_wrb *wrb;
  1346. struct be_cmd_req_ddrdma_test *req;
  1347. struct be_sge *sge;
  1348. int status;
  1349. int i, j = 0;
  1350. spin_lock_bh(&adapter->mcc_lock);
  1351. wrb = wrb_from_mccq(adapter);
  1352. if (!wrb) {
  1353. status = -EBUSY;
  1354. goto err;
  1355. }
  1356. req = cmd->va;
  1357. sge = nonembedded_sgl(wrb);
  1358. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1359. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1360. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1361. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1362. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1363. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1364. sge->len = cpu_to_le32(cmd->size);
  1365. req->pattern = cpu_to_le64(pattern);
  1366. req->byte_count = cpu_to_le32(byte_cnt);
  1367. for (i = 0; i < byte_cnt; i++) {
  1368. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1369. j++;
  1370. if (j > 7)
  1371. j = 0;
  1372. }
  1373. status = be_mcc_notify_wait(adapter);
  1374. if (!status) {
  1375. struct be_cmd_resp_ddrdma_test *resp;
  1376. resp = cmd->va;
  1377. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1378. resp->snd_err) {
  1379. status = -1;
  1380. }
  1381. }
  1382. err:
  1383. spin_unlock_bh(&adapter->mcc_lock);
  1384. return status;
  1385. }
  1386. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1387. struct be_dma_mem *nonemb_cmd)
  1388. {
  1389. struct be_mcc_wrb *wrb;
  1390. struct be_cmd_req_seeprom_read *req;
  1391. struct be_sge *sge;
  1392. int status;
  1393. spin_lock_bh(&adapter->mcc_lock);
  1394. wrb = wrb_from_mccq(adapter);
  1395. req = nonemb_cmd->va;
  1396. sge = nonembedded_sgl(wrb);
  1397. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1398. OPCODE_COMMON_SEEPROM_READ);
  1399. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1400. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1401. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1402. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1403. sge->len = cpu_to_le32(nonemb_cmd->size);
  1404. status = be_mcc_notify_wait(adapter);
  1405. spin_unlock_bh(&adapter->mcc_lock);
  1406. return status;
  1407. }
  1408. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1409. {
  1410. struct be_mcc_wrb *wrb;
  1411. struct be_cmd_req_get_phy_info *req;
  1412. struct be_sge *sge;
  1413. int status;
  1414. spin_lock_bh(&adapter->mcc_lock);
  1415. wrb = wrb_from_mccq(adapter);
  1416. if (!wrb) {
  1417. status = -EBUSY;
  1418. goto err;
  1419. }
  1420. req = cmd->va;
  1421. sge = nonembedded_sgl(wrb);
  1422. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1423. OPCODE_COMMON_GET_PHY_DETAILS);
  1424. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1425. OPCODE_COMMON_GET_PHY_DETAILS,
  1426. sizeof(*req));
  1427. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1428. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1429. sge->len = cpu_to_le32(cmd->size);
  1430. status = be_mcc_notify_wait(adapter);
  1431. err:
  1432. spin_unlock_bh(&adapter->mcc_lock);
  1433. return status;
  1434. }
  1435. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1436. {
  1437. struct be_mcc_wrb *wrb;
  1438. struct be_cmd_req_set_qos *req;
  1439. int status;
  1440. spin_lock_bh(&adapter->mcc_lock);
  1441. wrb = wrb_from_mccq(adapter);
  1442. if (!wrb) {
  1443. status = -EBUSY;
  1444. goto err;
  1445. }
  1446. req = embedded_payload(wrb);
  1447. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1448. OPCODE_COMMON_SET_QOS);
  1449. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1450. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1451. req->hdr.domain = domain;
  1452. req->valid_bits = BE_QOS_BITS_NIC;
  1453. req->max_bps_nic = bps;
  1454. status = be_mcc_notify_wait(adapter);
  1455. err:
  1456. spin_unlock_bh(&adapter->mcc_lock);
  1457. return status;
  1458. }