w83795.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121
  1. /*
  2. * w83795.c - Linux kernel driver for hardware monitoring
  3. * Copyright (C) 2008 Nuvoton Technology Corp.
  4. * Wei Song
  5. * Copyright (C) 2010 Jean Delvare <khali@linux-fr.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation - version 2.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  19. * 02110-1301 USA.
  20. *
  21. * Supports following chips:
  22. *
  23. * Chip #vin #fanin #pwm #temp #dts wchipid vendid i2c ISA
  24. * w83795g 21 14 8 6 8 0x79 0x5ca3 yes no
  25. * w83795adg 18 14 2 6 8 0x79 0x5ca3 yes no
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/init.h>
  30. #include <linux/slab.h>
  31. #include <linux/i2c.h>
  32. #include <linux/hwmon.h>
  33. #include <linux/hwmon-sysfs.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <linux/delay.h>
  37. /* Addresses to scan */
  38. static const unsigned short normal_i2c[] = {
  39. 0x2c, 0x2d, 0x2e, 0x2f, I2C_CLIENT_END
  40. };
  41. static int reset;
  42. module_param(reset, bool, 0);
  43. MODULE_PARM_DESC(reset, "Set to 1 to reset chip, not recommended");
  44. #define W83795_REG_BANKSEL 0x00
  45. #define W83795_REG_VENDORID 0xfd
  46. #define W83795_REG_CHIPID 0xfe
  47. #define W83795_REG_DEVICEID 0xfb
  48. #define W83795_REG_DEVICEID_A 0xff
  49. #define W83795_REG_I2C_ADDR 0xfc
  50. #define W83795_REG_CONFIG 0x01
  51. #define W83795_REG_CONFIG_CONFIG48 0x04
  52. #define W83795_REG_CONFIG_START 0x01
  53. /* Multi-Function Pin Ctrl Registers */
  54. #define W83795_REG_VOLT_CTRL1 0x02
  55. #define W83795_REG_VOLT_CTRL2 0x03
  56. #define W83795_REG_TEMP_CTRL1 0x04
  57. #define W83795_REG_TEMP_CTRL2 0x05
  58. #define W83795_REG_FANIN_CTRL1 0x06
  59. #define W83795_REG_FANIN_CTRL2 0x07
  60. #define W83795_REG_VMIGB_CTRL 0x08
  61. #define TEMP_READ 0
  62. #define TEMP_CRIT 1
  63. #define TEMP_CRIT_HYST 2
  64. #define TEMP_WARN 3
  65. #define TEMP_WARN_HYST 4
  66. /* only crit and crit_hyst affect real-time alarm status
  67. * current crit crit_hyst warn warn_hyst */
  68. static const u16 W83795_REG_TEMP[][5] = {
  69. {0x21, 0x96, 0x97, 0x98, 0x99}, /* TD1/TR1 */
  70. {0x22, 0x9a, 0x9b, 0x9c, 0x9d}, /* TD2/TR2 */
  71. {0x23, 0x9e, 0x9f, 0xa0, 0xa1}, /* TD3/TR3 */
  72. {0x24, 0xa2, 0xa3, 0xa4, 0xa5}, /* TD4/TR4 */
  73. {0x1f, 0xa6, 0xa7, 0xa8, 0xa9}, /* TR5 */
  74. {0x20, 0xaa, 0xab, 0xac, 0xad}, /* TR6 */
  75. };
  76. #define IN_READ 0
  77. #define IN_MAX 1
  78. #define IN_LOW 2
  79. static const u16 W83795_REG_IN[][3] = {
  80. /* Current, HL, LL */
  81. {0x10, 0x70, 0x71}, /* VSEN1 */
  82. {0x11, 0x72, 0x73}, /* VSEN2 */
  83. {0x12, 0x74, 0x75}, /* VSEN3 */
  84. {0x13, 0x76, 0x77}, /* VSEN4 */
  85. {0x14, 0x78, 0x79}, /* VSEN5 */
  86. {0x15, 0x7a, 0x7b}, /* VSEN6 */
  87. {0x16, 0x7c, 0x7d}, /* VSEN7 */
  88. {0x17, 0x7e, 0x7f}, /* VSEN8 */
  89. {0x18, 0x80, 0x81}, /* VSEN9 */
  90. {0x19, 0x82, 0x83}, /* VSEN10 */
  91. {0x1A, 0x84, 0x85}, /* VSEN11 */
  92. {0x1B, 0x86, 0x87}, /* VTT */
  93. {0x1C, 0x88, 0x89}, /* 3VDD */
  94. {0x1D, 0x8a, 0x8b}, /* 3VSB */
  95. {0x1E, 0x8c, 0x8d}, /* VBAT */
  96. {0x1F, 0xa6, 0xa7}, /* VSEN12 */
  97. {0x20, 0xaa, 0xab}, /* VSEN13 */
  98. {0x21, 0x96, 0x97}, /* VSEN14 */
  99. {0x22, 0x9a, 0x9b}, /* VSEN15 */
  100. {0x23, 0x9e, 0x9f}, /* VSEN16 */
  101. {0x24, 0xa2, 0xa3}, /* VSEN17 */
  102. };
  103. #define W83795_REG_VRLSB 0x3C
  104. static const u8 W83795_REG_IN_HL_LSB[] = {
  105. 0x8e, /* VSEN1-4 */
  106. 0x90, /* VSEN5-8 */
  107. 0x92, /* VSEN9-11 */
  108. 0x94, /* VTT, 3VDD, 3VSB, 3VBAT */
  109. 0xa8, /* VSEN12 */
  110. 0xac, /* VSEN13 */
  111. 0x98, /* VSEN14 */
  112. 0x9c, /* VSEN15 */
  113. 0xa0, /* VSEN16 */
  114. 0xa4, /* VSEN17 */
  115. };
  116. #define IN_LSB_REG(index, type) \
  117. (((type) == 1) ? W83795_REG_IN_HL_LSB[(index)] \
  118. : (W83795_REG_IN_HL_LSB[(index)] + 1))
  119. #define IN_LSB_SHIFT 0
  120. #define IN_LSB_IDX 1
  121. static const u8 IN_LSB_SHIFT_IDX[][2] = {
  122. /* High/Low LSB shift, LSB No. */
  123. {0x00, 0x00}, /* VSEN1 */
  124. {0x02, 0x00}, /* VSEN2 */
  125. {0x04, 0x00}, /* VSEN3 */
  126. {0x06, 0x00}, /* VSEN4 */
  127. {0x00, 0x01}, /* VSEN5 */
  128. {0x02, 0x01}, /* VSEN6 */
  129. {0x04, 0x01}, /* VSEN7 */
  130. {0x06, 0x01}, /* VSEN8 */
  131. {0x00, 0x02}, /* VSEN9 */
  132. {0x02, 0x02}, /* VSEN10 */
  133. {0x04, 0x02}, /* VSEN11 */
  134. {0x00, 0x03}, /* VTT */
  135. {0x02, 0x03}, /* 3VDD */
  136. {0x04, 0x03}, /* 3VSB */
  137. {0x06, 0x03}, /* VBAT */
  138. {0x06, 0x04}, /* VSEN12 */
  139. {0x06, 0x05}, /* VSEN13 */
  140. {0x06, 0x06}, /* VSEN14 */
  141. {0x06, 0x07}, /* VSEN15 */
  142. {0x06, 0x08}, /* VSEN16 */
  143. {0x06, 0x09}, /* VSEN17 */
  144. };
  145. #define W83795_REG_FAN(index) (0x2E + (index))
  146. #define W83795_REG_FAN_MIN_HL(index) (0xB6 + (index))
  147. #define W83795_REG_FAN_MIN_LSB(index) (0xC4 + (index) / 2)
  148. #define W83795_REG_FAN_MIN_LSB_SHIFT(index) \
  149. (((index) & 1) ? 4 : 0)
  150. #define W83795_REG_VID_CTRL 0x6A
  151. #define W83795_REG_ALARM(index) (0x41 + (index))
  152. #define W83795_REG_BEEP(index) (0x50 + (index))
  153. #define W83795_REG_CLR_CHASSIS 0x4D
  154. #define W83795_REG_FCMS1 0x201
  155. #define W83795_REG_FCMS2 0x208
  156. #define W83795_REG_TFMR(index) (0x202 + (index))
  157. #define W83795_REG_FOMC 0x20F
  158. #define W83795_REG_TSS(index) (0x209 + (index))
  159. #define PWM_OUTPUT 0
  160. #define PWM_FREQ 1
  161. #define PWM_START 2
  162. #define PWM_NONSTOP 3
  163. #define PWM_STOP_TIME 4
  164. #define W83795_REG_PWM(index, nr) (0x210 + (nr) * 8 + (index))
  165. #define W83795_REG_FTSH(index) (0x240 + (index) * 2)
  166. #define W83795_REG_FTSL(index) (0x241 + (index) * 2)
  167. #define W83795_REG_TFTS 0x250
  168. #define TEMP_PWM_TTTI 0
  169. #define TEMP_PWM_CTFS 1
  170. #define TEMP_PWM_HCT 2
  171. #define TEMP_PWM_HOT 3
  172. #define W83795_REG_TTTI(index) (0x260 + (index))
  173. #define W83795_REG_CTFS(index) (0x268 + (index))
  174. #define W83795_REG_HT(index) (0x270 + (index))
  175. #define SF4_TEMP 0
  176. #define SF4_PWM 1
  177. #define W83795_REG_SF4_TEMP(temp_num, index) \
  178. (0x280 + 0x10 * (temp_num) + (index))
  179. #define W83795_REG_SF4_PWM(temp_num, index) \
  180. (0x288 + 0x10 * (temp_num) + (index))
  181. #define W83795_REG_DTSC 0x301
  182. #define W83795_REG_DTSE 0x302
  183. #define W83795_REG_DTS(index) (0x26 + (index))
  184. #define W83795_REG_PECI_TBASE(index) (0x320 + (index))
  185. #define DTS_CRIT 0
  186. #define DTS_CRIT_HYST 1
  187. #define DTS_WARN 2
  188. #define DTS_WARN_HYST 3
  189. #define W83795_REG_DTS_EXT(index) (0xB2 + (index))
  190. #define SETUP_PWM_DEFAULT 0
  191. #define SETUP_PWM_UPTIME 1
  192. #define SETUP_PWM_DOWNTIME 2
  193. #define W83795_REG_SETUP_PWM(index) (0x20C + (index))
  194. static inline u16 in_from_reg(u8 index, u16 val)
  195. {
  196. /* 3VDD, 3VSB and VBAT: 6 mV/bit; other inputs: 2 mV/bit */
  197. if (index >= 12 && index <= 14)
  198. return val * 6;
  199. else
  200. return val * 2;
  201. }
  202. static inline u16 in_to_reg(u8 index, u16 val)
  203. {
  204. if (index >= 12 && index <= 14)
  205. return val / 6;
  206. else
  207. return val / 2;
  208. }
  209. static inline unsigned long fan_from_reg(u16 val)
  210. {
  211. if ((val == 0xfff) || (val == 0))
  212. return 0;
  213. return 1350000UL / val;
  214. }
  215. static inline u16 fan_to_reg(long rpm)
  216. {
  217. if (rpm <= 0)
  218. return 0x0fff;
  219. return SENSORS_LIMIT((1350000 + (rpm >> 1)) / rpm, 1, 0xffe);
  220. }
  221. static inline unsigned long time_from_reg(u8 reg)
  222. {
  223. return reg * 100;
  224. }
  225. static inline u8 time_to_reg(unsigned long val)
  226. {
  227. return SENSORS_LIMIT((val + 50) / 100, 0, 0xff);
  228. }
  229. static inline long temp_from_reg(s8 reg)
  230. {
  231. return reg * 1000;
  232. }
  233. static inline s8 temp_to_reg(long val, s8 min, s8 max)
  234. {
  235. return SENSORS_LIMIT(val / 1000, min, max);
  236. }
  237. static const u16 pwm_freq_cksel0[16] = {
  238. 1024, 512, 341, 256, 205, 171, 146, 128,
  239. 85, 64, 32, 16, 8, 4, 2, 1
  240. };
  241. static unsigned int pwm_freq_from_reg(u8 reg, u16 clkin)
  242. {
  243. unsigned long base_clock;
  244. if (reg & 0x80) {
  245. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  246. return base_clock / ((reg & 0x7f) + 1);
  247. } else
  248. return pwm_freq_cksel0[reg & 0x0f];
  249. }
  250. static u8 pwm_freq_to_reg(unsigned long val, u16 clkin)
  251. {
  252. unsigned long base_clock;
  253. u8 reg0, reg1;
  254. unsigned long best0, best1;
  255. /* Best fit for cksel = 0 */
  256. for (reg0 = 0; reg0 < ARRAY_SIZE(pwm_freq_cksel0) - 1; reg0++) {
  257. if (val > (pwm_freq_cksel0[reg0] +
  258. pwm_freq_cksel0[reg0 + 1]) / 2)
  259. break;
  260. }
  261. if (val < 375) /* cksel = 1 can't beat this */
  262. return reg0;
  263. best0 = pwm_freq_cksel0[reg0];
  264. /* Best fit for cksel = 1 */
  265. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  266. reg1 = SENSORS_LIMIT(DIV_ROUND_CLOSEST(base_clock, val), 1, 128);
  267. best1 = base_clock / reg1;
  268. reg1 = 0x80 | (reg1 - 1);
  269. /* Choose the closest one */
  270. if (abs(val - best0) > abs(val - best1))
  271. return reg1;
  272. else
  273. return reg0;
  274. }
  275. enum chip_types {w83795g, w83795adg};
  276. struct w83795_data {
  277. struct device *hwmon_dev;
  278. struct mutex update_lock;
  279. unsigned long last_updated; /* In jiffies */
  280. enum chip_types chip_type;
  281. u8 bank;
  282. u32 has_in; /* Enable monitor VIN or not */
  283. u8 has_dyn_in; /* Only in2-0 can have this */
  284. u16 in[21][3]; /* Register value, read/high/low */
  285. u8 in_lsb[10][3]; /* LSB Register value, high/low */
  286. u8 has_gain; /* has gain: in17-20 * 8 */
  287. u16 has_fan; /* Enable fan14-1 or not */
  288. u16 fan[14]; /* Register value combine */
  289. u16 fan_min[14]; /* Register value combine */
  290. u8 has_temp; /* Enable monitor temp6-1 or not */
  291. s8 temp[6][5]; /* current, crit, crit_hyst, warn, warn_hyst */
  292. u8 temp_read_vrlsb[6];
  293. u8 temp_mode; /* Bit vector, 0 = TR, 1 = TD */
  294. u8 temp_src[3]; /* Register value */
  295. u8 enable_dts; /* Enable PECI and SB-TSI,
  296. * bit 0: =1 enable, =0 disable,
  297. * bit 1: =1 AMD SB-TSI, =0 Intel PECI */
  298. u8 has_dts; /* Enable monitor DTS temp */
  299. s8 dts[8]; /* Register value */
  300. u8 dts_read_vrlsb[8]; /* Register value */
  301. s8 dts_ext[4]; /* Register value */
  302. u8 has_pwm; /* 795g supports 8 pwm, 795adg only supports 2,
  303. * no config register, only affected by chip
  304. * type */
  305. u8 pwm[8][5]; /* Register value, output, freq, start,
  306. * non stop, stop time */
  307. u16 clkin; /* CLKIN frequency in kHz */
  308. u8 pwm_fcms[2]; /* Register value */
  309. u8 pwm_tfmr[6]; /* Register value */
  310. u8 pwm_fomc; /* Register value */
  311. u16 target_speed[8]; /* Register value, target speed for speed
  312. * cruise */
  313. u8 tol_speed; /* tolerance of target speed */
  314. u8 pwm_temp[6][4]; /* TTTI, CTFS, HCT, HOT */
  315. u8 sf4_reg[6][2][7]; /* 6 temp, temp/dcpwm, 7 registers */
  316. u8 setup_pwm[3]; /* Register value */
  317. u8 alarms[6]; /* Register value */
  318. u8 beeps[6]; /* Register value */
  319. char valid;
  320. char valid_limits;
  321. char valid_pwm_config;
  322. };
  323. /*
  324. * Hardware access
  325. * We assume that nobdody can change the bank outside the driver.
  326. */
  327. /* Must be called with data->update_lock held, except during initialization */
  328. static int w83795_set_bank(struct i2c_client *client, u8 bank)
  329. {
  330. struct w83795_data *data = i2c_get_clientdata(client);
  331. int err;
  332. /* If the same bank is already set, nothing to do */
  333. if ((data->bank & 0x07) == bank)
  334. return 0;
  335. /* Change to new bank, preserve all other bits */
  336. bank |= data->bank & ~0x07;
  337. err = i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL, bank);
  338. if (err < 0) {
  339. dev_err(&client->dev,
  340. "Failed to set bank to %d, err %d\n",
  341. (int)bank, err);
  342. return err;
  343. }
  344. data->bank = bank;
  345. return 0;
  346. }
  347. /* Must be called with data->update_lock held, except during initialization */
  348. static u8 w83795_read(struct i2c_client *client, u16 reg)
  349. {
  350. int err;
  351. err = w83795_set_bank(client, reg >> 8);
  352. if (err < 0)
  353. return 0x00; /* Arbitrary */
  354. err = i2c_smbus_read_byte_data(client, reg & 0xff);
  355. if (err < 0) {
  356. dev_err(&client->dev,
  357. "Failed to read from register 0x%03x, err %d\n",
  358. (int)reg, err);
  359. return 0x00; /* Arbitrary */
  360. }
  361. return err;
  362. }
  363. /* Must be called with data->update_lock held, except during initialization */
  364. static int w83795_write(struct i2c_client *client, u16 reg, u8 value)
  365. {
  366. int err;
  367. err = w83795_set_bank(client, reg >> 8);
  368. if (err < 0)
  369. return err;
  370. err = i2c_smbus_write_byte_data(client, reg & 0xff, value);
  371. if (err < 0)
  372. dev_err(&client->dev,
  373. "Failed to write to register 0x%03x, err %d\n",
  374. (int)reg, err);
  375. return err;
  376. }
  377. static void w83795_update_limits(struct i2c_client *client)
  378. {
  379. struct w83795_data *data = i2c_get_clientdata(client);
  380. int i, limit;
  381. /* Read the voltage limits */
  382. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  383. if (!(data->has_in & (1 << i)))
  384. continue;
  385. data->in[i][IN_MAX] =
  386. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  387. data->in[i][IN_LOW] =
  388. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  389. }
  390. for (i = 0; i < ARRAY_SIZE(data->in_lsb); i++) {
  391. if ((i == 2 && data->chip_type == w83795adg) ||
  392. (i >= 4 && !(data->has_in & (1 << (i + 11)))))
  393. continue;
  394. data->in_lsb[i][IN_MAX] =
  395. w83795_read(client, IN_LSB_REG(i, IN_MAX));
  396. data->in_lsb[i][IN_LOW] =
  397. w83795_read(client, IN_LSB_REG(i, IN_LOW));
  398. }
  399. /* Read the fan limits */
  400. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  401. u8 lsb;
  402. /* Each register contains LSB for 2 fans, but we want to
  403. * read it only once to save time */
  404. if ((i & 1) == 0 && (data->has_fan & (3 << i)))
  405. lsb = w83795_read(client, W83795_REG_FAN_MIN_LSB(i));
  406. if (!(data->has_fan & (1 << i)))
  407. continue;
  408. data->fan_min[i] =
  409. w83795_read(client, W83795_REG_FAN_MIN_HL(i)) << 4;
  410. data->fan_min[i] |=
  411. (lsb >> W83795_REG_FAN_MIN_LSB_SHIFT(i)) & 0x0F;
  412. }
  413. /* Read the temperature limits */
  414. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  415. if (!(data->has_temp & (1 << i)))
  416. continue;
  417. for (limit = TEMP_CRIT; limit <= TEMP_WARN_HYST; limit++)
  418. data->temp[i][limit] =
  419. w83795_read(client, W83795_REG_TEMP[i][limit]);
  420. }
  421. /* Read the DTS limits */
  422. if (data->enable_dts) {
  423. for (limit = DTS_CRIT; limit <= DTS_WARN_HYST; limit++)
  424. data->dts_ext[limit] =
  425. w83795_read(client, W83795_REG_DTS_EXT(limit));
  426. }
  427. /* Read beep settings */
  428. for (i = 0; i < ARRAY_SIZE(data->beeps); i++)
  429. data->beeps[i] = w83795_read(client, W83795_REG_BEEP(i));
  430. data->valid_limits = 1;
  431. }
  432. static struct w83795_data *w83795_update_pwm_config(struct device *dev)
  433. {
  434. struct i2c_client *client = to_i2c_client(dev);
  435. struct w83795_data *data = i2c_get_clientdata(client);
  436. int i, tmp;
  437. mutex_lock(&data->update_lock);
  438. if (data->valid_pwm_config)
  439. goto END;
  440. /* Read temperature source selection */
  441. for (i = 0; i < ARRAY_SIZE(data->temp_src); i++)
  442. data->temp_src[i] = w83795_read(client, W83795_REG_TSS(i));
  443. /* Read automatic fan speed control settings */
  444. data->pwm_fcms[0] = w83795_read(client, W83795_REG_FCMS1);
  445. data->pwm_fcms[1] = w83795_read(client, W83795_REG_FCMS2);
  446. for (i = 0; i < ARRAY_SIZE(data->pwm_tfmr); i++)
  447. data->pwm_tfmr[i] = w83795_read(client, W83795_REG_TFMR(i));
  448. data->pwm_fomc = w83795_read(client, W83795_REG_FOMC);
  449. for (i = 0; i < data->has_pwm; i++) {
  450. for (tmp = PWM_FREQ; tmp <= PWM_STOP_TIME; tmp++)
  451. data->pwm[i][tmp] =
  452. w83795_read(client, W83795_REG_PWM(i, tmp));
  453. }
  454. for (i = 0; i < ARRAY_SIZE(data->target_speed); i++) {
  455. data->target_speed[i] =
  456. w83795_read(client, W83795_REG_FTSH(i)) << 4;
  457. data->target_speed[i] |=
  458. w83795_read(client, W83795_REG_FTSL(i)) >> 4;
  459. }
  460. data->tol_speed = w83795_read(client, W83795_REG_TFTS) & 0x3f;
  461. for (i = 0; i < ARRAY_SIZE(data->pwm_temp); i++) {
  462. data->pwm_temp[i][TEMP_PWM_TTTI] =
  463. w83795_read(client, W83795_REG_TTTI(i)) & 0x7f;
  464. data->pwm_temp[i][TEMP_PWM_CTFS] =
  465. w83795_read(client, W83795_REG_CTFS(i));
  466. tmp = w83795_read(client, W83795_REG_HT(i));
  467. data->pwm_temp[i][TEMP_PWM_HCT] = tmp >> 4;
  468. data->pwm_temp[i][TEMP_PWM_HOT] = tmp & 0x0f;
  469. }
  470. /* Read SmartFanIV trip points */
  471. for (i = 0; i < ARRAY_SIZE(data->sf4_reg); i++) {
  472. for (tmp = 0; tmp < 7; tmp++) {
  473. data->sf4_reg[i][SF4_TEMP][tmp] =
  474. w83795_read(client,
  475. W83795_REG_SF4_TEMP(i, tmp));
  476. data->sf4_reg[i][SF4_PWM][tmp] =
  477. w83795_read(client, W83795_REG_SF4_PWM(i, tmp));
  478. }
  479. }
  480. /* Read setup PWM */
  481. for (i = 0; i < ARRAY_SIZE(data->setup_pwm); i++)
  482. data->setup_pwm[i] =
  483. w83795_read(client, W83795_REG_SETUP_PWM(i));
  484. data->valid_pwm_config = 1;
  485. END:
  486. mutex_unlock(&data->update_lock);
  487. return data;
  488. }
  489. static struct w83795_data *w83795_update_device(struct device *dev)
  490. {
  491. struct i2c_client *client = to_i2c_client(dev);
  492. struct w83795_data *data = i2c_get_clientdata(client);
  493. u16 tmp;
  494. int i;
  495. mutex_lock(&data->update_lock);
  496. if (!data->valid_limits)
  497. w83795_update_limits(client);
  498. if (!(time_after(jiffies, data->last_updated + HZ * 2)
  499. || !data->valid))
  500. goto END;
  501. /* Update the voltages value */
  502. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  503. if (!(data->has_in & (1 << i)))
  504. continue;
  505. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  506. tmp |= w83795_read(client, W83795_REG_VRLSB) >> 6;
  507. data->in[i][IN_READ] = tmp;
  508. }
  509. /* in0-2 can have dynamic limits (W83795G only) */
  510. if (data->has_dyn_in) {
  511. u8 lsb_max = w83795_read(client, IN_LSB_REG(0, IN_MAX));
  512. u8 lsb_low = w83795_read(client, IN_LSB_REG(0, IN_LOW));
  513. for (i = 0; i < 3; i++) {
  514. if (!(data->has_dyn_in & (1 << i)))
  515. continue;
  516. data->in[i][IN_MAX] =
  517. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  518. data->in[i][IN_LOW] =
  519. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  520. data->in_lsb[i][IN_MAX] = (lsb_max >> (2 * i)) & 0x03;
  521. data->in_lsb[i][IN_LOW] = (lsb_low >> (2 * i)) & 0x03;
  522. }
  523. }
  524. /* Update fan */
  525. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  526. if (!(data->has_fan & (1 << i)))
  527. continue;
  528. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  529. data->fan[i] |= w83795_read(client, W83795_REG_VRLSB) >> 4;
  530. }
  531. /* Update temperature */
  532. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  533. data->temp[i][TEMP_READ] =
  534. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  535. data->temp_read_vrlsb[i] =
  536. w83795_read(client, W83795_REG_VRLSB);
  537. }
  538. /* Update dts temperature */
  539. if (data->enable_dts) {
  540. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  541. if (!(data->has_dts & (1 << i)))
  542. continue;
  543. data->dts[i] =
  544. w83795_read(client, W83795_REG_DTS(i));
  545. data->dts_read_vrlsb[i] =
  546. w83795_read(client, W83795_REG_VRLSB);
  547. }
  548. }
  549. /* Update pwm output */
  550. for (i = 0; i < data->has_pwm; i++) {
  551. data->pwm[i][PWM_OUTPUT] =
  552. w83795_read(client, W83795_REG_PWM(i, PWM_OUTPUT));
  553. }
  554. /* update alarm */
  555. for (i = 0; i < ARRAY_SIZE(data->alarms); i++)
  556. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  557. data->last_updated = jiffies;
  558. data->valid = 1;
  559. END:
  560. mutex_unlock(&data->update_lock);
  561. return data;
  562. }
  563. /*
  564. * Sysfs attributes
  565. */
  566. #define ALARM_STATUS 0
  567. #define BEEP_ENABLE 1
  568. static ssize_t
  569. show_alarm_beep(struct device *dev, struct device_attribute *attr, char *buf)
  570. {
  571. struct w83795_data *data = w83795_update_device(dev);
  572. struct sensor_device_attribute_2 *sensor_attr =
  573. to_sensor_dev_attr_2(attr);
  574. int nr = sensor_attr->nr;
  575. int index = sensor_attr->index >> 3;
  576. int bit = sensor_attr->index & 0x07;
  577. u8 val;
  578. if (nr == ALARM_STATUS)
  579. val = (data->alarms[index] >> bit) & 1;
  580. else /* BEEP_ENABLE */
  581. val = (data->beeps[index] >> bit) & 1;
  582. return sprintf(buf, "%u\n", val);
  583. }
  584. static ssize_t
  585. store_beep(struct device *dev, struct device_attribute *attr,
  586. const char *buf, size_t count)
  587. {
  588. struct i2c_client *client = to_i2c_client(dev);
  589. struct w83795_data *data = i2c_get_clientdata(client);
  590. struct sensor_device_attribute_2 *sensor_attr =
  591. to_sensor_dev_attr_2(attr);
  592. int index = sensor_attr->index >> 3;
  593. int shift = sensor_attr->index & 0x07;
  594. u8 beep_bit = 1 << shift;
  595. unsigned long val;
  596. if (strict_strtoul(buf, 10, &val) < 0)
  597. return -EINVAL;
  598. if (val != 0 && val != 1)
  599. return -EINVAL;
  600. mutex_lock(&data->update_lock);
  601. data->beeps[index] = w83795_read(client, W83795_REG_BEEP(index));
  602. data->beeps[index] &= ~beep_bit;
  603. data->beeps[index] |= val << shift;
  604. w83795_write(client, W83795_REG_BEEP(index), data->beeps[index]);
  605. mutex_unlock(&data->update_lock);
  606. return count;
  607. }
  608. /* Write 0 to clear chassis alarm */
  609. static ssize_t
  610. store_chassis_clear(struct device *dev,
  611. struct device_attribute *attr, const char *buf,
  612. size_t count)
  613. {
  614. struct i2c_client *client = to_i2c_client(dev);
  615. struct w83795_data *data = i2c_get_clientdata(client);
  616. unsigned long val;
  617. if (strict_strtoul(buf, 10, &val) < 0 || val != 0)
  618. return -EINVAL;
  619. mutex_lock(&data->update_lock);
  620. val = w83795_read(client, W83795_REG_CLR_CHASSIS);
  621. val |= 0x80;
  622. w83795_write(client, W83795_REG_CLR_CHASSIS, val);
  623. mutex_unlock(&data->update_lock);
  624. return count;
  625. }
  626. #define FAN_INPUT 0
  627. #define FAN_MIN 1
  628. static ssize_t
  629. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  630. {
  631. struct sensor_device_attribute_2 *sensor_attr =
  632. to_sensor_dev_attr_2(attr);
  633. int nr = sensor_attr->nr;
  634. int index = sensor_attr->index;
  635. struct w83795_data *data = w83795_update_device(dev);
  636. u16 val;
  637. if (nr == FAN_INPUT)
  638. val = data->fan[index] & 0x0fff;
  639. else
  640. val = data->fan_min[index] & 0x0fff;
  641. return sprintf(buf, "%lu\n", fan_from_reg(val));
  642. }
  643. static ssize_t
  644. store_fan_min(struct device *dev, struct device_attribute *attr,
  645. const char *buf, size_t count)
  646. {
  647. struct sensor_device_attribute_2 *sensor_attr =
  648. to_sensor_dev_attr_2(attr);
  649. int index = sensor_attr->index;
  650. struct i2c_client *client = to_i2c_client(dev);
  651. struct w83795_data *data = i2c_get_clientdata(client);
  652. unsigned long val;
  653. if (strict_strtoul(buf, 10, &val))
  654. return -EINVAL;
  655. val = fan_to_reg(val);
  656. mutex_lock(&data->update_lock);
  657. data->fan_min[index] = val;
  658. w83795_write(client, W83795_REG_FAN_MIN_HL(index), (val >> 4) & 0xff);
  659. val &= 0x0f;
  660. if (index & 1) {
  661. val <<= 4;
  662. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  663. & 0x0f;
  664. } else {
  665. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  666. & 0xf0;
  667. }
  668. w83795_write(client, W83795_REG_FAN_MIN_LSB(index), val & 0xff);
  669. mutex_unlock(&data->update_lock);
  670. return count;
  671. }
  672. static ssize_t
  673. show_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  674. {
  675. struct w83795_data *data;
  676. struct sensor_device_attribute_2 *sensor_attr =
  677. to_sensor_dev_attr_2(attr);
  678. int nr = sensor_attr->nr;
  679. int index = sensor_attr->index;
  680. unsigned int val;
  681. data = nr == PWM_OUTPUT ? w83795_update_device(dev)
  682. : w83795_update_pwm_config(dev);
  683. switch (nr) {
  684. case PWM_STOP_TIME:
  685. val = time_from_reg(data->pwm[index][nr]);
  686. break;
  687. case PWM_FREQ:
  688. val = pwm_freq_from_reg(data->pwm[index][nr], data->clkin);
  689. break;
  690. default:
  691. val = data->pwm[index][nr];
  692. break;
  693. }
  694. return sprintf(buf, "%u\n", val);
  695. }
  696. static ssize_t
  697. store_pwm(struct device *dev, struct device_attribute *attr,
  698. const char *buf, size_t count)
  699. {
  700. struct i2c_client *client = to_i2c_client(dev);
  701. struct w83795_data *data = i2c_get_clientdata(client);
  702. struct sensor_device_attribute_2 *sensor_attr =
  703. to_sensor_dev_attr_2(attr);
  704. int nr = sensor_attr->nr;
  705. int index = sensor_attr->index;
  706. unsigned long val;
  707. if (strict_strtoul(buf, 10, &val) < 0)
  708. return -EINVAL;
  709. mutex_lock(&data->update_lock);
  710. switch (nr) {
  711. case PWM_STOP_TIME:
  712. val = time_to_reg(val);
  713. break;
  714. case PWM_FREQ:
  715. val = pwm_freq_to_reg(val, data->clkin);
  716. break;
  717. default:
  718. val = SENSORS_LIMIT(val, 0, 0xff);
  719. break;
  720. }
  721. w83795_write(client, W83795_REG_PWM(index, nr), val);
  722. data->pwm[index][nr] = val;
  723. mutex_unlock(&data->update_lock);
  724. return count;
  725. }
  726. static ssize_t
  727. show_pwm_enable(struct device *dev, struct device_attribute *attr, char *buf)
  728. {
  729. struct sensor_device_attribute_2 *sensor_attr =
  730. to_sensor_dev_attr_2(attr);
  731. struct w83795_data *data = w83795_update_pwm_config(dev);
  732. int index = sensor_attr->index;
  733. u8 tmp;
  734. if (1 == (data->pwm_fcms[0] & (1 << index))) {
  735. tmp = 2;
  736. goto out;
  737. }
  738. for (tmp = 0; tmp < 6; tmp++) {
  739. if (data->pwm_tfmr[tmp] & (1 << index)) {
  740. tmp = 3;
  741. goto out;
  742. }
  743. }
  744. if (data->pwm_fomc & (1 << index))
  745. tmp = 0;
  746. else
  747. tmp = 1;
  748. out:
  749. return sprintf(buf, "%u\n", tmp);
  750. }
  751. static ssize_t
  752. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  753. const char *buf, size_t count)
  754. {
  755. struct i2c_client *client = to_i2c_client(dev);
  756. struct w83795_data *data = w83795_update_pwm_config(dev);
  757. struct sensor_device_attribute_2 *sensor_attr =
  758. to_sensor_dev_attr_2(attr);
  759. int index = sensor_attr->index;
  760. unsigned long val;
  761. int i;
  762. if (strict_strtoul(buf, 10, &val) < 0)
  763. return -EINVAL;
  764. if (val > 2)
  765. return -EINVAL;
  766. mutex_lock(&data->update_lock);
  767. switch (val) {
  768. case 0:
  769. case 1:
  770. data->pwm_fcms[0] &= ~(1 << index);
  771. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  772. for (i = 0; i < 6; i++) {
  773. data->pwm_tfmr[i] &= ~(1 << index);
  774. w83795_write(client, W83795_REG_TFMR(i),
  775. data->pwm_tfmr[i]);
  776. }
  777. data->pwm_fomc |= 1 << index;
  778. data->pwm_fomc ^= val << index;
  779. w83795_write(client, W83795_REG_FOMC, data->pwm_fomc);
  780. break;
  781. case 2:
  782. data->pwm_fcms[0] |= (1 << index);
  783. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  784. break;
  785. }
  786. mutex_unlock(&data->update_lock);
  787. return count;
  788. }
  789. static ssize_t
  790. show_temp_src(struct device *dev, struct device_attribute *attr, char *buf)
  791. {
  792. struct sensor_device_attribute_2 *sensor_attr =
  793. to_sensor_dev_attr_2(attr);
  794. struct w83795_data *data = w83795_update_pwm_config(dev);
  795. int index = sensor_attr->index;
  796. u8 val = index / 2;
  797. u8 tmp = data->temp_src[val];
  798. if (index & 1)
  799. val = 4;
  800. else
  801. val = 0;
  802. tmp >>= val;
  803. tmp &= 0x0f;
  804. return sprintf(buf, "%u\n", tmp);
  805. }
  806. static ssize_t
  807. store_temp_src(struct device *dev, struct device_attribute *attr,
  808. const char *buf, size_t count)
  809. {
  810. struct i2c_client *client = to_i2c_client(dev);
  811. struct w83795_data *data = w83795_update_pwm_config(dev);
  812. struct sensor_device_attribute_2 *sensor_attr =
  813. to_sensor_dev_attr_2(attr);
  814. int index = sensor_attr->index;
  815. unsigned long tmp;
  816. u8 val = index / 2;
  817. if (strict_strtoul(buf, 10, &tmp) < 0)
  818. return -EINVAL;
  819. tmp = SENSORS_LIMIT(tmp, 0, 15);
  820. mutex_lock(&data->update_lock);
  821. if (index & 1) {
  822. tmp <<= 4;
  823. data->temp_src[val] &= 0x0f;
  824. } else {
  825. data->temp_src[val] &= 0xf0;
  826. }
  827. data->temp_src[val] |= tmp;
  828. w83795_write(client, W83795_REG_TSS(val), data->temp_src[val]);
  829. mutex_unlock(&data->update_lock);
  830. return count;
  831. }
  832. #define TEMP_PWM_ENABLE 0
  833. #define TEMP_PWM_FAN_MAP 1
  834. static ssize_t
  835. show_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  836. char *buf)
  837. {
  838. struct w83795_data *data = w83795_update_pwm_config(dev);
  839. struct sensor_device_attribute_2 *sensor_attr =
  840. to_sensor_dev_attr_2(attr);
  841. int nr = sensor_attr->nr;
  842. int index = sensor_attr->index;
  843. u8 tmp = 0xff;
  844. switch (nr) {
  845. case TEMP_PWM_ENABLE:
  846. tmp = (data->pwm_fcms[1] >> index) & 1;
  847. if (tmp)
  848. tmp = 4;
  849. else
  850. tmp = 3;
  851. break;
  852. case TEMP_PWM_FAN_MAP:
  853. tmp = data->pwm_tfmr[index];
  854. break;
  855. }
  856. return sprintf(buf, "%u\n", tmp);
  857. }
  858. static ssize_t
  859. store_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  860. const char *buf, size_t count)
  861. {
  862. struct i2c_client *client = to_i2c_client(dev);
  863. struct w83795_data *data = w83795_update_pwm_config(dev);
  864. struct sensor_device_attribute_2 *sensor_attr =
  865. to_sensor_dev_attr_2(attr);
  866. int nr = sensor_attr->nr;
  867. int index = sensor_attr->index;
  868. unsigned long tmp;
  869. if (strict_strtoul(buf, 10, &tmp) < 0)
  870. return -EINVAL;
  871. switch (nr) {
  872. case TEMP_PWM_ENABLE:
  873. if (tmp != 3 && tmp != 4)
  874. return -EINVAL;
  875. tmp -= 3;
  876. mutex_lock(&data->update_lock);
  877. data->pwm_fcms[1] &= ~(1 << index);
  878. data->pwm_fcms[1] |= tmp << index;
  879. w83795_write(client, W83795_REG_FCMS2, data->pwm_fcms[1]);
  880. mutex_unlock(&data->update_lock);
  881. break;
  882. case TEMP_PWM_FAN_MAP:
  883. mutex_lock(&data->update_lock);
  884. tmp = SENSORS_LIMIT(tmp, 0, 0xff);
  885. w83795_write(client, W83795_REG_TFMR(index), tmp);
  886. data->pwm_tfmr[index] = tmp;
  887. mutex_unlock(&data->update_lock);
  888. break;
  889. }
  890. return count;
  891. }
  892. #define FANIN_TARGET 0
  893. #define FANIN_TOL 1
  894. static ssize_t
  895. show_fanin(struct device *dev, struct device_attribute *attr, char *buf)
  896. {
  897. struct w83795_data *data = w83795_update_pwm_config(dev);
  898. struct sensor_device_attribute_2 *sensor_attr =
  899. to_sensor_dev_attr_2(attr);
  900. int nr = sensor_attr->nr;
  901. int index = sensor_attr->index;
  902. u16 tmp = 0;
  903. switch (nr) {
  904. case FANIN_TARGET:
  905. tmp = fan_from_reg(data->target_speed[index]);
  906. break;
  907. case FANIN_TOL:
  908. tmp = data->tol_speed;
  909. break;
  910. }
  911. return sprintf(buf, "%u\n", tmp);
  912. }
  913. static ssize_t
  914. store_fanin(struct device *dev, struct device_attribute *attr,
  915. const char *buf, size_t count)
  916. {
  917. struct i2c_client *client = to_i2c_client(dev);
  918. struct w83795_data *data = i2c_get_clientdata(client);
  919. struct sensor_device_attribute_2 *sensor_attr =
  920. to_sensor_dev_attr_2(attr);
  921. int nr = sensor_attr->nr;
  922. int index = sensor_attr->index;
  923. unsigned long val;
  924. if (strict_strtoul(buf, 10, &val) < 0)
  925. return -EINVAL;
  926. mutex_lock(&data->update_lock);
  927. switch (nr) {
  928. case FANIN_TARGET:
  929. val = fan_to_reg(SENSORS_LIMIT(val, 0, 0xfff));
  930. w83795_write(client, W83795_REG_FTSH(index), val >> 4);
  931. w83795_write(client, W83795_REG_FTSL(index), (val << 4) & 0xf0);
  932. data->target_speed[index] = val;
  933. break;
  934. case FANIN_TOL:
  935. val = SENSORS_LIMIT(val, 0, 0x3f);
  936. w83795_write(client, W83795_REG_TFTS, val);
  937. data->tol_speed = val;
  938. break;
  939. }
  940. mutex_unlock(&data->update_lock);
  941. return count;
  942. }
  943. static ssize_t
  944. show_temp_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  945. {
  946. struct w83795_data *data = w83795_update_pwm_config(dev);
  947. struct sensor_device_attribute_2 *sensor_attr =
  948. to_sensor_dev_attr_2(attr);
  949. int nr = sensor_attr->nr;
  950. int index = sensor_attr->index;
  951. long tmp = temp_from_reg(data->pwm_temp[index][nr]);
  952. return sprintf(buf, "%ld\n", tmp);
  953. }
  954. static ssize_t
  955. store_temp_pwm(struct device *dev, struct device_attribute *attr,
  956. const char *buf, size_t count)
  957. {
  958. struct i2c_client *client = to_i2c_client(dev);
  959. struct w83795_data *data = i2c_get_clientdata(client);
  960. struct sensor_device_attribute_2 *sensor_attr =
  961. to_sensor_dev_attr_2(attr);
  962. int nr = sensor_attr->nr;
  963. int index = sensor_attr->index;
  964. unsigned long val;
  965. u8 tmp;
  966. if (strict_strtoul(buf, 10, &val) < 0)
  967. return -EINVAL;
  968. val /= 1000;
  969. mutex_lock(&data->update_lock);
  970. switch (nr) {
  971. case TEMP_PWM_TTTI:
  972. val = SENSORS_LIMIT(val, 0, 0x7f);
  973. w83795_write(client, W83795_REG_TTTI(index), val);
  974. break;
  975. case TEMP_PWM_CTFS:
  976. val = SENSORS_LIMIT(val, 0, 0x7f);
  977. w83795_write(client, W83795_REG_CTFS(index), val);
  978. break;
  979. case TEMP_PWM_HCT:
  980. val = SENSORS_LIMIT(val, 0, 0x0f);
  981. tmp = w83795_read(client, W83795_REG_HT(index));
  982. tmp &= 0x0f;
  983. tmp |= (val << 4) & 0xf0;
  984. w83795_write(client, W83795_REG_HT(index), tmp);
  985. break;
  986. case TEMP_PWM_HOT:
  987. val = SENSORS_LIMIT(val, 0, 0x0f);
  988. tmp = w83795_read(client, W83795_REG_HT(index));
  989. tmp &= 0xf0;
  990. tmp |= val & 0x0f;
  991. w83795_write(client, W83795_REG_HT(index), tmp);
  992. break;
  993. }
  994. data->pwm_temp[index][nr] = val;
  995. mutex_unlock(&data->update_lock);
  996. return count;
  997. }
  998. static ssize_t
  999. show_sf4_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  1000. {
  1001. struct w83795_data *data = w83795_update_pwm_config(dev);
  1002. struct sensor_device_attribute_2 *sensor_attr =
  1003. to_sensor_dev_attr_2(attr);
  1004. int nr = sensor_attr->nr;
  1005. int index = sensor_attr->index;
  1006. return sprintf(buf, "%u\n", data->sf4_reg[index][SF4_PWM][nr]);
  1007. }
  1008. static ssize_t
  1009. store_sf4_pwm(struct device *dev, struct device_attribute *attr,
  1010. const char *buf, size_t count)
  1011. {
  1012. struct i2c_client *client = to_i2c_client(dev);
  1013. struct w83795_data *data = i2c_get_clientdata(client);
  1014. struct sensor_device_attribute_2 *sensor_attr =
  1015. to_sensor_dev_attr_2(attr);
  1016. int nr = sensor_attr->nr;
  1017. int index = sensor_attr->index;
  1018. unsigned long val;
  1019. if (strict_strtoul(buf, 10, &val) < 0)
  1020. return -EINVAL;
  1021. mutex_lock(&data->update_lock);
  1022. w83795_write(client, W83795_REG_SF4_PWM(index, nr), val);
  1023. data->sf4_reg[index][SF4_PWM][nr] = val;
  1024. mutex_unlock(&data->update_lock);
  1025. return count;
  1026. }
  1027. static ssize_t
  1028. show_sf4_temp(struct device *dev, struct device_attribute *attr, char *buf)
  1029. {
  1030. struct w83795_data *data = w83795_update_pwm_config(dev);
  1031. struct sensor_device_attribute_2 *sensor_attr =
  1032. to_sensor_dev_attr_2(attr);
  1033. int nr = sensor_attr->nr;
  1034. int index = sensor_attr->index;
  1035. return sprintf(buf, "%u\n",
  1036. (data->sf4_reg[index][SF4_TEMP][nr]) * 1000);
  1037. }
  1038. static ssize_t
  1039. store_sf4_temp(struct device *dev, struct device_attribute *attr,
  1040. const char *buf, size_t count)
  1041. {
  1042. struct i2c_client *client = to_i2c_client(dev);
  1043. struct w83795_data *data = i2c_get_clientdata(client);
  1044. struct sensor_device_attribute_2 *sensor_attr =
  1045. to_sensor_dev_attr_2(attr);
  1046. int nr = sensor_attr->nr;
  1047. int index = sensor_attr->index;
  1048. unsigned long val;
  1049. if (strict_strtoul(buf, 10, &val) < 0)
  1050. return -EINVAL;
  1051. val /= 1000;
  1052. mutex_lock(&data->update_lock);
  1053. w83795_write(client, W83795_REG_SF4_TEMP(index, nr), val);
  1054. data->sf4_reg[index][SF4_TEMP][nr] = val;
  1055. mutex_unlock(&data->update_lock);
  1056. return count;
  1057. }
  1058. static ssize_t
  1059. show_temp(struct device *dev, struct device_attribute *attr, char *buf)
  1060. {
  1061. struct sensor_device_attribute_2 *sensor_attr =
  1062. to_sensor_dev_attr_2(attr);
  1063. int nr = sensor_attr->nr;
  1064. int index = sensor_attr->index;
  1065. struct w83795_data *data = w83795_update_device(dev);
  1066. long temp = temp_from_reg(data->temp[index][nr]);
  1067. if (nr == TEMP_READ)
  1068. temp += (data->temp_read_vrlsb[index] >> 6) * 250;
  1069. return sprintf(buf, "%ld\n", temp);
  1070. }
  1071. static ssize_t
  1072. store_temp(struct device *dev, struct device_attribute *attr,
  1073. const char *buf, size_t count)
  1074. {
  1075. struct sensor_device_attribute_2 *sensor_attr =
  1076. to_sensor_dev_attr_2(attr);
  1077. int nr = sensor_attr->nr;
  1078. int index = sensor_attr->index;
  1079. struct i2c_client *client = to_i2c_client(dev);
  1080. struct w83795_data *data = i2c_get_clientdata(client);
  1081. long tmp;
  1082. if (strict_strtol(buf, 10, &tmp) < 0)
  1083. return -EINVAL;
  1084. mutex_lock(&data->update_lock);
  1085. data->temp[index][nr] = temp_to_reg(tmp, -128, 127);
  1086. w83795_write(client, W83795_REG_TEMP[index][nr], data->temp[index][nr]);
  1087. mutex_unlock(&data->update_lock);
  1088. return count;
  1089. }
  1090. static ssize_t
  1091. show_dts_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1092. {
  1093. struct w83795_data *data = dev_get_drvdata(dev);
  1094. int tmp;
  1095. if (data->enable_dts & 2)
  1096. tmp = 5;
  1097. else
  1098. tmp = 6;
  1099. return sprintf(buf, "%d\n", tmp);
  1100. }
  1101. static ssize_t
  1102. show_dts(struct device *dev, struct device_attribute *attr, char *buf)
  1103. {
  1104. struct sensor_device_attribute_2 *sensor_attr =
  1105. to_sensor_dev_attr_2(attr);
  1106. int index = sensor_attr->index;
  1107. struct w83795_data *data = w83795_update_device(dev);
  1108. long temp = temp_from_reg(data->dts[index]);
  1109. temp += (data->dts_read_vrlsb[index] >> 6) * 250;
  1110. return sprintf(buf, "%ld\n", temp);
  1111. }
  1112. static ssize_t
  1113. show_dts_ext(struct device *dev, struct device_attribute *attr, char *buf)
  1114. {
  1115. struct sensor_device_attribute_2 *sensor_attr =
  1116. to_sensor_dev_attr_2(attr);
  1117. int nr = sensor_attr->nr;
  1118. struct w83795_data *data = dev_get_drvdata(dev);
  1119. long temp = temp_from_reg(data->dts_ext[nr]);
  1120. return sprintf(buf, "%ld\n", temp);
  1121. }
  1122. static ssize_t
  1123. store_dts_ext(struct device *dev, struct device_attribute *attr,
  1124. const char *buf, size_t count)
  1125. {
  1126. struct sensor_device_attribute_2 *sensor_attr =
  1127. to_sensor_dev_attr_2(attr);
  1128. int nr = sensor_attr->nr;
  1129. struct i2c_client *client = to_i2c_client(dev);
  1130. struct w83795_data *data = i2c_get_clientdata(client);
  1131. long tmp;
  1132. if (strict_strtol(buf, 10, &tmp) < 0)
  1133. return -EINVAL;
  1134. mutex_lock(&data->update_lock);
  1135. data->dts_ext[nr] = temp_to_reg(tmp, -128, 127);
  1136. w83795_write(client, W83795_REG_DTS_EXT(nr), data->dts_ext[nr]);
  1137. mutex_unlock(&data->update_lock);
  1138. return count;
  1139. }
  1140. static ssize_t
  1141. show_temp_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1142. {
  1143. struct w83795_data *data = dev_get_drvdata(dev);
  1144. struct sensor_device_attribute_2 *sensor_attr =
  1145. to_sensor_dev_attr_2(attr);
  1146. int index = sensor_attr->index;
  1147. int tmp;
  1148. if (data->temp_mode & (1 << index))
  1149. tmp = 3; /* Thermal diode */
  1150. else
  1151. tmp = 4; /* Thermistor */
  1152. return sprintf(buf, "%d\n", tmp);
  1153. }
  1154. /* Only for temp1-4 (temp5-6 can only be thermistor) */
  1155. static ssize_t
  1156. store_temp_mode(struct device *dev, struct device_attribute *attr,
  1157. const char *buf, size_t count)
  1158. {
  1159. struct i2c_client *client = to_i2c_client(dev);
  1160. struct w83795_data *data = i2c_get_clientdata(client);
  1161. struct sensor_device_attribute_2 *sensor_attr =
  1162. to_sensor_dev_attr_2(attr);
  1163. int index = sensor_attr->index;
  1164. int reg_shift;
  1165. unsigned long val;
  1166. u8 tmp;
  1167. if (strict_strtoul(buf, 10, &val) < 0)
  1168. return -EINVAL;
  1169. if ((val != 4) && (val != 3))
  1170. return -EINVAL;
  1171. mutex_lock(&data->update_lock);
  1172. if (val == 3) {
  1173. /* Thermal diode */
  1174. val = 0x01;
  1175. data->temp_mode |= 1 << index;
  1176. } else if (val == 4) {
  1177. /* Thermistor */
  1178. val = 0x03;
  1179. data->temp_mode &= ~(1 << index);
  1180. }
  1181. reg_shift = 2 * index;
  1182. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1183. tmp &= ~(0x03 << reg_shift);
  1184. tmp |= val << reg_shift;
  1185. w83795_write(client, W83795_REG_TEMP_CTRL2, tmp);
  1186. mutex_unlock(&data->update_lock);
  1187. return count;
  1188. }
  1189. /* show/store VIN */
  1190. static ssize_t
  1191. show_in(struct device *dev, struct device_attribute *attr, char *buf)
  1192. {
  1193. struct sensor_device_attribute_2 *sensor_attr =
  1194. to_sensor_dev_attr_2(attr);
  1195. int nr = sensor_attr->nr;
  1196. int index = sensor_attr->index;
  1197. struct w83795_data *data = w83795_update_device(dev);
  1198. u16 val = data->in[index][nr];
  1199. u8 lsb_idx;
  1200. switch (nr) {
  1201. case IN_READ:
  1202. /* calculate this value again by sensors as sensors3.conf */
  1203. if ((index >= 17) &&
  1204. !((data->has_gain >> (index - 17)) & 1))
  1205. val *= 8;
  1206. break;
  1207. case IN_MAX:
  1208. case IN_LOW:
  1209. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1210. val <<= 2;
  1211. val |= (data->in_lsb[lsb_idx][nr] >>
  1212. IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]) & 0x03;
  1213. if ((index >= 17) &&
  1214. !((data->has_gain >> (index - 17)) & 1))
  1215. val *= 8;
  1216. break;
  1217. }
  1218. val = in_from_reg(index, val);
  1219. return sprintf(buf, "%d\n", val);
  1220. }
  1221. static ssize_t
  1222. store_in(struct device *dev, struct device_attribute *attr,
  1223. const char *buf, size_t count)
  1224. {
  1225. struct sensor_device_attribute_2 *sensor_attr =
  1226. to_sensor_dev_attr_2(attr);
  1227. int nr = sensor_attr->nr;
  1228. int index = sensor_attr->index;
  1229. struct i2c_client *client = to_i2c_client(dev);
  1230. struct w83795_data *data = i2c_get_clientdata(client);
  1231. unsigned long val;
  1232. u8 tmp;
  1233. u8 lsb_idx;
  1234. if (strict_strtoul(buf, 10, &val) < 0)
  1235. return -EINVAL;
  1236. val = in_to_reg(index, val);
  1237. if ((index >= 17) &&
  1238. !((data->has_gain >> (index - 17)) & 1))
  1239. val /= 8;
  1240. val = SENSORS_LIMIT(val, 0, 0x3FF);
  1241. mutex_lock(&data->update_lock);
  1242. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1243. tmp = w83795_read(client, IN_LSB_REG(lsb_idx, nr));
  1244. tmp &= ~(0x03 << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]);
  1245. tmp |= (val & 0x03) << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT];
  1246. w83795_write(client, IN_LSB_REG(lsb_idx, nr), tmp);
  1247. data->in_lsb[lsb_idx][nr] = tmp;
  1248. tmp = (val >> 2) & 0xff;
  1249. w83795_write(client, W83795_REG_IN[index][nr], tmp);
  1250. data->in[index][nr] = tmp;
  1251. mutex_unlock(&data->update_lock);
  1252. return count;
  1253. }
  1254. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1255. static ssize_t
  1256. show_sf_setup(struct device *dev, struct device_attribute *attr, char *buf)
  1257. {
  1258. struct sensor_device_attribute_2 *sensor_attr =
  1259. to_sensor_dev_attr_2(attr);
  1260. int nr = sensor_attr->nr;
  1261. struct w83795_data *data = w83795_update_pwm_config(dev);
  1262. u16 val = data->setup_pwm[nr];
  1263. switch (nr) {
  1264. case SETUP_PWM_UPTIME:
  1265. case SETUP_PWM_DOWNTIME:
  1266. val = time_from_reg(val);
  1267. break;
  1268. }
  1269. return sprintf(buf, "%d\n", val);
  1270. }
  1271. static ssize_t
  1272. store_sf_setup(struct device *dev, struct device_attribute *attr,
  1273. const char *buf, size_t count)
  1274. {
  1275. struct sensor_device_attribute_2 *sensor_attr =
  1276. to_sensor_dev_attr_2(attr);
  1277. int nr = sensor_attr->nr;
  1278. struct i2c_client *client = to_i2c_client(dev);
  1279. struct w83795_data *data = i2c_get_clientdata(client);
  1280. unsigned long val;
  1281. if (strict_strtoul(buf, 10, &val) < 0)
  1282. return -EINVAL;
  1283. switch (nr) {
  1284. case SETUP_PWM_DEFAULT:
  1285. val = SENSORS_LIMIT(val, 0, 0xff);
  1286. break;
  1287. case SETUP_PWM_UPTIME:
  1288. case SETUP_PWM_DOWNTIME:
  1289. val = time_to_reg(val);
  1290. if (val == 0)
  1291. return -EINVAL;
  1292. break;
  1293. }
  1294. mutex_lock(&data->update_lock);
  1295. data->setup_pwm[nr] = val;
  1296. w83795_write(client, W83795_REG_SETUP_PWM(nr), val);
  1297. mutex_unlock(&data->update_lock);
  1298. return count;
  1299. }
  1300. #endif
  1301. #define NOT_USED -1
  1302. /* Don't change the attribute order, _max and _min are accessed by index
  1303. * somewhere else in the code */
  1304. #define SENSOR_ATTR_IN(index) { \
  1305. SENSOR_ATTR_2(in##index##_input, S_IRUGO, show_in, NULL, \
  1306. IN_READ, index), \
  1307. SENSOR_ATTR_2(in##index##_max, S_IRUGO | S_IWUSR, show_in, \
  1308. store_in, IN_MAX, index), \
  1309. SENSOR_ATTR_2(in##index##_min, S_IRUGO | S_IWUSR, show_in, \
  1310. store_in, IN_LOW, index), \
  1311. SENSOR_ATTR_2(in##index##_alarm, S_IRUGO, show_alarm_beep, \
  1312. NULL, ALARM_STATUS, index + ((index > 14) ? 1 : 0)), \
  1313. SENSOR_ATTR_2(in##index##_beep, S_IWUSR | S_IRUGO, \
  1314. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1315. index + ((index > 14) ? 1 : 0)) }
  1316. #define SENSOR_ATTR_FAN(index) { \
  1317. SENSOR_ATTR_2(fan##index##_input, S_IRUGO, show_fan, \
  1318. NULL, FAN_INPUT, index - 1), \
  1319. SENSOR_ATTR_2(fan##index##_min, S_IWUSR | S_IRUGO, \
  1320. show_fan, store_fan_min, FAN_MIN, index - 1), \
  1321. SENSOR_ATTR_2(fan##index##_alarm, S_IRUGO, show_alarm_beep, \
  1322. NULL, ALARM_STATUS, index + 31), \
  1323. SENSOR_ATTR_2(fan##index##_beep, S_IWUSR | S_IRUGO, \
  1324. show_alarm_beep, store_beep, BEEP_ENABLE, index + 31) }
  1325. #define SENSOR_ATTR_PWM(index) { \
  1326. SENSOR_ATTR_2(pwm##index, S_IWUSR | S_IRUGO, show_pwm, \
  1327. store_pwm, PWM_OUTPUT, index - 1), \
  1328. SENSOR_ATTR_2(pwm##index##_nonstop, S_IWUSR | S_IRUGO, \
  1329. show_pwm, store_pwm, PWM_NONSTOP, index - 1), \
  1330. SENSOR_ATTR_2(pwm##index##_start, S_IWUSR | S_IRUGO, \
  1331. show_pwm, store_pwm, PWM_START, index - 1), \
  1332. SENSOR_ATTR_2(pwm##index##_stop_time, S_IWUSR | S_IRUGO, \
  1333. show_pwm, store_pwm, PWM_STOP_TIME, index - 1), \
  1334. SENSOR_ATTR_2(pwm##index##_freq, S_IWUSR | S_IRUGO, \
  1335. show_pwm, store_pwm, PWM_FREQ, index - 1), \
  1336. SENSOR_ATTR_2(pwm##index##_enable, S_IWUSR | S_IRUGO, \
  1337. show_pwm_enable, store_pwm_enable, NOT_USED, index - 1), \
  1338. SENSOR_ATTR_2(fan##index##_target, S_IWUSR | S_IRUGO, \
  1339. show_fanin, store_fanin, FANIN_TARGET, index - 1) }
  1340. #define SENSOR_ATTR_DTS(index) { \
  1341. SENSOR_ATTR_2(temp##index##_type, S_IRUGO , \
  1342. show_dts_mode, NULL, NOT_USED, index - 7), \
  1343. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_dts, \
  1344. NULL, NOT_USED, index - 7), \
  1345. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_dts_ext, \
  1346. store_dts_ext, DTS_CRIT, NOT_USED), \
  1347. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1348. show_dts_ext, store_dts_ext, DTS_CRIT_HYST, NOT_USED), \
  1349. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_dts_ext, \
  1350. store_dts_ext, DTS_WARN, NOT_USED), \
  1351. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1352. show_dts_ext, store_dts_ext, DTS_WARN_HYST, NOT_USED), \
  1353. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1354. show_alarm_beep, NULL, ALARM_STATUS, index + 17), \
  1355. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1356. show_alarm_beep, store_beep, BEEP_ENABLE, index + 17) }
  1357. #define SENSOR_ATTR_TEMP(index) { \
  1358. SENSOR_ATTR_2(temp##index##_type, S_IRUGO | (index < 4 ? S_IWUSR : 0), \
  1359. show_temp_mode, store_temp_mode, NOT_USED, index - 1), \
  1360. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_temp, \
  1361. NULL, TEMP_READ, index - 1), \
  1362. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_temp, \
  1363. store_temp, TEMP_CRIT, index - 1), \
  1364. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1365. show_temp, store_temp, TEMP_CRIT_HYST, index - 1), \
  1366. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_temp, \
  1367. store_temp, TEMP_WARN, index - 1), \
  1368. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1369. show_temp, store_temp, TEMP_WARN_HYST, index - 1), \
  1370. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1371. show_alarm_beep, NULL, ALARM_STATUS, \
  1372. index + (index > 4 ? 11 : 17)), \
  1373. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1374. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1375. index + (index > 4 ? 11 : 17)), \
  1376. SENSOR_ATTR_2(temp##index##_source_sel, S_IWUSR | S_IRUGO, \
  1377. show_temp_src, store_temp_src, NOT_USED, index - 1), \
  1378. SENSOR_ATTR_2(temp##index##_pwm_enable, S_IWUSR | S_IRUGO, \
  1379. show_temp_pwm_enable, store_temp_pwm_enable, \
  1380. TEMP_PWM_ENABLE, index - 1), \
  1381. SENSOR_ATTR_2(temp##index##_auto_channels_pwm, S_IWUSR | S_IRUGO, \
  1382. show_temp_pwm_enable, store_temp_pwm_enable, \
  1383. TEMP_PWM_FAN_MAP, index - 1), \
  1384. SENSOR_ATTR_2(thermal_cruise##index, S_IWUSR | S_IRUGO, \
  1385. show_temp_pwm, store_temp_pwm, TEMP_PWM_TTTI, index - 1), \
  1386. SENSOR_ATTR_2(temp##index##_warn, S_IWUSR | S_IRUGO, \
  1387. show_temp_pwm, store_temp_pwm, TEMP_PWM_CTFS, index - 1), \
  1388. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IWUSR | S_IRUGO, \
  1389. show_temp_pwm, store_temp_pwm, TEMP_PWM_HCT, index - 1), \
  1390. SENSOR_ATTR_2(temp##index##_operation_hyst, S_IWUSR | S_IRUGO, \
  1391. show_temp_pwm, store_temp_pwm, TEMP_PWM_HOT, index - 1), \
  1392. SENSOR_ATTR_2(temp##index##_auto_point1_pwm, S_IRUGO | S_IWUSR, \
  1393. show_sf4_pwm, store_sf4_pwm, 0, index - 1), \
  1394. SENSOR_ATTR_2(temp##index##_auto_point2_pwm, S_IRUGO | S_IWUSR, \
  1395. show_sf4_pwm, store_sf4_pwm, 1, index - 1), \
  1396. SENSOR_ATTR_2(temp##index##_auto_point3_pwm, S_IRUGO | S_IWUSR, \
  1397. show_sf4_pwm, store_sf4_pwm, 2, index - 1), \
  1398. SENSOR_ATTR_2(temp##index##_auto_point4_pwm, S_IRUGO | S_IWUSR, \
  1399. show_sf4_pwm, store_sf4_pwm, 3, index - 1), \
  1400. SENSOR_ATTR_2(temp##index##_auto_point5_pwm, S_IRUGO | S_IWUSR, \
  1401. show_sf4_pwm, store_sf4_pwm, 4, index - 1), \
  1402. SENSOR_ATTR_2(temp##index##_auto_point6_pwm, S_IRUGO | S_IWUSR, \
  1403. show_sf4_pwm, store_sf4_pwm, 5, index - 1), \
  1404. SENSOR_ATTR_2(temp##index##_auto_point7_pwm, S_IRUGO | S_IWUSR, \
  1405. show_sf4_pwm, store_sf4_pwm, 6, index - 1), \
  1406. SENSOR_ATTR_2(temp##index##_auto_point1_temp, S_IRUGO | S_IWUSR,\
  1407. show_sf4_temp, store_sf4_temp, 0, index - 1), \
  1408. SENSOR_ATTR_2(temp##index##_auto_point2_temp, S_IRUGO | S_IWUSR,\
  1409. show_sf4_temp, store_sf4_temp, 1, index - 1), \
  1410. SENSOR_ATTR_2(temp##index##_auto_point3_temp, S_IRUGO | S_IWUSR,\
  1411. show_sf4_temp, store_sf4_temp, 2, index - 1), \
  1412. SENSOR_ATTR_2(temp##index##_auto_point4_temp, S_IRUGO | S_IWUSR,\
  1413. show_sf4_temp, store_sf4_temp, 3, index - 1), \
  1414. SENSOR_ATTR_2(temp##index##_auto_point5_temp, S_IRUGO | S_IWUSR,\
  1415. show_sf4_temp, store_sf4_temp, 4, index - 1), \
  1416. SENSOR_ATTR_2(temp##index##_auto_point6_temp, S_IRUGO | S_IWUSR,\
  1417. show_sf4_temp, store_sf4_temp, 5, index - 1), \
  1418. SENSOR_ATTR_2(temp##index##_auto_point7_temp, S_IRUGO | S_IWUSR,\
  1419. show_sf4_temp, store_sf4_temp, 6, index - 1) }
  1420. static struct sensor_device_attribute_2 w83795_in[][5] = {
  1421. SENSOR_ATTR_IN(0),
  1422. SENSOR_ATTR_IN(1),
  1423. SENSOR_ATTR_IN(2),
  1424. SENSOR_ATTR_IN(3),
  1425. SENSOR_ATTR_IN(4),
  1426. SENSOR_ATTR_IN(5),
  1427. SENSOR_ATTR_IN(6),
  1428. SENSOR_ATTR_IN(7),
  1429. SENSOR_ATTR_IN(8),
  1430. SENSOR_ATTR_IN(9),
  1431. SENSOR_ATTR_IN(10),
  1432. SENSOR_ATTR_IN(11),
  1433. SENSOR_ATTR_IN(12),
  1434. SENSOR_ATTR_IN(13),
  1435. SENSOR_ATTR_IN(14),
  1436. SENSOR_ATTR_IN(15),
  1437. SENSOR_ATTR_IN(16),
  1438. SENSOR_ATTR_IN(17),
  1439. SENSOR_ATTR_IN(18),
  1440. SENSOR_ATTR_IN(19),
  1441. SENSOR_ATTR_IN(20),
  1442. };
  1443. static const struct sensor_device_attribute_2 w83795_fan[][4] = {
  1444. SENSOR_ATTR_FAN(1),
  1445. SENSOR_ATTR_FAN(2),
  1446. SENSOR_ATTR_FAN(3),
  1447. SENSOR_ATTR_FAN(4),
  1448. SENSOR_ATTR_FAN(5),
  1449. SENSOR_ATTR_FAN(6),
  1450. SENSOR_ATTR_FAN(7),
  1451. SENSOR_ATTR_FAN(8),
  1452. SENSOR_ATTR_FAN(9),
  1453. SENSOR_ATTR_FAN(10),
  1454. SENSOR_ATTR_FAN(11),
  1455. SENSOR_ATTR_FAN(12),
  1456. SENSOR_ATTR_FAN(13),
  1457. SENSOR_ATTR_FAN(14),
  1458. };
  1459. static const struct sensor_device_attribute_2 w83795_temp[][29] = {
  1460. SENSOR_ATTR_TEMP(1),
  1461. SENSOR_ATTR_TEMP(2),
  1462. SENSOR_ATTR_TEMP(3),
  1463. SENSOR_ATTR_TEMP(4),
  1464. SENSOR_ATTR_TEMP(5),
  1465. SENSOR_ATTR_TEMP(6),
  1466. };
  1467. static const struct sensor_device_attribute_2 w83795_dts[][8] = {
  1468. SENSOR_ATTR_DTS(7),
  1469. SENSOR_ATTR_DTS(8),
  1470. SENSOR_ATTR_DTS(9),
  1471. SENSOR_ATTR_DTS(10),
  1472. SENSOR_ATTR_DTS(11),
  1473. SENSOR_ATTR_DTS(12),
  1474. SENSOR_ATTR_DTS(13),
  1475. SENSOR_ATTR_DTS(14),
  1476. };
  1477. static const struct sensor_device_attribute_2 w83795_pwm[][7] = {
  1478. SENSOR_ATTR_PWM(1),
  1479. SENSOR_ATTR_PWM(2),
  1480. SENSOR_ATTR_PWM(3),
  1481. SENSOR_ATTR_PWM(4),
  1482. SENSOR_ATTR_PWM(5),
  1483. SENSOR_ATTR_PWM(6),
  1484. SENSOR_ATTR_PWM(7),
  1485. SENSOR_ATTR_PWM(8),
  1486. };
  1487. static const struct sensor_device_attribute_2 sda_single_files[] = {
  1488. SENSOR_ATTR_2(intrusion0_alarm, S_IWUSR | S_IRUGO, show_alarm_beep,
  1489. store_chassis_clear, ALARM_STATUS, 46),
  1490. SENSOR_ATTR_2(intrusion0_beep, S_IWUSR | S_IRUGO, show_alarm_beep,
  1491. store_beep, BEEP_ENABLE, 46),
  1492. SENSOR_ATTR_2(beep_enable, S_IWUSR | S_IRUGO, show_alarm_beep,
  1493. store_beep, BEEP_ENABLE, 47),
  1494. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1495. SENSOR_ATTR_2(speed_cruise_tolerance, S_IWUSR | S_IRUGO, show_fanin,
  1496. store_fanin, FANIN_TOL, NOT_USED),
  1497. SENSOR_ATTR_2(pwm_default, S_IWUSR | S_IRUGO, show_sf_setup,
  1498. store_sf_setup, SETUP_PWM_DEFAULT, NOT_USED),
  1499. SENSOR_ATTR_2(pwm_uptime, S_IWUSR | S_IRUGO, show_sf_setup,
  1500. store_sf_setup, SETUP_PWM_UPTIME, NOT_USED),
  1501. SENSOR_ATTR_2(pwm_downtime, S_IWUSR | S_IRUGO, show_sf_setup,
  1502. store_sf_setup, SETUP_PWM_DOWNTIME, NOT_USED),
  1503. #endif
  1504. };
  1505. /*
  1506. * Driver interface
  1507. */
  1508. static void w83795_init_client(struct i2c_client *client)
  1509. {
  1510. struct w83795_data *data = i2c_get_clientdata(client);
  1511. static const u16 clkin[4] = { /* in kHz */
  1512. 14318, 24000, 33333, 48000
  1513. };
  1514. u8 config;
  1515. if (reset)
  1516. w83795_write(client, W83795_REG_CONFIG, 0x80);
  1517. /* Start monitoring if needed */
  1518. config = w83795_read(client, W83795_REG_CONFIG);
  1519. if (!(config & W83795_REG_CONFIG_START)) {
  1520. dev_info(&client->dev, "Enabling monitoring operations\n");
  1521. w83795_write(client, W83795_REG_CONFIG,
  1522. config | W83795_REG_CONFIG_START);
  1523. }
  1524. data->clkin = clkin[(config >> 3) & 0x3];
  1525. dev_dbg(&client->dev, "clkin = %u kHz\n", data->clkin);
  1526. }
  1527. static int w83795_get_device_id(struct i2c_client *client)
  1528. {
  1529. int device_id;
  1530. device_id = i2c_smbus_read_byte_data(client, W83795_REG_DEVICEID);
  1531. /* Special case for rev. A chips; can't be checked first because later
  1532. revisions emulate this for compatibility */
  1533. if (device_id < 0 || (device_id & 0xf0) != 0x50) {
  1534. int alt_id;
  1535. alt_id = i2c_smbus_read_byte_data(client,
  1536. W83795_REG_DEVICEID_A);
  1537. if (alt_id == 0x50)
  1538. device_id = alt_id;
  1539. }
  1540. return device_id;
  1541. }
  1542. /* Return 0 if detection is successful, -ENODEV otherwise */
  1543. static int w83795_detect(struct i2c_client *client,
  1544. struct i2c_board_info *info)
  1545. {
  1546. int bank, vendor_id, device_id, expected, i2c_addr, config;
  1547. struct i2c_adapter *adapter = client->adapter;
  1548. unsigned short address = client->addr;
  1549. const char *chip_name;
  1550. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  1551. return -ENODEV;
  1552. bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1553. if (bank < 0 || (bank & 0x7c)) {
  1554. dev_dbg(&adapter->dev,
  1555. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1556. address, "bank");
  1557. return -ENODEV;
  1558. }
  1559. /* Check Nuvoton vendor ID */
  1560. vendor_id = i2c_smbus_read_byte_data(client, W83795_REG_VENDORID);
  1561. expected = bank & 0x80 ? 0x5c : 0xa3;
  1562. if (vendor_id != expected) {
  1563. dev_dbg(&adapter->dev,
  1564. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1565. address, "vendor id");
  1566. return -ENODEV;
  1567. }
  1568. /* Check device ID */
  1569. device_id = w83795_get_device_id(client) |
  1570. (i2c_smbus_read_byte_data(client, W83795_REG_CHIPID) << 8);
  1571. if ((device_id >> 4) != 0x795) {
  1572. dev_dbg(&adapter->dev,
  1573. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1574. address, "device id\n");
  1575. return -ENODEV;
  1576. }
  1577. /* If Nuvoton chip, address of chip and W83795_REG_I2C_ADDR
  1578. should match */
  1579. if ((bank & 0x07) == 0) {
  1580. i2c_addr = i2c_smbus_read_byte_data(client,
  1581. W83795_REG_I2C_ADDR);
  1582. if ((i2c_addr & 0x7f) != address) {
  1583. dev_dbg(&adapter->dev,
  1584. "w83795: Detection failed at addr 0x%02hx, "
  1585. "check %s\n", address, "i2c addr");
  1586. return -ENODEV;
  1587. }
  1588. }
  1589. /* Check 795 chip type: 795G or 795ADG
  1590. Usually we don't write to chips during detection, but here we don't
  1591. quite have the choice; hopefully it's OK, we are about to return
  1592. success anyway */
  1593. if ((bank & 0x07) != 0)
  1594. i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL,
  1595. bank & ~0x07);
  1596. config = i2c_smbus_read_byte_data(client, W83795_REG_CONFIG);
  1597. if (config & W83795_REG_CONFIG_CONFIG48)
  1598. chip_name = "w83795adg";
  1599. else
  1600. chip_name = "w83795g";
  1601. strlcpy(info->type, chip_name, I2C_NAME_SIZE);
  1602. dev_info(&adapter->dev, "Found %s rev. %c at 0x%02hx\n", chip_name,
  1603. 'A' + (device_id & 0xf), address);
  1604. return 0;
  1605. }
  1606. static int w83795_handle_files(struct device *dev, int (*fn)(struct device *,
  1607. const struct device_attribute *))
  1608. {
  1609. struct w83795_data *data = dev_get_drvdata(dev);
  1610. int err, i, j;
  1611. for (i = 0; i < ARRAY_SIZE(w83795_in); i++) {
  1612. if (!(data->has_in & (1 << i)))
  1613. continue;
  1614. for (j = 0; j < ARRAY_SIZE(w83795_in[0]); j++) {
  1615. err = fn(dev, &w83795_in[i][j].dev_attr);
  1616. if (err)
  1617. return err;
  1618. }
  1619. }
  1620. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++) {
  1621. if (!(data->has_fan & (1 << i)))
  1622. continue;
  1623. for (j = 0; j < ARRAY_SIZE(w83795_fan[0]); j++) {
  1624. err = fn(dev, &w83795_fan[i][j].dev_attr);
  1625. if (err)
  1626. return err;
  1627. }
  1628. }
  1629. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++) {
  1630. err = fn(dev, &sda_single_files[i].dev_attr);
  1631. if (err)
  1632. return err;
  1633. }
  1634. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1635. for (i = 0; i < data->has_pwm; i++) {
  1636. for (j = 0; j < ARRAY_SIZE(w83795_pwm[0]); j++) {
  1637. err = fn(dev, &w83795_pwm[i][j].dev_attr);
  1638. if (err)
  1639. return err;
  1640. }
  1641. }
  1642. #endif
  1643. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++) {
  1644. if (!(data->has_temp & (1 << i)))
  1645. continue;
  1646. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1647. for (j = 0; j < ARRAY_SIZE(w83795_temp[0]); j++) {
  1648. #else
  1649. for (j = 0; j < 8; j++) {
  1650. #endif
  1651. err = fn(dev, &w83795_temp[i][j].dev_attr);
  1652. if (err)
  1653. return err;
  1654. }
  1655. }
  1656. if (data->enable_dts) {
  1657. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++) {
  1658. if (!(data->has_dts & (1 << i)))
  1659. continue;
  1660. for (j = 0; j < ARRAY_SIZE(w83795_dts[0]); j++) {
  1661. err = fn(dev, &w83795_dts[i][j].dev_attr);
  1662. if (err)
  1663. return err;
  1664. }
  1665. }
  1666. }
  1667. return 0;
  1668. }
  1669. /* We need a wrapper that fits in w83795_handle_files */
  1670. static int device_remove_file_wrapper(struct device *dev,
  1671. const struct device_attribute *attr)
  1672. {
  1673. device_remove_file(dev, attr);
  1674. return 0;
  1675. }
  1676. static void w83795_check_dynamic_in_limits(struct i2c_client *client)
  1677. {
  1678. struct w83795_data *data = i2c_get_clientdata(client);
  1679. u8 vid_ctl;
  1680. int i, err_max, err_min;
  1681. vid_ctl = w83795_read(client, W83795_REG_VID_CTRL);
  1682. /* Return immediately if VRM isn't configured */
  1683. if ((vid_ctl & 0x07) == 0x00 || (vid_ctl & 0x07) == 0x07)
  1684. return;
  1685. data->has_dyn_in = (vid_ctl >> 3) & 0x07;
  1686. for (i = 0; i < 2; i++) {
  1687. if (!(data->has_dyn_in & (1 << i)))
  1688. continue;
  1689. /* Voltage limits in dynamic mode, switch to read-only */
  1690. err_max = sysfs_chmod_file(&client->dev.kobj,
  1691. &w83795_in[i][2].dev_attr.attr,
  1692. S_IRUGO);
  1693. err_min = sysfs_chmod_file(&client->dev.kobj,
  1694. &w83795_in[i][3].dev_attr.attr,
  1695. S_IRUGO);
  1696. if (err_max || err_min)
  1697. dev_warn(&client->dev, "Failed to set in%d limits "
  1698. "read-only (%d, %d)\n", i, err_max, err_min);
  1699. else
  1700. dev_info(&client->dev, "in%d limits set dynamically "
  1701. "from VID\n", i);
  1702. }
  1703. }
  1704. /* Check pins that can be used for either temperature or voltage monitoring */
  1705. static void w83795_apply_temp_config(struct w83795_data *data, u8 config,
  1706. int temp_chan, int in_chan)
  1707. {
  1708. /* config is a 2-bit value */
  1709. switch (config) {
  1710. case 0x2: /* Voltage monitoring */
  1711. data->has_in |= 1 << in_chan;
  1712. break;
  1713. case 0x1: /* Thermal diode */
  1714. if (temp_chan >= 4)
  1715. break;
  1716. data->temp_mode |= 1 << temp_chan;
  1717. /* fall through */
  1718. case 0x3: /* Thermistor */
  1719. data->has_temp |= 1 << temp_chan;
  1720. break;
  1721. }
  1722. }
  1723. static int w83795_probe(struct i2c_client *client,
  1724. const struct i2c_device_id *id)
  1725. {
  1726. int i;
  1727. u8 tmp;
  1728. struct device *dev = &client->dev;
  1729. struct w83795_data *data;
  1730. int err;
  1731. data = kzalloc(sizeof(struct w83795_data), GFP_KERNEL);
  1732. if (!data) {
  1733. err = -ENOMEM;
  1734. goto exit;
  1735. }
  1736. i2c_set_clientdata(client, data);
  1737. data->chip_type = id->driver_data;
  1738. data->bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1739. mutex_init(&data->update_lock);
  1740. /* Initialize the chip */
  1741. w83795_init_client(client);
  1742. /* Check which voltages and fans are present */
  1743. data->has_in = w83795_read(client, W83795_REG_VOLT_CTRL1)
  1744. | (w83795_read(client, W83795_REG_VOLT_CTRL2) << 8);
  1745. data->has_fan = w83795_read(client, W83795_REG_FANIN_CTRL1)
  1746. | (w83795_read(client, W83795_REG_FANIN_CTRL2) << 8);
  1747. /* Check which analog temperatures and extra voltages are present */
  1748. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1749. if (tmp & 0x20)
  1750. data->enable_dts = 1;
  1751. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 5, 16);
  1752. w83795_apply_temp_config(data, tmp & 0x3, 4, 15);
  1753. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1754. w83795_apply_temp_config(data, tmp >> 6, 3, 20);
  1755. w83795_apply_temp_config(data, (tmp >> 4) & 0x3, 2, 19);
  1756. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 1, 18);
  1757. w83795_apply_temp_config(data, tmp & 0x3, 0, 17);
  1758. /* Check DTS enable status */
  1759. if (data->enable_dts) {
  1760. if (1 & w83795_read(client, W83795_REG_DTSC))
  1761. data->enable_dts |= 2;
  1762. data->has_dts = w83795_read(client, W83795_REG_DTSE);
  1763. }
  1764. /* Report PECI Tbase values */
  1765. if (data->enable_dts == 1) {
  1766. for (i = 0; i < 8; i++) {
  1767. if (!(data->has_dts & (1 << i)))
  1768. continue;
  1769. tmp = w83795_read(client, W83795_REG_PECI_TBASE(i));
  1770. dev_info(&client->dev,
  1771. "PECI agent %d Tbase temperature: %u\n",
  1772. i + 1, (unsigned int)tmp & 0x7f);
  1773. }
  1774. }
  1775. data->has_gain = w83795_read(client, W83795_REG_VMIGB_CTRL) & 0x0f;
  1776. /* pwm and smart fan */
  1777. if (data->chip_type == w83795g)
  1778. data->has_pwm = 8;
  1779. else
  1780. data->has_pwm = 2;
  1781. err = w83795_handle_files(dev, device_create_file);
  1782. if (err)
  1783. goto exit_remove;
  1784. if (data->chip_type == w83795g)
  1785. w83795_check_dynamic_in_limits(client);
  1786. data->hwmon_dev = hwmon_device_register(dev);
  1787. if (IS_ERR(data->hwmon_dev)) {
  1788. err = PTR_ERR(data->hwmon_dev);
  1789. goto exit_remove;
  1790. }
  1791. return 0;
  1792. exit_remove:
  1793. w83795_handle_files(dev, device_remove_file_wrapper);
  1794. kfree(data);
  1795. exit:
  1796. return err;
  1797. }
  1798. static int w83795_remove(struct i2c_client *client)
  1799. {
  1800. struct w83795_data *data = i2c_get_clientdata(client);
  1801. hwmon_device_unregister(data->hwmon_dev);
  1802. w83795_handle_files(&client->dev, device_remove_file_wrapper);
  1803. kfree(data);
  1804. return 0;
  1805. }
  1806. static const struct i2c_device_id w83795_id[] = {
  1807. { "w83795g", w83795g },
  1808. { "w83795adg", w83795adg },
  1809. { }
  1810. };
  1811. MODULE_DEVICE_TABLE(i2c, w83795_id);
  1812. static struct i2c_driver w83795_driver = {
  1813. .driver = {
  1814. .name = "w83795",
  1815. },
  1816. .probe = w83795_probe,
  1817. .remove = w83795_remove,
  1818. .id_table = w83795_id,
  1819. .class = I2C_CLASS_HWMON,
  1820. .detect = w83795_detect,
  1821. .address_list = normal_i2c,
  1822. };
  1823. static int __init sensors_w83795_init(void)
  1824. {
  1825. return i2c_add_driver(&w83795_driver);
  1826. }
  1827. static void __exit sensors_w83795_exit(void)
  1828. {
  1829. i2c_del_driver(&w83795_driver);
  1830. }
  1831. MODULE_AUTHOR("Wei Song, Jean Delvare <khali@linux-fr.org>");
  1832. MODULE_DESCRIPTION("W83795G/ADG hardware monitoring driver");
  1833. MODULE_LICENSE("GPL");
  1834. module_init(sensors_w83795_init);
  1835. module_exit(sensors_w83795_exit);