radeon_display.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include <asm/div64.h>
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. static int radeon_ddc_dump(struct drm_connector *connector);
  34. static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  35. {
  36. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. int i;
  40. DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  41. WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  42. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  43. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  44. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  45. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  46. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  47. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  48. WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  49. WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  50. WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  51. WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  52. for (i = 0; i < 256; i++) {
  53. WREG32(AVIVO_DC_LUT_30_COLOR,
  54. (radeon_crtc->lut_r[i] << 20) |
  55. (radeon_crtc->lut_g[i] << 10) |
  56. (radeon_crtc->lut_b[i] << 0));
  57. }
  58. WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
  59. }
  60. static void evergreen_crtc_load_lut(struct drm_crtc *crtc)
  61. {
  62. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  63. struct drm_device *dev = crtc->dev;
  64. struct radeon_device *rdev = dev->dev_private;
  65. int i;
  66. DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  67. WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
  68. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  69. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  70. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  71. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  72. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  73. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  74. WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
  75. WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
  76. WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
  77. for (i = 0; i < 256; i++) {
  78. WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
  79. (radeon_crtc->lut_r[i] << 20) |
  80. (radeon_crtc->lut_g[i] << 10) |
  81. (radeon_crtc->lut_b[i] << 0));
  82. }
  83. }
  84. static void legacy_crtc_load_lut(struct drm_crtc *crtc)
  85. {
  86. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  87. struct drm_device *dev = crtc->dev;
  88. struct radeon_device *rdev = dev->dev_private;
  89. int i;
  90. uint32_t dac2_cntl;
  91. dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  92. if (radeon_crtc->crtc_id == 0)
  93. dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
  94. else
  95. dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
  96. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  97. WREG8(RADEON_PALETTE_INDEX, 0);
  98. for (i = 0; i < 256; i++) {
  99. WREG32(RADEON_PALETTE_30_DATA,
  100. (radeon_crtc->lut_r[i] << 20) |
  101. (radeon_crtc->lut_g[i] << 10) |
  102. (radeon_crtc->lut_b[i] << 0));
  103. }
  104. }
  105. void radeon_crtc_load_lut(struct drm_crtc *crtc)
  106. {
  107. struct drm_device *dev = crtc->dev;
  108. struct radeon_device *rdev = dev->dev_private;
  109. if (!crtc->enabled)
  110. return;
  111. if (ASIC_IS_DCE4(rdev))
  112. evergreen_crtc_load_lut(crtc);
  113. else if (ASIC_IS_AVIVO(rdev))
  114. avivo_crtc_load_lut(crtc);
  115. else
  116. legacy_crtc_load_lut(crtc);
  117. }
  118. /** Sets the color ramps on behalf of fbcon */
  119. void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  120. u16 blue, int regno)
  121. {
  122. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  123. radeon_crtc->lut_r[regno] = red >> 6;
  124. radeon_crtc->lut_g[regno] = green >> 6;
  125. radeon_crtc->lut_b[regno] = blue >> 6;
  126. }
  127. /** Gets the color ramps on behalf of fbcon */
  128. void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  129. u16 *blue, int regno)
  130. {
  131. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  132. *red = radeon_crtc->lut_r[regno] << 6;
  133. *green = radeon_crtc->lut_g[regno] << 6;
  134. *blue = radeon_crtc->lut_b[regno] << 6;
  135. }
  136. static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  137. u16 *blue, uint32_t start, uint32_t size)
  138. {
  139. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  140. int end = (start + size > 256) ? 256 : start + size, i;
  141. /* userspace palettes are always correct as is */
  142. for (i = start; i < end; i++) {
  143. radeon_crtc->lut_r[i] = red[i] >> 6;
  144. radeon_crtc->lut_g[i] = green[i] >> 6;
  145. radeon_crtc->lut_b[i] = blue[i] >> 6;
  146. }
  147. radeon_crtc_load_lut(crtc);
  148. }
  149. static void radeon_crtc_destroy(struct drm_crtc *crtc)
  150. {
  151. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  152. drm_crtc_cleanup(crtc);
  153. kfree(radeon_crtc);
  154. }
  155. static const struct drm_crtc_funcs radeon_crtc_funcs = {
  156. .cursor_set = radeon_crtc_cursor_set,
  157. .cursor_move = radeon_crtc_cursor_move,
  158. .gamma_set = radeon_crtc_gamma_set,
  159. .set_config = drm_crtc_helper_set_config,
  160. .destroy = radeon_crtc_destroy,
  161. };
  162. static void radeon_crtc_init(struct drm_device *dev, int index)
  163. {
  164. struct radeon_device *rdev = dev->dev_private;
  165. struct radeon_crtc *radeon_crtc;
  166. int i;
  167. radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  168. if (radeon_crtc == NULL)
  169. return;
  170. drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
  171. drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
  172. radeon_crtc->crtc_id = index;
  173. rdev->mode_info.crtcs[index] = radeon_crtc;
  174. #if 0
  175. radeon_crtc->mode_set.crtc = &radeon_crtc->base;
  176. radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
  177. radeon_crtc->mode_set.num_connectors = 0;
  178. #endif
  179. for (i = 0; i < 256; i++) {
  180. radeon_crtc->lut_r[i] = i << 2;
  181. radeon_crtc->lut_g[i] = i << 2;
  182. radeon_crtc->lut_b[i] = i << 2;
  183. }
  184. if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
  185. radeon_atombios_init_crtc(dev, radeon_crtc);
  186. else
  187. radeon_legacy_init_crtc(dev, radeon_crtc);
  188. }
  189. static const char *encoder_names[34] = {
  190. "NONE",
  191. "INTERNAL_LVDS",
  192. "INTERNAL_TMDS1",
  193. "INTERNAL_TMDS2",
  194. "INTERNAL_DAC1",
  195. "INTERNAL_DAC2",
  196. "INTERNAL_SDVOA",
  197. "INTERNAL_SDVOB",
  198. "SI170B",
  199. "CH7303",
  200. "CH7301",
  201. "INTERNAL_DVO1",
  202. "EXTERNAL_SDVOA",
  203. "EXTERNAL_SDVOB",
  204. "TITFP513",
  205. "INTERNAL_LVTM1",
  206. "VT1623",
  207. "HDMI_SI1930",
  208. "HDMI_INTERNAL",
  209. "INTERNAL_KLDSCP_TMDS1",
  210. "INTERNAL_KLDSCP_DVO1",
  211. "INTERNAL_KLDSCP_DAC1",
  212. "INTERNAL_KLDSCP_DAC2",
  213. "SI178",
  214. "MVPU_FPGA",
  215. "INTERNAL_DDI",
  216. "VT1625",
  217. "HDMI_SI1932",
  218. "DP_AN9801",
  219. "DP_DP501",
  220. "INTERNAL_UNIPHY",
  221. "INTERNAL_KLDSCP_LVTMA",
  222. "INTERNAL_UNIPHY1",
  223. "INTERNAL_UNIPHY2",
  224. };
  225. static const char *connector_names[15] = {
  226. "Unknown",
  227. "VGA",
  228. "DVI-I",
  229. "DVI-D",
  230. "DVI-A",
  231. "Composite",
  232. "S-video",
  233. "LVDS",
  234. "Component",
  235. "DIN",
  236. "DisplayPort",
  237. "HDMI-A",
  238. "HDMI-B",
  239. "TV",
  240. "eDP",
  241. };
  242. static const char *hpd_names[6] = {
  243. "HPD1",
  244. "HPD2",
  245. "HPD3",
  246. "HPD4",
  247. "HPD5",
  248. "HPD6",
  249. };
  250. static void radeon_print_display_setup(struct drm_device *dev)
  251. {
  252. struct drm_connector *connector;
  253. struct radeon_connector *radeon_connector;
  254. struct drm_encoder *encoder;
  255. struct radeon_encoder *radeon_encoder;
  256. uint32_t devices;
  257. int i = 0;
  258. DRM_INFO("Radeon Display Connectors\n");
  259. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  260. radeon_connector = to_radeon_connector(connector);
  261. DRM_INFO("Connector %d:\n", i);
  262. DRM_INFO(" %s\n", connector_names[connector->connector_type]);
  263. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  264. DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
  265. if (radeon_connector->ddc_bus) {
  266. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  267. radeon_connector->ddc_bus->rec.mask_clk_reg,
  268. radeon_connector->ddc_bus->rec.mask_data_reg,
  269. radeon_connector->ddc_bus->rec.a_clk_reg,
  270. radeon_connector->ddc_bus->rec.a_data_reg,
  271. radeon_connector->ddc_bus->rec.en_clk_reg,
  272. radeon_connector->ddc_bus->rec.en_data_reg,
  273. radeon_connector->ddc_bus->rec.y_clk_reg,
  274. radeon_connector->ddc_bus->rec.y_data_reg);
  275. if (radeon_connector->router_bus)
  276. DRM_INFO(" DDC Router 0x%x/0x%x\n",
  277. radeon_connector->router.mux_control_pin,
  278. radeon_connector->router.mux_state);
  279. } else {
  280. if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
  281. connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
  282. connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
  283. connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
  284. connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
  285. connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
  286. DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
  287. }
  288. DRM_INFO(" Encoders:\n");
  289. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  290. radeon_encoder = to_radeon_encoder(encoder);
  291. devices = radeon_encoder->devices & radeon_connector->devices;
  292. if (devices) {
  293. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  294. DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  295. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  296. DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  297. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  298. DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  299. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  300. DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  301. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  302. DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  303. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  304. DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
  305. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  306. DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
  307. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  308. DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
  309. if (devices & ATOM_DEVICE_DFP6_SUPPORT)
  310. DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
  311. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  312. DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  313. if (devices & ATOM_DEVICE_CV_SUPPORT)
  314. DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
  315. }
  316. }
  317. i++;
  318. }
  319. }
  320. static bool radeon_setup_enc_conn(struct drm_device *dev)
  321. {
  322. struct radeon_device *rdev = dev->dev_private;
  323. struct drm_connector *drm_connector;
  324. bool ret = false;
  325. if (rdev->bios) {
  326. if (rdev->is_atom_bios) {
  327. ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
  328. if (ret == false)
  329. ret = radeon_get_atom_connector_info_from_object_table(dev);
  330. } else {
  331. ret = radeon_get_legacy_connector_info_from_bios(dev);
  332. if (ret == false)
  333. ret = radeon_get_legacy_connector_info_from_table(dev);
  334. }
  335. } else {
  336. if (!ASIC_IS_AVIVO(rdev))
  337. ret = radeon_get_legacy_connector_info_from_table(dev);
  338. }
  339. if (ret) {
  340. radeon_setup_encoder_clones(dev);
  341. radeon_print_display_setup(dev);
  342. list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
  343. radeon_ddc_dump(drm_connector);
  344. }
  345. return ret;
  346. }
  347. int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
  348. {
  349. struct drm_device *dev = radeon_connector->base.dev;
  350. struct radeon_device *rdev = dev->dev_private;
  351. int ret = 0;
  352. /* on hw with routers, select right port */
  353. if (radeon_connector->router.valid)
  354. radeon_router_select_port(radeon_connector);
  355. if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  356. (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
  357. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  358. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  359. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
  360. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
  361. }
  362. if (!radeon_connector->ddc_bus)
  363. return -1;
  364. if (!radeon_connector->edid) {
  365. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
  366. }
  367. /* some servers provide a hardcoded edid in rom for KVMs */
  368. if (!radeon_connector->edid)
  369. radeon_connector->edid = radeon_combios_get_hardcoded_edid(rdev);
  370. if (radeon_connector->edid) {
  371. drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  372. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  373. return ret;
  374. }
  375. drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
  376. return 0;
  377. }
  378. static int radeon_ddc_dump(struct drm_connector *connector)
  379. {
  380. struct edid *edid;
  381. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  382. int ret = 0;
  383. /* on hw with routers, select right port */
  384. if (radeon_connector->router.valid)
  385. radeon_router_select_port(radeon_connector);
  386. if (!radeon_connector->ddc_bus)
  387. return -1;
  388. edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
  389. if (edid) {
  390. kfree(edid);
  391. }
  392. return ret;
  393. }
  394. static inline uint32_t radeon_div(uint64_t n, uint32_t d)
  395. {
  396. uint64_t mod;
  397. n += d / 2;
  398. mod = do_div(n, d);
  399. return n;
  400. }
  401. void radeon_compute_pll(struct radeon_pll *pll,
  402. uint64_t freq,
  403. uint32_t *dot_clock_p,
  404. uint32_t *fb_div_p,
  405. uint32_t *frac_fb_div_p,
  406. uint32_t *ref_div_p,
  407. uint32_t *post_div_p)
  408. {
  409. uint32_t min_ref_div = pll->min_ref_div;
  410. uint32_t max_ref_div = pll->max_ref_div;
  411. uint32_t min_post_div = pll->min_post_div;
  412. uint32_t max_post_div = pll->max_post_div;
  413. uint32_t min_fractional_feed_div = 0;
  414. uint32_t max_fractional_feed_div = 0;
  415. uint32_t best_vco = pll->best_vco;
  416. uint32_t best_post_div = 1;
  417. uint32_t best_ref_div = 1;
  418. uint32_t best_feedback_div = 1;
  419. uint32_t best_frac_feedback_div = 0;
  420. uint32_t best_freq = -1;
  421. uint32_t best_error = 0xffffffff;
  422. uint32_t best_vco_diff = 1;
  423. uint32_t post_div;
  424. u32 pll_out_min, pll_out_max;
  425. DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
  426. freq = freq * 1000;
  427. if (pll->flags & RADEON_PLL_IS_LCD) {
  428. pll_out_min = pll->lcd_pll_out_min;
  429. pll_out_max = pll->lcd_pll_out_max;
  430. } else {
  431. pll_out_min = pll->pll_out_min;
  432. pll_out_max = pll->pll_out_max;
  433. }
  434. if (pll->flags & RADEON_PLL_USE_REF_DIV)
  435. min_ref_div = max_ref_div = pll->reference_div;
  436. else {
  437. while (min_ref_div < max_ref_div-1) {
  438. uint32_t mid = (min_ref_div + max_ref_div) / 2;
  439. uint32_t pll_in = pll->reference_freq / mid;
  440. if (pll_in < pll->pll_in_min)
  441. max_ref_div = mid;
  442. else if (pll_in > pll->pll_in_max)
  443. min_ref_div = mid;
  444. else
  445. break;
  446. }
  447. }
  448. if (pll->flags & RADEON_PLL_USE_POST_DIV)
  449. min_post_div = max_post_div = pll->post_div;
  450. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  451. min_fractional_feed_div = pll->min_frac_feedback_div;
  452. max_fractional_feed_div = pll->max_frac_feedback_div;
  453. }
  454. for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
  455. uint32_t ref_div;
  456. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  457. continue;
  458. /* legacy radeons only have a few post_divs */
  459. if (pll->flags & RADEON_PLL_LEGACY) {
  460. if ((post_div == 5) ||
  461. (post_div == 7) ||
  462. (post_div == 9) ||
  463. (post_div == 10) ||
  464. (post_div == 11) ||
  465. (post_div == 13) ||
  466. (post_div == 14) ||
  467. (post_div == 15))
  468. continue;
  469. }
  470. for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
  471. uint32_t feedback_div, current_freq = 0, error, vco_diff;
  472. uint32_t pll_in = pll->reference_freq / ref_div;
  473. uint32_t min_feed_div = pll->min_feedback_div;
  474. uint32_t max_feed_div = pll->max_feedback_div + 1;
  475. if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
  476. continue;
  477. while (min_feed_div < max_feed_div) {
  478. uint32_t vco;
  479. uint32_t min_frac_feed_div = min_fractional_feed_div;
  480. uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
  481. uint32_t frac_feedback_div;
  482. uint64_t tmp;
  483. feedback_div = (min_feed_div + max_feed_div) / 2;
  484. tmp = (uint64_t)pll->reference_freq * feedback_div;
  485. vco = radeon_div(tmp, ref_div);
  486. if (vco < pll_out_min) {
  487. min_feed_div = feedback_div + 1;
  488. continue;
  489. } else if (vco > pll_out_max) {
  490. max_feed_div = feedback_div;
  491. continue;
  492. }
  493. while (min_frac_feed_div < max_frac_feed_div) {
  494. frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
  495. tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
  496. tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
  497. current_freq = radeon_div(tmp, ref_div * post_div);
  498. if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
  499. if (freq < current_freq)
  500. error = 0xffffffff;
  501. else
  502. error = freq - current_freq;
  503. } else
  504. error = abs(current_freq - freq);
  505. vco_diff = abs(vco - best_vco);
  506. if ((best_vco == 0 && error < best_error) ||
  507. (best_vco != 0 &&
  508. ((best_error > 100 && error < best_error - 100) ||
  509. (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
  510. best_post_div = post_div;
  511. best_ref_div = ref_div;
  512. best_feedback_div = feedback_div;
  513. best_frac_feedback_div = frac_feedback_div;
  514. best_freq = current_freq;
  515. best_error = error;
  516. best_vco_diff = vco_diff;
  517. } else if (current_freq == freq) {
  518. if (best_freq == -1) {
  519. best_post_div = post_div;
  520. best_ref_div = ref_div;
  521. best_feedback_div = feedback_div;
  522. best_frac_feedback_div = frac_feedback_div;
  523. best_freq = current_freq;
  524. best_error = error;
  525. best_vco_diff = vco_diff;
  526. } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
  527. ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
  528. ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
  529. ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
  530. ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
  531. ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
  532. best_post_div = post_div;
  533. best_ref_div = ref_div;
  534. best_feedback_div = feedback_div;
  535. best_frac_feedback_div = frac_feedback_div;
  536. best_freq = current_freq;
  537. best_error = error;
  538. best_vco_diff = vco_diff;
  539. }
  540. }
  541. if (current_freq < freq)
  542. min_frac_feed_div = frac_feedback_div + 1;
  543. else
  544. max_frac_feed_div = frac_feedback_div;
  545. }
  546. if (current_freq < freq)
  547. min_feed_div = feedback_div + 1;
  548. else
  549. max_feed_div = feedback_div;
  550. }
  551. }
  552. }
  553. *dot_clock_p = best_freq / 10000;
  554. *fb_div_p = best_feedback_div;
  555. *frac_fb_div_p = best_frac_feedback_div;
  556. *ref_div_p = best_ref_div;
  557. *post_div_p = best_post_div;
  558. }
  559. static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
  560. {
  561. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  562. if (radeon_fb->obj) {
  563. drm_gem_object_unreference_unlocked(radeon_fb->obj);
  564. }
  565. drm_framebuffer_cleanup(fb);
  566. kfree(radeon_fb);
  567. }
  568. static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  569. struct drm_file *file_priv,
  570. unsigned int *handle)
  571. {
  572. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  573. return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
  574. }
  575. static const struct drm_framebuffer_funcs radeon_fb_funcs = {
  576. .destroy = radeon_user_framebuffer_destroy,
  577. .create_handle = radeon_user_framebuffer_create_handle,
  578. };
  579. void
  580. radeon_framebuffer_init(struct drm_device *dev,
  581. struct radeon_framebuffer *rfb,
  582. struct drm_mode_fb_cmd *mode_cmd,
  583. struct drm_gem_object *obj)
  584. {
  585. rfb->obj = obj;
  586. drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
  587. drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
  588. }
  589. static struct drm_framebuffer *
  590. radeon_user_framebuffer_create(struct drm_device *dev,
  591. struct drm_file *file_priv,
  592. struct drm_mode_fb_cmd *mode_cmd)
  593. {
  594. struct drm_gem_object *obj;
  595. struct radeon_framebuffer *radeon_fb;
  596. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
  597. if (obj == NULL) {
  598. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  599. "can't create framebuffer\n", mode_cmd->handle);
  600. return ERR_PTR(-ENOENT);
  601. }
  602. radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
  603. if (radeon_fb == NULL)
  604. return ERR_PTR(-ENOMEM);
  605. radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
  606. return &radeon_fb->base;
  607. }
  608. static void radeon_output_poll_changed(struct drm_device *dev)
  609. {
  610. struct radeon_device *rdev = dev->dev_private;
  611. radeon_fb_output_poll_changed(rdev);
  612. }
  613. static const struct drm_mode_config_funcs radeon_mode_funcs = {
  614. .fb_create = radeon_user_framebuffer_create,
  615. .output_poll_changed = radeon_output_poll_changed
  616. };
  617. struct drm_prop_enum_list {
  618. int type;
  619. char *name;
  620. };
  621. static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
  622. { { 0, "driver" },
  623. { 1, "bios" },
  624. };
  625. static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
  626. { { TV_STD_NTSC, "ntsc" },
  627. { TV_STD_PAL, "pal" },
  628. { TV_STD_PAL_M, "pal-m" },
  629. { TV_STD_PAL_60, "pal-60" },
  630. { TV_STD_NTSC_J, "ntsc-j" },
  631. { TV_STD_SCART_PAL, "scart-pal" },
  632. { TV_STD_PAL_CN, "pal-cn" },
  633. { TV_STD_SECAM, "secam" },
  634. };
  635. static struct drm_prop_enum_list radeon_underscan_enum_list[] =
  636. { { UNDERSCAN_OFF, "off" },
  637. { UNDERSCAN_ON, "on" },
  638. { UNDERSCAN_AUTO, "auto" },
  639. };
  640. static int radeon_modeset_create_props(struct radeon_device *rdev)
  641. {
  642. int i, sz;
  643. if (rdev->is_atom_bios) {
  644. rdev->mode_info.coherent_mode_property =
  645. drm_property_create(rdev->ddev,
  646. DRM_MODE_PROP_RANGE,
  647. "coherent", 2);
  648. if (!rdev->mode_info.coherent_mode_property)
  649. return -ENOMEM;
  650. rdev->mode_info.coherent_mode_property->values[0] = 0;
  651. rdev->mode_info.coherent_mode_property->values[1] = 1;
  652. }
  653. if (!ASIC_IS_AVIVO(rdev)) {
  654. sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
  655. rdev->mode_info.tmds_pll_property =
  656. drm_property_create(rdev->ddev,
  657. DRM_MODE_PROP_ENUM,
  658. "tmds_pll", sz);
  659. for (i = 0; i < sz; i++) {
  660. drm_property_add_enum(rdev->mode_info.tmds_pll_property,
  661. i,
  662. radeon_tmds_pll_enum_list[i].type,
  663. radeon_tmds_pll_enum_list[i].name);
  664. }
  665. }
  666. rdev->mode_info.load_detect_property =
  667. drm_property_create(rdev->ddev,
  668. DRM_MODE_PROP_RANGE,
  669. "load detection", 2);
  670. if (!rdev->mode_info.load_detect_property)
  671. return -ENOMEM;
  672. rdev->mode_info.load_detect_property->values[0] = 0;
  673. rdev->mode_info.load_detect_property->values[1] = 1;
  674. drm_mode_create_scaling_mode_property(rdev->ddev);
  675. sz = ARRAY_SIZE(radeon_tv_std_enum_list);
  676. rdev->mode_info.tv_std_property =
  677. drm_property_create(rdev->ddev,
  678. DRM_MODE_PROP_ENUM,
  679. "tv standard", sz);
  680. for (i = 0; i < sz; i++) {
  681. drm_property_add_enum(rdev->mode_info.tv_std_property,
  682. i,
  683. radeon_tv_std_enum_list[i].type,
  684. radeon_tv_std_enum_list[i].name);
  685. }
  686. sz = ARRAY_SIZE(radeon_underscan_enum_list);
  687. rdev->mode_info.underscan_property =
  688. drm_property_create(rdev->ddev,
  689. DRM_MODE_PROP_ENUM,
  690. "underscan", sz);
  691. for (i = 0; i < sz; i++) {
  692. drm_property_add_enum(rdev->mode_info.underscan_property,
  693. i,
  694. radeon_underscan_enum_list[i].type,
  695. radeon_underscan_enum_list[i].name);
  696. }
  697. rdev->mode_info.underscan_hborder_property =
  698. drm_property_create(rdev->ddev,
  699. DRM_MODE_PROP_RANGE,
  700. "underscan hborder", 2);
  701. if (!rdev->mode_info.underscan_hborder_property)
  702. return -ENOMEM;
  703. rdev->mode_info.underscan_hborder_property->values[0] = 0;
  704. rdev->mode_info.underscan_hborder_property->values[1] = 128;
  705. rdev->mode_info.underscan_vborder_property =
  706. drm_property_create(rdev->ddev,
  707. DRM_MODE_PROP_RANGE,
  708. "underscan vborder", 2);
  709. if (!rdev->mode_info.underscan_vborder_property)
  710. return -ENOMEM;
  711. rdev->mode_info.underscan_vborder_property->values[0] = 0;
  712. rdev->mode_info.underscan_vborder_property->values[1] = 128;
  713. return 0;
  714. }
  715. void radeon_update_display_priority(struct radeon_device *rdev)
  716. {
  717. /* adjustment options for the display watermarks */
  718. if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
  719. /* set display priority to high for r3xx, rv515 chips
  720. * this avoids flickering due to underflow to the
  721. * display controllers during heavy acceleration.
  722. * Don't force high on rs4xx igp chips as it seems to
  723. * affect the sound card. See kernel bug 15982.
  724. */
  725. if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
  726. !(rdev->flags & RADEON_IS_IGP))
  727. rdev->disp_priority = 2;
  728. else
  729. rdev->disp_priority = 0;
  730. } else
  731. rdev->disp_priority = radeon_disp_priority;
  732. }
  733. int radeon_modeset_init(struct radeon_device *rdev)
  734. {
  735. int i;
  736. int ret;
  737. drm_mode_config_init(rdev->ddev);
  738. rdev->mode_info.mode_config_initialized = true;
  739. rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
  740. if (ASIC_IS_AVIVO(rdev)) {
  741. rdev->ddev->mode_config.max_width = 8192;
  742. rdev->ddev->mode_config.max_height = 8192;
  743. } else {
  744. rdev->ddev->mode_config.max_width = 4096;
  745. rdev->ddev->mode_config.max_height = 4096;
  746. }
  747. rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
  748. ret = radeon_modeset_create_props(rdev);
  749. if (ret) {
  750. return ret;
  751. }
  752. /* init i2c buses */
  753. radeon_i2c_init(rdev);
  754. /* check combios for a valid hardcoded EDID - Sun servers */
  755. if (!rdev->is_atom_bios) {
  756. /* check for hardcoded EDID in BIOS */
  757. radeon_combios_check_hardcoded_edid(rdev);
  758. }
  759. /* allocate crtcs */
  760. for (i = 0; i < rdev->num_crtc; i++) {
  761. radeon_crtc_init(rdev->ddev, i);
  762. }
  763. /* okay we should have all the bios connectors */
  764. ret = radeon_setup_enc_conn(rdev->ddev);
  765. if (!ret) {
  766. return ret;
  767. }
  768. /* initialize hpd */
  769. radeon_hpd_init(rdev);
  770. /* Initialize power management */
  771. radeon_pm_init(rdev);
  772. radeon_fbdev_init(rdev);
  773. drm_kms_helper_poll_init(rdev->ddev);
  774. return 0;
  775. }
  776. void radeon_modeset_fini(struct radeon_device *rdev)
  777. {
  778. radeon_fbdev_fini(rdev);
  779. kfree(rdev->mode_info.bios_hardcoded_edid);
  780. radeon_pm_fini(rdev);
  781. if (rdev->mode_info.mode_config_initialized) {
  782. drm_kms_helper_poll_fini(rdev->ddev);
  783. radeon_hpd_fini(rdev);
  784. drm_mode_config_cleanup(rdev->ddev);
  785. rdev->mode_info.mode_config_initialized = false;
  786. }
  787. /* free i2c buses */
  788. radeon_i2c_fini(rdev);
  789. }
  790. static bool is_hdtv_mode(struct drm_display_mode *mode)
  791. {
  792. /* try and guess if this is a tv or a monitor */
  793. if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
  794. (mode->vdisplay == 576) || /* 576p */
  795. (mode->vdisplay == 720) || /* 720p */
  796. (mode->vdisplay == 1080)) /* 1080p */
  797. return true;
  798. else
  799. return false;
  800. }
  801. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  802. struct drm_display_mode *mode,
  803. struct drm_display_mode *adjusted_mode)
  804. {
  805. struct drm_device *dev = crtc->dev;
  806. struct radeon_device *rdev = dev->dev_private;
  807. struct drm_encoder *encoder;
  808. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  809. struct radeon_encoder *radeon_encoder;
  810. struct drm_connector *connector;
  811. struct radeon_connector *radeon_connector;
  812. bool first = true;
  813. u32 src_v = 1, dst_v = 1;
  814. u32 src_h = 1, dst_h = 1;
  815. radeon_crtc->h_border = 0;
  816. radeon_crtc->v_border = 0;
  817. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  818. if (encoder->crtc != crtc)
  819. continue;
  820. radeon_encoder = to_radeon_encoder(encoder);
  821. connector = radeon_get_connector_for_encoder(encoder);
  822. radeon_connector = to_radeon_connector(connector);
  823. if (first) {
  824. /* set scaling */
  825. if (radeon_encoder->rmx_type == RMX_OFF)
  826. radeon_crtc->rmx_type = RMX_OFF;
  827. else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
  828. mode->vdisplay < radeon_encoder->native_mode.vdisplay)
  829. radeon_crtc->rmx_type = radeon_encoder->rmx_type;
  830. else
  831. radeon_crtc->rmx_type = RMX_OFF;
  832. /* copy native mode */
  833. memcpy(&radeon_crtc->native_mode,
  834. &radeon_encoder->native_mode,
  835. sizeof(struct drm_display_mode));
  836. src_v = crtc->mode.vdisplay;
  837. dst_v = radeon_crtc->native_mode.vdisplay;
  838. src_h = crtc->mode.hdisplay;
  839. dst_h = radeon_crtc->native_mode.hdisplay;
  840. /* fix up for overscan on hdmi */
  841. if (ASIC_IS_AVIVO(rdev) &&
  842. (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
  843. ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
  844. ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
  845. drm_detect_hdmi_monitor(radeon_connector->edid) &&
  846. is_hdtv_mode(mode)))) {
  847. if (radeon_encoder->underscan_hborder != 0)
  848. radeon_crtc->h_border = radeon_encoder->underscan_hborder;
  849. else
  850. radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
  851. if (radeon_encoder->underscan_vborder != 0)
  852. radeon_crtc->v_border = radeon_encoder->underscan_vborder;
  853. else
  854. radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
  855. radeon_crtc->rmx_type = RMX_FULL;
  856. src_v = crtc->mode.vdisplay;
  857. dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
  858. src_h = crtc->mode.hdisplay;
  859. dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
  860. }
  861. first = false;
  862. } else {
  863. if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
  864. /* WARNING: Right now this can't happen but
  865. * in the future we need to check that scaling
  866. * are consistent across different encoder
  867. * (ie all encoder can work with the same
  868. * scaling).
  869. */
  870. DRM_ERROR("Scaling not consistent across encoder.\n");
  871. return false;
  872. }
  873. }
  874. }
  875. if (radeon_crtc->rmx_type != RMX_OFF) {
  876. fixed20_12 a, b;
  877. a.full = dfixed_const(src_v);
  878. b.full = dfixed_const(dst_v);
  879. radeon_crtc->vsc.full = dfixed_div(a, b);
  880. a.full = dfixed_const(src_h);
  881. b.full = dfixed_const(dst_h);
  882. radeon_crtc->hsc.full = dfixed_div(a, b);
  883. } else {
  884. radeon_crtc->vsc.full = dfixed_const(1);
  885. radeon_crtc->hsc.full = dfixed_const(1);
  886. }
  887. return true;
  888. }
  889. /*
  890. * Retrieve current video scanout position of crtc on a given gpu.
  891. *
  892. * \param rdev Device to query.
  893. * \param crtc Crtc to query.
  894. * \param *vpos Location where vertical scanout position should be stored.
  895. * \param *hpos Location where horizontal scanout position should go.
  896. *
  897. * Returns vpos as a positive number while in active scanout area.
  898. * Returns vpos as a negative number inside vblank, counting the number
  899. * of scanlines to go until end of vblank, e.g., -1 means "one scanline
  900. * until start of active scanout / end of vblank."
  901. *
  902. * \return Flags, or'ed together as follows:
  903. *
  904. * RADEON_SCANOUTPOS_VALID = Query successfull.
  905. * RADEON_SCANOUTPOS_INVBL = Inside vblank.
  906. * RADEON_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
  907. * this flag means that returned position may be offset by a constant but
  908. * unknown small number of scanlines wrt. real scanout position.
  909. *
  910. */
  911. int radeon_get_crtc_scanoutpos(struct radeon_device *rdev, int crtc, int *vpos, int *hpos)
  912. {
  913. u32 stat_crtc = 0, vbl = 0, position = 0;
  914. int vbl_start, vbl_end, vtotal, ret = 0;
  915. bool in_vbl = true;
  916. if (ASIC_IS_DCE4(rdev)) {
  917. if (crtc == 0) {
  918. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  919. EVERGREEN_CRTC0_REGISTER_OFFSET);
  920. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  921. EVERGREEN_CRTC0_REGISTER_OFFSET);
  922. ret |= RADEON_SCANOUTPOS_VALID;
  923. }
  924. if (crtc == 1) {
  925. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  926. EVERGREEN_CRTC1_REGISTER_OFFSET);
  927. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  928. EVERGREEN_CRTC1_REGISTER_OFFSET);
  929. ret |= RADEON_SCANOUTPOS_VALID;
  930. }
  931. if (crtc == 2) {
  932. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  933. EVERGREEN_CRTC2_REGISTER_OFFSET);
  934. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  935. EVERGREEN_CRTC2_REGISTER_OFFSET);
  936. ret |= RADEON_SCANOUTPOS_VALID;
  937. }
  938. if (crtc == 3) {
  939. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  940. EVERGREEN_CRTC3_REGISTER_OFFSET);
  941. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  942. EVERGREEN_CRTC3_REGISTER_OFFSET);
  943. ret |= RADEON_SCANOUTPOS_VALID;
  944. }
  945. if (crtc == 4) {
  946. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  947. EVERGREEN_CRTC4_REGISTER_OFFSET);
  948. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  949. EVERGREEN_CRTC4_REGISTER_OFFSET);
  950. ret |= RADEON_SCANOUTPOS_VALID;
  951. }
  952. if (crtc == 5) {
  953. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  954. EVERGREEN_CRTC5_REGISTER_OFFSET);
  955. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  956. EVERGREEN_CRTC5_REGISTER_OFFSET);
  957. ret |= RADEON_SCANOUTPOS_VALID;
  958. }
  959. } else if (ASIC_IS_AVIVO(rdev)) {
  960. if (crtc == 0) {
  961. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
  962. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
  963. ret |= RADEON_SCANOUTPOS_VALID;
  964. }
  965. if (crtc == 1) {
  966. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
  967. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
  968. ret |= RADEON_SCANOUTPOS_VALID;
  969. }
  970. } else {
  971. /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
  972. if (crtc == 0) {
  973. /* Assume vbl_end == 0, get vbl_start from
  974. * upper 16 bits.
  975. */
  976. vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
  977. RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
  978. /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
  979. position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  980. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  981. if (!(stat_crtc & 1))
  982. in_vbl = false;
  983. ret |= RADEON_SCANOUTPOS_VALID;
  984. }
  985. if (crtc == 1) {
  986. vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
  987. RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
  988. position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  989. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  990. if (!(stat_crtc & 1))
  991. in_vbl = false;
  992. ret |= RADEON_SCANOUTPOS_VALID;
  993. }
  994. }
  995. /* Decode into vertical and horizontal scanout position. */
  996. *vpos = position & 0x1fff;
  997. *hpos = (position >> 16) & 0x1fff;
  998. /* Valid vblank area boundaries from gpu retrieved? */
  999. if (vbl > 0) {
  1000. /* Yes: Decode. */
  1001. ret |= RADEON_SCANOUTPOS_ACCURATE;
  1002. vbl_start = vbl & 0x1fff;
  1003. vbl_end = (vbl >> 16) & 0x1fff;
  1004. }
  1005. else {
  1006. /* No: Fake something reasonable which gives at least ok results. */
  1007. vbl_start = rdev->mode_info.crtcs[crtc]->base.mode.crtc_vdisplay;
  1008. vbl_end = 0;
  1009. }
  1010. /* Test scanout position against vblank region. */
  1011. if ((*vpos < vbl_start) && (*vpos >= vbl_end))
  1012. in_vbl = false;
  1013. /* Check if inside vblank area and apply corrective offsets:
  1014. * vpos will then be >=0 in video scanout area, but negative
  1015. * within vblank area, counting down the number of lines until
  1016. * start of scanout.
  1017. */
  1018. /* Inside "upper part" of vblank area? Apply corrective offset if so: */
  1019. if (in_vbl && (*vpos >= vbl_start)) {
  1020. vtotal = rdev->mode_info.crtcs[crtc]->base.mode.crtc_vtotal;
  1021. *vpos = *vpos - vtotal;
  1022. }
  1023. /* Correct for shifted end of vbl at vbl_end. */
  1024. *vpos = *vpos - vbl_end;
  1025. /* In vblank? */
  1026. if (in_vbl)
  1027. ret |= RADEON_SCANOUTPOS_INVBL;
  1028. return ret;
  1029. }