r600_cs.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u32 cb_color_bo_offset[8];
  51. struct radeon_bo *cb_color_frag_bo[8];
  52. struct radeon_bo *cb_color_tile_bo[8];
  53. u32 cb_color_info[8];
  54. u32 cb_color_size_idx[8];
  55. u32 cb_target_mask;
  56. u32 cb_shader_mask;
  57. u32 cb_color_size[8];
  58. u32 vgt_strmout_en;
  59. u32 vgt_strmout_buffer_en;
  60. u32 db_depth_control;
  61. u32 db_depth_info;
  62. u32 db_depth_size_idx;
  63. u32 db_depth_view;
  64. u32 db_depth_size;
  65. u32 db_offset;
  66. struct radeon_bo *db_bo;
  67. };
  68. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  69. {
  70. switch (format) {
  71. case V_038004_COLOR_8:
  72. case V_038004_COLOR_4_4:
  73. case V_038004_COLOR_3_3_2:
  74. case V_038004_FMT_1:
  75. *bpe = 1;
  76. break;
  77. case V_038004_COLOR_16:
  78. case V_038004_COLOR_16_FLOAT:
  79. case V_038004_COLOR_8_8:
  80. case V_038004_COLOR_5_6_5:
  81. case V_038004_COLOR_6_5_5:
  82. case V_038004_COLOR_1_5_5_5:
  83. case V_038004_COLOR_4_4_4_4:
  84. case V_038004_COLOR_5_5_5_1:
  85. *bpe = 2;
  86. break;
  87. case V_038004_FMT_8_8_8:
  88. *bpe = 3;
  89. break;
  90. case V_038004_COLOR_32:
  91. case V_038004_COLOR_32_FLOAT:
  92. case V_038004_COLOR_16_16:
  93. case V_038004_COLOR_16_16_FLOAT:
  94. case V_038004_COLOR_8_24:
  95. case V_038004_COLOR_8_24_FLOAT:
  96. case V_038004_COLOR_24_8:
  97. case V_038004_COLOR_24_8_FLOAT:
  98. case V_038004_COLOR_10_11_11:
  99. case V_038004_COLOR_10_11_11_FLOAT:
  100. case V_038004_COLOR_11_11_10:
  101. case V_038004_COLOR_11_11_10_FLOAT:
  102. case V_038004_COLOR_2_10_10_10:
  103. case V_038004_COLOR_8_8_8_8:
  104. case V_038004_COLOR_10_10_10_2:
  105. case V_038004_FMT_5_9_9_9_SHAREDEXP:
  106. case V_038004_FMT_32_AS_8:
  107. case V_038004_FMT_32_AS_8_8:
  108. *bpe = 4;
  109. break;
  110. case V_038004_COLOR_X24_8_32_FLOAT:
  111. case V_038004_COLOR_32_32:
  112. case V_038004_COLOR_32_32_FLOAT:
  113. case V_038004_COLOR_16_16_16_16:
  114. case V_038004_COLOR_16_16_16_16_FLOAT:
  115. *bpe = 8;
  116. break;
  117. case V_038004_FMT_16_16_16:
  118. case V_038004_FMT_16_16_16_FLOAT:
  119. *bpe = 6;
  120. break;
  121. case V_038004_FMT_32_32_32:
  122. case V_038004_FMT_32_32_32_FLOAT:
  123. *bpe = 12;
  124. break;
  125. case V_038004_COLOR_32_32_32_32:
  126. case V_038004_COLOR_32_32_32_32_FLOAT:
  127. *bpe = 16;
  128. break;
  129. case V_038004_FMT_GB_GR:
  130. case V_038004_FMT_BG_RG:
  131. case V_038004_COLOR_INVALID:
  132. default:
  133. *bpe = 16;
  134. return -EINVAL;
  135. }
  136. return 0;
  137. }
  138. static void r600_cs_track_init(struct r600_cs_track *track)
  139. {
  140. int i;
  141. /* assume DX9 mode */
  142. track->sq_config = DX9_CONSTS;
  143. for (i = 0; i < 8; i++) {
  144. track->cb_color_base_last[i] = 0;
  145. track->cb_color_size[i] = 0;
  146. track->cb_color_size_idx[i] = 0;
  147. track->cb_color_info[i] = 0;
  148. track->cb_color_bo[i] = NULL;
  149. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  150. }
  151. track->cb_target_mask = 0xFFFFFFFF;
  152. track->cb_shader_mask = 0xFFFFFFFF;
  153. track->db_bo = NULL;
  154. /* assume the biggest format and that htile is enabled */
  155. track->db_depth_info = 7 | (1 << 25);
  156. track->db_depth_view = 0xFFFFC000;
  157. track->db_depth_size = 0xFFFFFFFF;
  158. track->db_depth_size_idx = 0;
  159. track->db_depth_control = 0xFFFFFFFF;
  160. }
  161. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  162. {
  163. struct r600_cs_track *track = p->track;
  164. u32 bpe = 0, pitch, slice_tile_max, size, tmp, height, pitch_align;
  165. volatile u32 *ib = p->ib->ptr;
  166. unsigned array_mode;
  167. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  168. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  169. return -EINVAL;
  170. }
  171. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  172. if (r600_bpe_from_format(&bpe, G_0280A0_FORMAT(track->cb_color_info[i]))) {
  173. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  174. __func__, __LINE__, G_0280A0_FORMAT(track->cb_color_info[i]),
  175. i, track->cb_color_info[i]);
  176. return -EINVAL;
  177. }
  178. /* pitch is the number of 8x8 tiles per row */
  179. pitch = G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1;
  180. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  181. slice_tile_max *= 64;
  182. height = slice_tile_max / (pitch * 8);
  183. if (height > 8192)
  184. height = 8192;
  185. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  186. switch (array_mode) {
  187. case V_0280A0_ARRAY_LINEAR_GENERAL:
  188. /* technically height & 0x7 */
  189. break;
  190. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  191. pitch_align = max((u32)64, (u32)(track->group_size / bpe)) / 8;
  192. if (!IS_ALIGNED(pitch, pitch_align)) {
  193. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  194. __func__, __LINE__, pitch);
  195. return -EINVAL;
  196. }
  197. if (!IS_ALIGNED(height, 8)) {
  198. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  199. __func__, __LINE__, height);
  200. return -EINVAL;
  201. }
  202. break;
  203. case V_0280A0_ARRAY_1D_TILED_THIN1:
  204. pitch_align = max((u32)8, (u32)(track->group_size / (8 * bpe * track->nsamples))) / 8;
  205. if (!IS_ALIGNED(pitch, pitch_align)) {
  206. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  207. __func__, __LINE__, pitch);
  208. return -EINVAL;
  209. }
  210. /* avoid breaking userspace */
  211. if (height > 7)
  212. height &= ~0x7;
  213. if (!IS_ALIGNED(height, 8)) {
  214. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  215. __func__, __LINE__, height);
  216. return -EINVAL;
  217. }
  218. break;
  219. case V_0280A0_ARRAY_2D_TILED_THIN1:
  220. pitch_align = max((u32)track->nbanks,
  221. (u32)(((track->group_size / 8) / (bpe * track->nsamples)) * track->nbanks)) / 8;
  222. if (!IS_ALIGNED(pitch, pitch_align)) {
  223. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  224. __func__, __LINE__, pitch);
  225. return -EINVAL;
  226. }
  227. if (!IS_ALIGNED((height / 8), track->npipes)) {
  228. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  229. __func__, __LINE__, height);
  230. return -EINVAL;
  231. }
  232. break;
  233. default:
  234. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  235. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  236. track->cb_color_info[i]);
  237. return -EINVAL;
  238. }
  239. /* check offset */
  240. tmp = height * pitch * 8 * bpe;
  241. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  242. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  243. /* the initial DDX does bad things with the CB size occasionally */
  244. /* it rounds up height too far for slice tile max but the BO is smaller */
  245. tmp = (height - 7) * 8 * bpe;
  246. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  247. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  248. return -EINVAL;
  249. }
  250. } else {
  251. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  252. return -EINVAL;
  253. }
  254. }
  255. if (!IS_ALIGNED(track->cb_color_bo_offset[i], track->group_size)) {
  256. dev_warn(p->dev, "%s offset[%d] %d not aligned\n", __func__, i, track->cb_color_bo_offset[i]);
  257. return -EINVAL;
  258. }
  259. /* limit max tile */
  260. tmp = (height * pitch * 8) >> 6;
  261. if (tmp < slice_tile_max)
  262. slice_tile_max = tmp;
  263. tmp = S_028060_PITCH_TILE_MAX(pitch - 1) |
  264. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  265. ib[track->cb_color_size_idx[i]] = tmp;
  266. return 0;
  267. }
  268. static int r600_cs_track_check(struct radeon_cs_parser *p)
  269. {
  270. struct r600_cs_track *track = p->track;
  271. u32 tmp;
  272. int r, i;
  273. volatile u32 *ib = p->ib->ptr;
  274. /* on legacy kernel we don't perform advanced check */
  275. if (p->rdev == NULL)
  276. return 0;
  277. /* we don't support out buffer yet */
  278. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  279. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  280. return -EINVAL;
  281. }
  282. /* check that we have a cb for each enabled target, we don't check
  283. * shader_mask because it seems mesa isn't always setting it :(
  284. */
  285. tmp = track->cb_target_mask;
  286. for (i = 0; i < 8; i++) {
  287. if ((tmp >> (i * 4)) & 0xF) {
  288. /* at least one component is enabled */
  289. if (track->cb_color_bo[i] == NULL) {
  290. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  291. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  292. return -EINVAL;
  293. }
  294. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  295. r = r600_cs_track_validate_cb(p, i);
  296. if (r)
  297. return r;
  298. }
  299. }
  300. /* Check depth buffer */
  301. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  302. G_028800_Z_ENABLE(track->db_depth_control)) {
  303. u32 nviews, bpe, ntiles, pitch, pitch_align, height, size, slice_tile_max;
  304. if (track->db_bo == NULL) {
  305. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  306. return -EINVAL;
  307. }
  308. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  309. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  310. return -EINVAL;
  311. }
  312. switch (G_028010_FORMAT(track->db_depth_info)) {
  313. case V_028010_DEPTH_16:
  314. bpe = 2;
  315. break;
  316. case V_028010_DEPTH_X8_24:
  317. case V_028010_DEPTH_8_24:
  318. case V_028010_DEPTH_X8_24_FLOAT:
  319. case V_028010_DEPTH_8_24_FLOAT:
  320. case V_028010_DEPTH_32_FLOAT:
  321. bpe = 4;
  322. break;
  323. case V_028010_DEPTH_X24_8_32_FLOAT:
  324. bpe = 8;
  325. break;
  326. default:
  327. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  328. return -EINVAL;
  329. }
  330. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  331. if (!track->db_depth_size_idx) {
  332. dev_warn(p->dev, "z/stencil buffer size not set\n");
  333. return -EINVAL;
  334. }
  335. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  336. tmp = (tmp / bpe) >> 6;
  337. if (!tmp) {
  338. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  339. track->db_depth_size, bpe, track->db_offset,
  340. radeon_bo_size(track->db_bo));
  341. return -EINVAL;
  342. }
  343. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  344. } else {
  345. size = radeon_bo_size(track->db_bo);
  346. pitch = G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1;
  347. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  348. slice_tile_max *= 64;
  349. height = slice_tile_max / (pitch * 8);
  350. if (height > 8192)
  351. height = 8192;
  352. switch (G_028010_ARRAY_MODE(track->db_depth_info)) {
  353. case V_028010_ARRAY_1D_TILED_THIN1:
  354. pitch_align = (max((u32)8, (u32)(track->group_size / (8 * bpe))) / 8);
  355. if (!IS_ALIGNED(pitch, pitch_align)) {
  356. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  357. __func__, __LINE__, pitch);
  358. return -EINVAL;
  359. }
  360. /* don't break userspace */
  361. height &= ~0x7;
  362. if (!IS_ALIGNED(height, 8)) {
  363. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  364. __func__, __LINE__, height);
  365. return -EINVAL;
  366. }
  367. break;
  368. case V_028010_ARRAY_2D_TILED_THIN1:
  369. pitch_align = max((u32)track->nbanks,
  370. (u32)(((track->group_size / 8) / bpe) * track->nbanks)) / 8;
  371. if (!IS_ALIGNED(pitch, pitch_align)) {
  372. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  373. __func__, __LINE__, pitch);
  374. return -EINVAL;
  375. }
  376. if (!IS_ALIGNED((height / 8), track->npipes)) {
  377. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  378. __func__, __LINE__, height);
  379. return -EINVAL;
  380. }
  381. break;
  382. default:
  383. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  384. G_028010_ARRAY_MODE(track->db_depth_info),
  385. track->db_depth_info);
  386. return -EINVAL;
  387. }
  388. if (!IS_ALIGNED(track->db_offset, track->group_size)) {
  389. dev_warn(p->dev, "%s offset[%d] %d not aligned\n", __func__, i, track->db_offset);
  390. return -EINVAL;
  391. }
  392. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  393. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  394. tmp = ntiles * bpe * 64 * nviews;
  395. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  396. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %d -> %d have %ld)\n",
  397. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  398. radeon_bo_size(track->db_bo));
  399. return -EINVAL;
  400. }
  401. }
  402. }
  403. return 0;
  404. }
  405. /**
  406. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  407. * @parser: parser structure holding parsing context.
  408. * @pkt: where to store packet informations
  409. *
  410. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  411. * if packet is bigger than remaining ib size. or if packets is unknown.
  412. **/
  413. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  414. struct radeon_cs_packet *pkt,
  415. unsigned idx)
  416. {
  417. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  418. uint32_t header;
  419. if (idx >= ib_chunk->length_dw) {
  420. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  421. idx, ib_chunk->length_dw);
  422. return -EINVAL;
  423. }
  424. header = radeon_get_ib_value(p, idx);
  425. pkt->idx = idx;
  426. pkt->type = CP_PACKET_GET_TYPE(header);
  427. pkt->count = CP_PACKET_GET_COUNT(header);
  428. pkt->one_reg_wr = 0;
  429. switch (pkt->type) {
  430. case PACKET_TYPE0:
  431. pkt->reg = CP_PACKET0_GET_REG(header);
  432. break;
  433. case PACKET_TYPE3:
  434. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  435. break;
  436. case PACKET_TYPE2:
  437. pkt->count = -1;
  438. break;
  439. default:
  440. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  441. return -EINVAL;
  442. }
  443. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  444. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  445. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  446. return -EINVAL;
  447. }
  448. return 0;
  449. }
  450. /**
  451. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  452. * @parser: parser structure holding parsing context.
  453. * @data: pointer to relocation data
  454. * @offset_start: starting offset
  455. * @offset_mask: offset mask (to align start offset on)
  456. * @reloc: reloc informations
  457. *
  458. * Check next packet is relocation packet3, do bo validation and compute
  459. * GPU offset using the provided start.
  460. **/
  461. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  462. struct radeon_cs_reloc **cs_reloc)
  463. {
  464. struct radeon_cs_chunk *relocs_chunk;
  465. struct radeon_cs_packet p3reloc;
  466. unsigned idx;
  467. int r;
  468. if (p->chunk_relocs_idx == -1) {
  469. DRM_ERROR("No relocation chunk !\n");
  470. return -EINVAL;
  471. }
  472. *cs_reloc = NULL;
  473. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  474. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  475. if (r) {
  476. return r;
  477. }
  478. p->idx += p3reloc.count + 2;
  479. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  480. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  481. p3reloc.idx);
  482. return -EINVAL;
  483. }
  484. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  485. if (idx >= relocs_chunk->length_dw) {
  486. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  487. idx, relocs_chunk->length_dw);
  488. return -EINVAL;
  489. }
  490. /* FIXME: we assume reloc size is 4 dwords */
  491. *cs_reloc = p->relocs_ptr[(idx / 4)];
  492. return 0;
  493. }
  494. /**
  495. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  496. * @parser: parser structure holding parsing context.
  497. * @data: pointer to relocation data
  498. * @offset_start: starting offset
  499. * @offset_mask: offset mask (to align start offset on)
  500. * @reloc: reloc informations
  501. *
  502. * Check next packet is relocation packet3, do bo validation and compute
  503. * GPU offset using the provided start.
  504. **/
  505. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  506. struct radeon_cs_reloc **cs_reloc)
  507. {
  508. struct radeon_cs_chunk *relocs_chunk;
  509. struct radeon_cs_packet p3reloc;
  510. unsigned idx;
  511. int r;
  512. if (p->chunk_relocs_idx == -1) {
  513. DRM_ERROR("No relocation chunk !\n");
  514. return -EINVAL;
  515. }
  516. *cs_reloc = NULL;
  517. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  518. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  519. if (r) {
  520. return r;
  521. }
  522. p->idx += p3reloc.count + 2;
  523. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  524. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  525. p3reloc.idx);
  526. return -EINVAL;
  527. }
  528. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  529. if (idx >= relocs_chunk->length_dw) {
  530. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  531. idx, relocs_chunk->length_dw);
  532. return -EINVAL;
  533. }
  534. *cs_reloc = p->relocs;
  535. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  536. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  537. return 0;
  538. }
  539. /**
  540. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  541. * @parser: parser structure holding parsing context.
  542. *
  543. * Check next packet is relocation packet3, do bo validation and compute
  544. * GPU offset using the provided start.
  545. **/
  546. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  547. {
  548. struct radeon_cs_packet p3reloc;
  549. int r;
  550. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  551. if (r) {
  552. return 0;
  553. }
  554. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  555. return 0;
  556. }
  557. return 1;
  558. }
  559. /**
  560. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  561. * @parser: parser structure holding parsing context.
  562. *
  563. * Userspace sends a special sequence for VLINE waits.
  564. * PACKET0 - VLINE_START_END + value
  565. * PACKET3 - WAIT_REG_MEM poll vline status reg
  566. * RELOC (P3) - crtc_id in reloc.
  567. *
  568. * This function parses this and relocates the VLINE START END
  569. * and WAIT_REG_MEM packets to the correct crtc.
  570. * It also detects a switched off crtc and nulls out the
  571. * wait in that case.
  572. */
  573. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  574. {
  575. struct drm_mode_object *obj;
  576. struct drm_crtc *crtc;
  577. struct radeon_crtc *radeon_crtc;
  578. struct radeon_cs_packet p3reloc, wait_reg_mem;
  579. int crtc_id;
  580. int r;
  581. uint32_t header, h_idx, reg, wait_reg_mem_info;
  582. volatile uint32_t *ib;
  583. ib = p->ib->ptr;
  584. /* parse the WAIT_REG_MEM */
  585. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  586. if (r)
  587. return r;
  588. /* check its a WAIT_REG_MEM */
  589. if (wait_reg_mem.type != PACKET_TYPE3 ||
  590. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  591. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  592. r = -EINVAL;
  593. return r;
  594. }
  595. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  596. /* bit 4 is reg (0) or mem (1) */
  597. if (wait_reg_mem_info & 0x10) {
  598. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  599. r = -EINVAL;
  600. return r;
  601. }
  602. /* waiting for value to be equal */
  603. if ((wait_reg_mem_info & 0x7) != 0x3) {
  604. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  605. r = -EINVAL;
  606. return r;
  607. }
  608. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  609. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  610. r = -EINVAL;
  611. return r;
  612. }
  613. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  614. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  615. r = -EINVAL;
  616. return r;
  617. }
  618. /* jump over the NOP */
  619. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  620. if (r)
  621. return r;
  622. h_idx = p->idx - 2;
  623. p->idx += wait_reg_mem.count + 2;
  624. p->idx += p3reloc.count + 2;
  625. header = radeon_get_ib_value(p, h_idx);
  626. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  627. reg = CP_PACKET0_GET_REG(header);
  628. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  629. if (!obj) {
  630. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  631. r = -EINVAL;
  632. goto out;
  633. }
  634. crtc = obj_to_crtc(obj);
  635. radeon_crtc = to_radeon_crtc(crtc);
  636. crtc_id = radeon_crtc->crtc_id;
  637. if (!crtc->enabled) {
  638. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  639. ib[h_idx + 2] = PACKET2(0);
  640. ib[h_idx + 3] = PACKET2(0);
  641. ib[h_idx + 4] = PACKET2(0);
  642. ib[h_idx + 5] = PACKET2(0);
  643. ib[h_idx + 6] = PACKET2(0);
  644. ib[h_idx + 7] = PACKET2(0);
  645. ib[h_idx + 8] = PACKET2(0);
  646. } else if (crtc_id == 1) {
  647. switch (reg) {
  648. case AVIVO_D1MODE_VLINE_START_END:
  649. header &= ~R600_CP_PACKET0_REG_MASK;
  650. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  651. break;
  652. default:
  653. DRM_ERROR("unknown crtc reloc\n");
  654. r = -EINVAL;
  655. goto out;
  656. }
  657. ib[h_idx] = header;
  658. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  659. }
  660. out:
  661. return r;
  662. }
  663. static int r600_packet0_check(struct radeon_cs_parser *p,
  664. struct radeon_cs_packet *pkt,
  665. unsigned idx, unsigned reg)
  666. {
  667. int r;
  668. switch (reg) {
  669. case AVIVO_D1MODE_VLINE_START_END:
  670. r = r600_cs_packet_parse_vline(p);
  671. if (r) {
  672. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  673. idx, reg);
  674. return r;
  675. }
  676. break;
  677. default:
  678. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  679. reg, idx);
  680. return -EINVAL;
  681. }
  682. return 0;
  683. }
  684. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  685. struct radeon_cs_packet *pkt)
  686. {
  687. unsigned reg, i;
  688. unsigned idx;
  689. int r;
  690. idx = pkt->idx + 1;
  691. reg = pkt->reg;
  692. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  693. r = r600_packet0_check(p, pkt, idx, reg);
  694. if (r) {
  695. return r;
  696. }
  697. }
  698. return 0;
  699. }
  700. /**
  701. * r600_cs_check_reg() - check if register is authorized or not
  702. * @parser: parser structure holding parsing context
  703. * @reg: register we are testing
  704. * @idx: index into the cs buffer
  705. *
  706. * This function will test against r600_reg_safe_bm and return 0
  707. * if register is safe. If register is not flag as safe this function
  708. * will test it against a list of register needind special handling.
  709. */
  710. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  711. {
  712. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  713. struct radeon_cs_reloc *reloc;
  714. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  715. u32 m, i, tmp, *ib;
  716. int r;
  717. i = (reg >> 7);
  718. if (i > last_reg) {
  719. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  720. return -EINVAL;
  721. }
  722. m = 1 << ((reg >> 2) & 31);
  723. if (!(r600_reg_safe_bm[i] & m))
  724. return 0;
  725. ib = p->ib->ptr;
  726. switch (reg) {
  727. /* force following reg to 0 in an attemp to disable out buffer
  728. * which will need us to better understand how it works to perform
  729. * security check on it (Jerome)
  730. */
  731. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  732. case R_008C44_SQ_ESGS_RING_SIZE:
  733. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  734. case R_008C54_SQ_ESTMP_RING_SIZE:
  735. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  736. case R_008C74_SQ_FBUF_RING_SIZE:
  737. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  738. case R_008C5C_SQ_GSTMP_RING_SIZE:
  739. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  740. case R_008C4C_SQ_GSVS_RING_SIZE:
  741. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  742. case R_008C6C_SQ_PSTMP_RING_SIZE:
  743. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  744. case R_008C7C_SQ_REDUC_RING_SIZE:
  745. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  746. case R_008C64_SQ_VSTMP_RING_SIZE:
  747. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  748. /* get value to populate the IB don't remove */
  749. tmp =radeon_get_ib_value(p, idx);
  750. ib[idx] = 0;
  751. break;
  752. case SQ_CONFIG:
  753. track->sq_config = radeon_get_ib_value(p, idx);
  754. break;
  755. case R_028800_DB_DEPTH_CONTROL:
  756. track->db_depth_control = radeon_get_ib_value(p, idx);
  757. break;
  758. case R_028010_DB_DEPTH_INFO:
  759. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  760. r = r600_cs_packet_next_reloc(p, &reloc);
  761. if (r) {
  762. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  763. "0x%04X\n", reg);
  764. return -EINVAL;
  765. }
  766. track->db_depth_info = radeon_get_ib_value(p, idx);
  767. ib[idx] &= C_028010_ARRAY_MODE;
  768. track->db_depth_info &= C_028010_ARRAY_MODE;
  769. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  770. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  771. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  772. } else {
  773. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  774. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  775. }
  776. } else
  777. track->db_depth_info = radeon_get_ib_value(p, idx);
  778. break;
  779. case R_028004_DB_DEPTH_VIEW:
  780. track->db_depth_view = radeon_get_ib_value(p, idx);
  781. break;
  782. case R_028000_DB_DEPTH_SIZE:
  783. track->db_depth_size = radeon_get_ib_value(p, idx);
  784. track->db_depth_size_idx = idx;
  785. break;
  786. case R_028AB0_VGT_STRMOUT_EN:
  787. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  788. break;
  789. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  790. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  791. break;
  792. case R_028238_CB_TARGET_MASK:
  793. track->cb_target_mask = radeon_get_ib_value(p, idx);
  794. break;
  795. case R_02823C_CB_SHADER_MASK:
  796. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  797. break;
  798. case R_028C04_PA_SC_AA_CONFIG:
  799. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  800. track->nsamples = 1 << tmp;
  801. break;
  802. case R_0280A0_CB_COLOR0_INFO:
  803. case R_0280A4_CB_COLOR1_INFO:
  804. case R_0280A8_CB_COLOR2_INFO:
  805. case R_0280AC_CB_COLOR3_INFO:
  806. case R_0280B0_CB_COLOR4_INFO:
  807. case R_0280B4_CB_COLOR5_INFO:
  808. case R_0280B8_CB_COLOR6_INFO:
  809. case R_0280BC_CB_COLOR7_INFO:
  810. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  811. r = r600_cs_packet_next_reloc(p, &reloc);
  812. if (r) {
  813. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  814. return -EINVAL;
  815. }
  816. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  817. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  818. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  819. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  820. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  821. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  822. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  823. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  824. }
  825. } else {
  826. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  827. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  828. }
  829. break;
  830. case R_028060_CB_COLOR0_SIZE:
  831. case R_028064_CB_COLOR1_SIZE:
  832. case R_028068_CB_COLOR2_SIZE:
  833. case R_02806C_CB_COLOR3_SIZE:
  834. case R_028070_CB_COLOR4_SIZE:
  835. case R_028074_CB_COLOR5_SIZE:
  836. case R_028078_CB_COLOR6_SIZE:
  837. case R_02807C_CB_COLOR7_SIZE:
  838. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  839. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  840. track->cb_color_size_idx[tmp] = idx;
  841. break;
  842. /* This register were added late, there is userspace
  843. * which does provide relocation for those but set
  844. * 0 offset. In order to avoid breaking old userspace
  845. * we detect this and set address to point to last
  846. * CB_COLOR0_BASE, note that if userspace doesn't set
  847. * CB_COLOR0_BASE before this register we will report
  848. * error. Old userspace always set CB_COLOR0_BASE
  849. * before any of this.
  850. */
  851. case R_0280E0_CB_COLOR0_FRAG:
  852. case R_0280E4_CB_COLOR1_FRAG:
  853. case R_0280E8_CB_COLOR2_FRAG:
  854. case R_0280EC_CB_COLOR3_FRAG:
  855. case R_0280F0_CB_COLOR4_FRAG:
  856. case R_0280F4_CB_COLOR5_FRAG:
  857. case R_0280F8_CB_COLOR6_FRAG:
  858. case R_0280FC_CB_COLOR7_FRAG:
  859. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  860. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  861. if (!track->cb_color_base_last[tmp]) {
  862. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  863. return -EINVAL;
  864. }
  865. ib[idx] = track->cb_color_base_last[tmp];
  866. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  867. } else {
  868. r = r600_cs_packet_next_reloc(p, &reloc);
  869. if (r) {
  870. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  871. return -EINVAL;
  872. }
  873. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  874. track->cb_color_frag_bo[tmp] = reloc->robj;
  875. }
  876. break;
  877. case R_0280C0_CB_COLOR0_TILE:
  878. case R_0280C4_CB_COLOR1_TILE:
  879. case R_0280C8_CB_COLOR2_TILE:
  880. case R_0280CC_CB_COLOR3_TILE:
  881. case R_0280D0_CB_COLOR4_TILE:
  882. case R_0280D4_CB_COLOR5_TILE:
  883. case R_0280D8_CB_COLOR6_TILE:
  884. case R_0280DC_CB_COLOR7_TILE:
  885. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  886. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  887. if (!track->cb_color_base_last[tmp]) {
  888. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  889. return -EINVAL;
  890. }
  891. ib[idx] = track->cb_color_base_last[tmp];
  892. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  893. } else {
  894. r = r600_cs_packet_next_reloc(p, &reloc);
  895. if (r) {
  896. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  897. return -EINVAL;
  898. }
  899. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  900. track->cb_color_tile_bo[tmp] = reloc->robj;
  901. }
  902. break;
  903. case CB_COLOR0_BASE:
  904. case CB_COLOR1_BASE:
  905. case CB_COLOR2_BASE:
  906. case CB_COLOR3_BASE:
  907. case CB_COLOR4_BASE:
  908. case CB_COLOR5_BASE:
  909. case CB_COLOR6_BASE:
  910. case CB_COLOR7_BASE:
  911. r = r600_cs_packet_next_reloc(p, &reloc);
  912. if (r) {
  913. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  914. "0x%04X\n", reg);
  915. return -EINVAL;
  916. }
  917. tmp = (reg - CB_COLOR0_BASE) / 4;
  918. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  919. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  920. track->cb_color_base_last[tmp] = ib[idx];
  921. track->cb_color_bo[tmp] = reloc->robj;
  922. break;
  923. case DB_DEPTH_BASE:
  924. r = r600_cs_packet_next_reloc(p, &reloc);
  925. if (r) {
  926. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  927. "0x%04X\n", reg);
  928. return -EINVAL;
  929. }
  930. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  931. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  932. track->db_bo = reloc->robj;
  933. break;
  934. case DB_HTILE_DATA_BASE:
  935. case SQ_PGM_START_FS:
  936. case SQ_PGM_START_ES:
  937. case SQ_PGM_START_VS:
  938. case SQ_PGM_START_GS:
  939. case SQ_PGM_START_PS:
  940. case SQ_ALU_CONST_CACHE_GS_0:
  941. case SQ_ALU_CONST_CACHE_GS_1:
  942. case SQ_ALU_CONST_CACHE_GS_2:
  943. case SQ_ALU_CONST_CACHE_GS_3:
  944. case SQ_ALU_CONST_CACHE_GS_4:
  945. case SQ_ALU_CONST_CACHE_GS_5:
  946. case SQ_ALU_CONST_CACHE_GS_6:
  947. case SQ_ALU_CONST_CACHE_GS_7:
  948. case SQ_ALU_CONST_CACHE_GS_8:
  949. case SQ_ALU_CONST_CACHE_GS_9:
  950. case SQ_ALU_CONST_CACHE_GS_10:
  951. case SQ_ALU_CONST_CACHE_GS_11:
  952. case SQ_ALU_CONST_CACHE_GS_12:
  953. case SQ_ALU_CONST_CACHE_GS_13:
  954. case SQ_ALU_CONST_CACHE_GS_14:
  955. case SQ_ALU_CONST_CACHE_GS_15:
  956. case SQ_ALU_CONST_CACHE_PS_0:
  957. case SQ_ALU_CONST_CACHE_PS_1:
  958. case SQ_ALU_CONST_CACHE_PS_2:
  959. case SQ_ALU_CONST_CACHE_PS_3:
  960. case SQ_ALU_CONST_CACHE_PS_4:
  961. case SQ_ALU_CONST_CACHE_PS_5:
  962. case SQ_ALU_CONST_CACHE_PS_6:
  963. case SQ_ALU_CONST_CACHE_PS_7:
  964. case SQ_ALU_CONST_CACHE_PS_8:
  965. case SQ_ALU_CONST_CACHE_PS_9:
  966. case SQ_ALU_CONST_CACHE_PS_10:
  967. case SQ_ALU_CONST_CACHE_PS_11:
  968. case SQ_ALU_CONST_CACHE_PS_12:
  969. case SQ_ALU_CONST_CACHE_PS_13:
  970. case SQ_ALU_CONST_CACHE_PS_14:
  971. case SQ_ALU_CONST_CACHE_PS_15:
  972. case SQ_ALU_CONST_CACHE_VS_0:
  973. case SQ_ALU_CONST_CACHE_VS_1:
  974. case SQ_ALU_CONST_CACHE_VS_2:
  975. case SQ_ALU_CONST_CACHE_VS_3:
  976. case SQ_ALU_CONST_CACHE_VS_4:
  977. case SQ_ALU_CONST_CACHE_VS_5:
  978. case SQ_ALU_CONST_CACHE_VS_6:
  979. case SQ_ALU_CONST_CACHE_VS_7:
  980. case SQ_ALU_CONST_CACHE_VS_8:
  981. case SQ_ALU_CONST_CACHE_VS_9:
  982. case SQ_ALU_CONST_CACHE_VS_10:
  983. case SQ_ALU_CONST_CACHE_VS_11:
  984. case SQ_ALU_CONST_CACHE_VS_12:
  985. case SQ_ALU_CONST_CACHE_VS_13:
  986. case SQ_ALU_CONST_CACHE_VS_14:
  987. case SQ_ALU_CONST_CACHE_VS_15:
  988. r = r600_cs_packet_next_reloc(p, &reloc);
  989. if (r) {
  990. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  991. "0x%04X\n", reg);
  992. return -EINVAL;
  993. }
  994. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  995. break;
  996. default:
  997. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  998. return -EINVAL;
  999. }
  1000. return 0;
  1001. }
  1002. static inline unsigned minify(unsigned size, unsigned levels)
  1003. {
  1004. size = size >> levels;
  1005. if (size < 1)
  1006. size = 1;
  1007. return size;
  1008. }
  1009. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned nlevels,
  1010. unsigned w0, unsigned h0, unsigned d0, unsigned bpe,
  1011. unsigned pitch_align,
  1012. unsigned *l0_size, unsigned *mipmap_size)
  1013. {
  1014. unsigned offset, i, level, face;
  1015. unsigned width, height, depth, rowstride, size;
  1016. w0 = minify(w0, 0);
  1017. h0 = minify(h0, 0);
  1018. d0 = minify(d0, 0);
  1019. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1020. width = minify(w0, i);
  1021. height = minify(h0, i);
  1022. depth = minify(d0, i);
  1023. for(face = 0; face < nfaces; face++) {
  1024. rowstride = ALIGN((width * bpe), pitch_align);
  1025. size = height * rowstride * depth;
  1026. offset += size;
  1027. offset = (offset + 0x1f) & ~0x1f;
  1028. }
  1029. }
  1030. *l0_size = ALIGN((w0 * bpe), pitch_align) * h0 * d0;
  1031. *mipmap_size = offset;
  1032. if (!nlevels)
  1033. *mipmap_size = *l0_size;
  1034. if (!blevel)
  1035. *mipmap_size -= *l0_size;
  1036. }
  1037. /**
  1038. * r600_check_texture_resource() - check if register is authorized or not
  1039. * @p: parser structure holding parsing context
  1040. * @idx: index into the cs buffer
  1041. * @texture: texture's bo structure
  1042. * @mipmap: mipmap's bo structure
  1043. *
  1044. * This function will check that the resource has valid field and that
  1045. * the texture and mipmap bo object are big enough to cover this resource.
  1046. */
  1047. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1048. struct radeon_bo *texture,
  1049. struct radeon_bo *mipmap,
  1050. u32 tiling_flags)
  1051. {
  1052. struct r600_cs_track *track = p->track;
  1053. u32 nfaces, nlevels, blevel, w0, h0, d0, bpe = 0;
  1054. u32 word0, word1, l0_size, mipmap_size, pitch, pitch_align;
  1055. /* on legacy kernel we don't perform advanced check */
  1056. if (p->rdev == NULL)
  1057. return 0;
  1058. word0 = radeon_get_ib_value(p, idx + 0);
  1059. if (tiling_flags & RADEON_TILING_MACRO)
  1060. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1061. else if (tiling_flags & RADEON_TILING_MICRO)
  1062. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1063. word1 = radeon_get_ib_value(p, idx + 1);
  1064. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1065. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1066. d0 = G_038004_TEX_DEPTH(word1);
  1067. nfaces = 1;
  1068. switch (G_038000_DIM(word0)) {
  1069. case V_038000_SQ_TEX_DIM_1D:
  1070. case V_038000_SQ_TEX_DIM_2D:
  1071. case V_038000_SQ_TEX_DIM_3D:
  1072. break;
  1073. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1074. nfaces = 6;
  1075. break;
  1076. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1077. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1078. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1079. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1080. default:
  1081. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1082. return -EINVAL;
  1083. }
  1084. if (r600_bpe_from_format(&bpe, G_038004_DATA_FORMAT(word1))) {
  1085. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1086. __func__, __LINE__, G_038004_DATA_FORMAT(word1));
  1087. return -EINVAL;
  1088. }
  1089. pitch = G_038000_PITCH(word0) + 1;
  1090. switch (G_038000_TILE_MODE(word0)) {
  1091. case V_038000_ARRAY_LINEAR_GENERAL:
  1092. pitch_align = 1;
  1093. /* XXX check height align */
  1094. break;
  1095. case V_038000_ARRAY_LINEAR_ALIGNED:
  1096. pitch_align = max((u32)64, (u32)(track->group_size / bpe)) / 8;
  1097. if (!IS_ALIGNED(pitch, pitch_align)) {
  1098. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1099. __func__, __LINE__, pitch);
  1100. return -EINVAL;
  1101. }
  1102. /* XXX check height align */
  1103. break;
  1104. case V_038000_ARRAY_1D_TILED_THIN1:
  1105. pitch_align = max((u32)8, (u32)(track->group_size / (8 * bpe))) / 8;
  1106. if (!IS_ALIGNED(pitch, pitch_align)) {
  1107. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1108. __func__, __LINE__, pitch);
  1109. return -EINVAL;
  1110. }
  1111. /* XXX check height align */
  1112. break;
  1113. case V_038000_ARRAY_2D_TILED_THIN1:
  1114. pitch_align = max((u32)track->nbanks,
  1115. (u32)(((track->group_size / 8) / bpe) * track->nbanks)) / 8;
  1116. if (!IS_ALIGNED(pitch, pitch_align)) {
  1117. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1118. __func__, __LINE__, pitch);
  1119. return -EINVAL;
  1120. }
  1121. /* XXX check height align */
  1122. break;
  1123. default:
  1124. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  1125. G_038000_TILE_MODE(word0), word0);
  1126. return -EINVAL;
  1127. }
  1128. /* XXX check offset align */
  1129. word0 = radeon_get_ib_value(p, idx + 4);
  1130. word1 = radeon_get_ib_value(p, idx + 5);
  1131. blevel = G_038010_BASE_LEVEL(word0);
  1132. nlevels = G_038014_LAST_LEVEL(word1);
  1133. r600_texture_size(nfaces, blevel, nlevels, w0, h0, d0, bpe,
  1134. (pitch_align * bpe),
  1135. &l0_size, &mipmap_size);
  1136. /* using get ib will give us the offset into the texture bo */
  1137. word0 = radeon_get_ib_value(p, idx + 2) << 8;
  1138. if ((l0_size + word0) > radeon_bo_size(texture)) {
  1139. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1140. w0, h0, bpe, word0, l0_size, radeon_bo_size(texture));
  1141. return -EINVAL;
  1142. }
  1143. /* using get ib will give us the offset into the mipmap bo */
  1144. word0 = radeon_get_ib_value(p, idx + 3) << 8;
  1145. if ((mipmap_size + word0) > radeon_bo_size(mipmap)) {
  1146. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1147. w0, h0, bpe, blevel, nlevels, word0, mipmap_size, radeon_bo_size(texture));*/
  1148. }
  1149. return 0;
  1150. }
  1151. static int r600_packet3_check(struct radeon_cs_parser *p,
  1152. struct radeon_cs_packet *pkt)
  1153. {
  1154. struct radeon_cs_reloc *reloc;
  1155. struct r600_cs_track *track;
  1156. volatile u32 *ib;
  1157. unsigned idx;
  1158. unsigned i;
  1159. unsigned start_reg, end_reg, reg;
  1160. int r;
  1161. u32 idx_value;
  1162. track = (struct r600_cs_track *)p->track;
  1163. ib = p->ib->ptr;
  1164. idx = pkt->idx + 1;
  1165. idx_value = radeon_get_ib_value(p, idx);
  1166. switch (pkt->opcode) {
  1167. case PACKET3_START_3D_CMDBUF:
  1168. if (p->family >= CHIP_RV770 || pkt->count) {
  1169. DRM_ERROR("bad START_3D\n");
  1170. return -EINVAL;
  1171. }
  1172. break;
  1173. case PACKET3_CONTEXT_CONTROL:
  1174. if (pkt->count != 1) {
  1175. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1176. return -EINVAL;
  1177. }
  1178. break;
  1179. case PACKET3_INDEX_TYPE:
  1180. case PACKET3_NUM_INSTANCES:
  1181. if (pkt->count) {
  1182. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1183. return -EINVAL;
  1184. }
  1185. break;
  1186. case PACKET3_DRAW_INDEX:
  1187. if (pkt->count != 3) {
  1188. DRM_ERROR("bad DRAW_INDEX\n");
  1189. return -EINVAL;
  1190. }
  1191. r = r600_cs_packet_next_reloc(p, &reloc);
  1192. if (r) {
  1193. DRM_ERROR("bad DRAW_INDEX\n");
  1194. return -EINVAL;
  1195. }
  1196. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1197. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1198. r = r600_cs_track_check(p);
  1199. if (r) {
  1200. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1201. return r;
  1202. }
  1203. break;
  1204. case PACKET3_DRAW_INDEX_AUTO:
  1205. if (pkt->count != 1) {
  1206. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1207. return -EINVAL;
  1208. }
  1209. r = r600_cs_track_check(p);
  1210. if (r) {
  1211. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1212. return r;
  1213. }
  1214. break;
  1215. case PACKET3_DRAW_INDEX_IMMD_BE:
  1216. case PACKET3_DRAW_INDEX_IMMD:
  1217. if (pkt->count < 2) {
  1218. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1219. return -EINVAL;
  1220. }
  1221. r = r600_cs_track_check(p);
  1222. if (r) {
  1223. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1224. return r;
  1225. }
  1226. break;
  1227. case PACKET3_WAIT_REG_MEM:
  1228. if (pkt->count != 5) {
  1229. DRM_ERROR("bad WAIT_REG_MEM\n");
  1230. return -EINVAL;
  1231. }
  1232. /* bit 4 is reg (0) or mem (1) */
  1233. if (idx_value & 0x10) {
  1234. r = r600_cs_packet_next_reloc(p, &reloc);
  1235. if (r) {
  1236. DRM_ERROR("bad WAIT_REG_MEM\n");
  1237. return -EINVAL;
  1238. }
  1239. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1240. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1241. }
  1242. break;
  1243. case PACKET3_SURFACE_SYNC:
  1244. if (pkt->count != 3) {
  1245. DRM_ERROR("bad SURFACE_SYNC\n");
  1246. return -EINVAL;
  1247. }
  1248. /* 0xffffffff/0x0 is flush all cache flag */
  1249. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1250. radeon_get_ib_value(p, idx + 2) != 0) {
  1251. r = r600_cs_packet_next_reloc(p, &reloc);
  1252. if (r) {
  1253. DRM_ERROR("bad SURFACE_SYNC\n");
  1254. return -EINVAL;
  1255. }
  1256. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1257. }
  1258. break;
  1259. case PACKET3_EVENT_WRITE:
  1260. if (pkt->count != 2 && pkt->count != 0) {
  1261. DRM_ERROR("bad EVENT_WRITE\n");
  1262. return -EINVAL;
  1263. }
  1264. if (pkt->count) {
  1265. r = r600_cs_packet_next_reloc(p, &reloc);
  1266. if (r) {
  1267. DRM_ERROR("bad EVENT_WRITE\n");
  1268. return -EINVAL;
  1269. }
  1270. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1271. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1272. }
  1273. break;
  1274. case PACKET3_EVENT_WRITE_EOP:
  1275. if (pkt->count != 4) {
  1276. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1277. return -EINVAL;
  1278. }
  1279. r = r600_cs_packet_next_reloc(p, &reloc);
  1280. if (r) {
  1281. DRM_ERROR("bad EVENT_WRITE\n");
  1282. return -EINVAL;
  1283. }
  1284. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1285. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1286. break;
  1287. case PACKET3_SET_CONFIG_REG:
  1288. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1289. end_reg = 4 * pkt->count + start_reg - 4;
  1290. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1291. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1292. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1293. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1294. return -EINVAL;
  1295. }
  1296. for (i = 0; i < pkt->count; i++) {
  1297. reg = start_reg + (4 * i);
  1298. r = r600_cs_check_reg(p, reg, idx+1+i);
  1299. if (r)
  1300. return r;
  1301. }
  1302. break;
  1303. case PACKET3_SET_CONTEXT_REG:
  1304. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1305. end_reg = 4 * pkt->count + start_reg - 4;
  1306. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1307. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1308. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1309. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1310. return -EINVAL;
  1311. }
  1312. for (i = 0; i < pkt->count; i++) {
  1313. reg = start_reg + (4 * i);
  1314. r = r600_cs_check_reg(p, reg, idx+1+i);
  1315. if (r)
  1316. return r;
  1317. }
  1318. break;
  1319. case PACKET3_SET_RESOURCE:
  1320. if (pkt->count % 7) {
  1321. DRM_ERROR("bad SET_RESOURCE\n");
  1322. return -EINVAL;
  1323. }
  1324. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1325. end_reg = 4 * pkt->count + start_reg - 4;
  1326. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1327. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1328. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1329. DRM_ERROR("bad SET_RESOURCE\n");
  1330. return -EINVAL;
  1331. }
  1332. for (i = 0; i < (pkt->count / 7); i++) {
  1333. struct radeon_bo *texture, *mipmap;
  1334. u32 size, offset, base_offset, mip_offset;
  1335. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1336. case SQ_TEX_VTX_VALID_TEXTURE:
  1337. /* tex base */
  1338. r = r600_cs_packet_next_reloc(p, &reloc);
  1339. if (r) {
  1340. DRM_ERROR("bad SET_RESOURCE\n");
  1341. return -EINVAL;
  1342. }
  1343. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1344. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1345. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1346. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1347. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1348. texture = reloc->robj;
  1349. /* tex mip base */
  1350. r = r600_cs_packet_next_reloc(p, &reloc);
  1351. if (r) {
  1352. DRM_ERROR("bad SET_RESOURCE\n");
  1353. return -EINVAL;
  1354. }
  1355. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1356. mipmap = reloc->robj;
  1357. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1358. texture, mipmap, reloc->lobj.tiling_flags);
  1359. if (r)
  1360. return r;
  1361. ib[idx+1+(i*7)+2] += base_offset;
  1362. ib[idx+1+(i*7)+3] += mip_offset;
  1363. break;
  1364. case SQ_TEX_VTX_VALID_BUFFER:
  1365. /* vtx base */
  1366. r = r600_cs_packet_next_reloc(p, &reloc);
  1367. if (r) {
  1368. DRM_ERROR("bad SET_RESOURCE\n");
  1369. return -EINVAL;
  1370. }
  1371. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1372. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1373. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1374. /* force size to size of the buffer */
  1375. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1376. size + offset, radeon_bo_size(reloc->robj));
  1377. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1378. }
  1379. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1380. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1381. break;
  1382. case SQ_TEX_VTX_INVALID_TEXTURE:
  1383. case SQ_TEX_VTX_INVALID_BUFFER:
  1384. default:
  1385. DRM_ERROR("bad SET_RESOURCE\n");
  1386. return -EINVAL;
  1387. }
  1388. }
  1389. break;
  1390. case PACKET3_SET_ALU_CONST:
  1391. if (track->sq_config & DX9_CONSTS) {
  1392. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1393. end_reg = 4 * pkt->count + start_reg - 4;
  1394. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1395. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1396. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1397. DRM_ERROR("bad SET_ALU_CONST\n");
  1398. return -EINVAL;
  1399. }
  1400. }
  1401. break;
  1402. case PACKET3_SET_BOOL_CONST:
  1403. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1404. end_reg = 4 * pkt->count + start_reg - 4;
  1405. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1406. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1407. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1408. DRM_ERROR("bad SET_BOOL_CONST\n");
  1409. return -EINVAL;
  1410. }
  1411. break;
  1412. case PACKET3_SET_LOOP_CONST:
  1413. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1414. end_reg = 4 * pkt->count + start_reg - 4;
  1415. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1416. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1417. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1418. DRM_ERROR("bad SET_LOOP_CONST\n");
  1419. return -EINVAL;
  1420. }
  1421. break;
  1422. case PACKET3_SET_CTL_CONST:
  1423. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1424. end_reg = 4 * pkt->count + start_reg - 4;
  1425. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1426. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1427. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1428. DRM_ERROR("bad SET_CTL_CONST\n");
  1429. return -EINVAL;
  1430. }
  1431. break;
  1432. case PACKET3_SET_SAMPLER:
  1433. if (pkt->count % 3) {
  1434. DRM_ERROR("bad SET_SAMPLER\n");
  1435. return -EINVAL;
  1436. }
  1437. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1438. end_reg = 4 * pkt->count + start_reg - 4;
  1439. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1440. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1441. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1442. DRM_ERROR("bad SET_SAMPLER\n");
  1443. return -EINVAL;
  1444. }
  1445. break;
  1446. case PACKET3_SURFACE_BASE_UPDATE:
  1447. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1448. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1449. return -EINVAL;
  1450. }
  1451. if (pkt->count) {
  1452. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1453. return -EINVAL;
  1454. }
  1455. break;
  1456. case PACKET3_NOP:
  1457. break;
  1458. default:
  1459. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1460. return -EINVAL;
  1461. }
  1462. return 0;
  1463. }
  1464. int r600_cs_parse(struct radeon_cs_parser *p)
  1465. {
  1466. struct radeon_cs_packet pkt;
  1467. struct r600_cs_track *track;
  1468. int r;
  1469. if (p->track == NULL) {
  1470. /* initialize tracker, we are in kms */
  1471. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1472. if (track == NULL)
  1473. return -ENOMEM;
  1474. r600_cs_track_init(track);
  1475. if (p->rdev->family < CHIP_RV770) {
  1476. track->npipes = p->rdev->config.r600.tiling_npipes;
  1477. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1478. track->group_size = p->rdev->config.r600.tiling_group_size;
  1479. } else if (p->rdev->family <= CHIP_RV740) {
  1480. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1481. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1482. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1483. }
  1484. p->track = track;
  1485. }
  1486. do {
  1487. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1488. if (r) {
  1489. kfree(p->track);
  1490. p->track = NULL;
  1491. return r;
  1492. }
  1493. p->idx += pkt.count + 2;
  1494. switch (pkt.type) {
  1495. case PACKET_TYPE0:
  1496. r = r600_cs_parse_packet0(p, &pkt);
  1497. break;
  1498. case PACKET_TYPE2:
  1499. break;
  1500. case PACKET_TYPE3:
  1501. r = r600_packet3_check(p, &pkt);
  1502. break;
  1503. default:
  1504. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1505. kfree(p->track);
  1506. p->track = NULL;
  1507. return -EINVAL;
  1508. }
  1509. if (r) {
  1510. kfree(p->track);
  1511. p->track = NULL;
  1512. return r;
  1513. }
  1514. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1515. #if 0
  1516. for (r = 0; r < p->ib->length_dw; r++) {
  1517. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1518. mdelay(1);
  1519. }
  1520. #endif
  1521. kfree(p->track);
  1522. p->track = NULL;
  1523. return 0;
  1524. }
  1525. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1526. {
  1527. if (p->chunk_relocs_idx == -1) {
  1528. return 0;
  1529. }
  1530. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1531. if (p->relocs == NULL) {
  1532. return -ENOMEM;
  1533. }
  1534. return 0;
  1535. }
  1536. /**
  1537. * cs_parser_fini() - clean parser states
  1538. * @parser: parser structure holding parsing context.
  1539. * @error: error number
  1540. *
  1541. * If error is set than unvalidate buffer, otherwise just free memory
  1542. * used by parsing context.
  1543. **/
  1544. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1545. {
  1546. unsigned i;
  1547. kfree(parser->relocs);
  1548. for (i = 0; i < parser->nchunks; i++) {
  1549. kfree(parser->chunks[i].kdata);
  1550. kfree(parser->chunks[i].kpage[0]);
  1551. kfree(parser->chunks[i].kpage[1]);
  1552. }
  1553. kfree(parser->chunks);
  1554. kfree(parser->chunks_array);
  1555. }
  1556. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1557. unsigned family, u32 *ib, int *l)
  1558. {
  1559. struct radeon_cs_parser parser;
  1560. struct radeon_cs_chunk *ib_chunk;
  1561. struct radeon_ib fake_ib;
  1562. struct r600_cs_track *track;
  1563. int r;
  1564. /* initialize tracker */
  1565. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1566. if (track == NULL)
  1567. return -ENOMEM;
  1568. r600_cs_track_init(track);
  1569. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1570. /* initialize parser */
  1571. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1572. parser.filp = filp;
  1573. parser.dev = &dev->pdev->dev;
  1574. parser.rdev = NULL;
  1575. parser.family = family;
  1576. parser.ib = &fake_ib;
  1577. parser.track = track;
  1578. fake_ib.ptr = ib;
  1579. r = radeon_cs_parser_init(&parser, data);
  1580. if (r) {
  1581. DRM_ERROR("Failed to initialize parser !\n");
  1582. r600_cs_parser_fini(&parser, r);
  1583. return r;
  1584. }
  1585. r = r600_cs_parser_relocs_legacy(&parser);
  1586. if (r) {
  1587. DRM_ERROR("Failed to parse relocation !\n");
  1588. r600_cs_parser_fini(&parser, r);
  1589. return r;
  1590. }
  1591. /* Copy the packet into the IB, the parser will read from the
  1592. * input memory (cached) and write to the IB (which can be
  1593. * uncached). */
  1594. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1595. parser.ib->length_dw = ib_chunk->length_dw;
  1596. *l = parser.ib->length_dw;
  1597. r = r600_cs_parse(&parser);
  1598. if (r) {
  1599. DRM_ERROR("Invalid command stream !\n");
  1600. r600_cs_parser_fini(&parser, r);
  1601. return r;
  1602. }
  1603. r = radeon_cs_finish_pages(&parser);
  1604. if (r) {
  1605. DRM_ERROR("Invalid command stream !\n");
  1606. r600_cs_parser_fini(&parser, r);
  1607. return r;
  1608. }
  1609. r600_cs_parser_fini(&parser, r);
  1610. return r;
  1611. }
  1612. void r600_cs_legacy_init(void)
  1613. {
  1614. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1615. }