nouveau_state.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.populate = nv04_instmem_populate;
  52. engine->instmem.clear = nv04_instmem_clear;
  53. engine->instmem.bind = nv04_instmem_bind;
  54. engine->instmem.unbind = nv04_instmem_unbind;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.grclass = nv04_graph_grclass;
  64. engine->graph.init = nv04_graph_init;
  65. engine->graph.takedown = nv04_graph_takedown;
  66. engine->graph.fifo_access = nv04_graph_fifo_access;
  67. engine->graph.channel = nv04_graph_channel;
  68. engine->graph.create_context = nv04_graph_create_context;
  69. engine->graph.destroy_context = nv04_graph_destroy_context;
  70. engine->graph.load_context = nv04_graph_load_context;
  71. engine->graph.unload_context = nv04_graph_unload_context;
  72. engine->fifo.channels = 16;
  73. engine->fifo.init = nv04_fifo_init;
  74. engine->fifo.takedown = nouveau_stub_takedown;
  75. engine->fifo.disable = nv04_fifo_disable;
  76. engine->fifo.enable = nv04_fifo_enable;
  77. engine->fifo.reassign = nv04_fifo_reassign;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. engine->pm.clock_get = nv04_pm_clock_get;
  95. engine->pm.clock_pre = nv04_pm_clock_pre;
  96. engine->pm.clock_set = nv04_pm_clock_set;
  97. break;
  98. case 0x10:
  99. engine->instmem.init = nv04_instmem_init;
  100. engine->instmem.takedown = nv04_instmem_takedown;
  101. engine->instmem.suspend = nv04_instmem_suspend;
  102. engine->instmem.resume = nv04_instmem_resume;
  103. engine->instmem.populate = nv04_instmem_populate;
  104. engine->instmem.clear = nv04_instmem_clear;
  105. engine->instmem.bind = nv04_instmem_bind;
  106. engine->instmem.unbind = nv04_instmem_unbind;
  107. engine->instmem.flush = nv04_instmem_flush;
  108. engine->mc.init = nv04_mc_init;
  109. engine->mc.takedown = nv04_mc_takedown;
  110. engine->timer.init = nv04_timer_init;
  111. engine->timer.read = nv04_timer_read;
  112. engine->timer.takedown = nv04_timer_takedown;
  113. engine->fb.init = nv10_fb_init;
  114. engine->fb.takedown = nv10_fb_takedown;
  115. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  116. engine->graph.grclass = nv10_graph_grclass;
  117. engine->graph.init = nv10_graph_init;
  118. engine->graph.takedown = nv10_graph_takedown;
  119. engine->graph.channel = nv10_graph_channel;
  120. engine->graph.create_context = nv10_graph_create_context;
  121. engine->graph.destroy_context = nv10_graph_destroy_context;
  122. engine->graph.fifo_access = nv04_graph_fifo_access;
  123. engine->graph.load_context = nv10_graph_load_context;
  124. engine->graph.unload_context = nv10_graph_unload_context;
  125. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  126. engine->fifo.channels = 32;
  127. engine->fifo.init = nv10_fifo_init;
  128. engine->fifo.takedown = nouveau_stub_takedown;
  129. engine->fifo.disable = nv04_fifo_disable;
  130. engine->fifo.enable = nv04_fifo_enable;
  131. engine->fifo.reassign = nv04_fifo_reassign;
  132. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  133. engine->fifo.channel_id = nv10_fifo_channel_id;
  134. engine->fifo.create_context = nv10_fifo_create_context;
  135. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  136. engine->fifo.load_context = nv10_fifo_load_context;
  137. engine->fifo.unload_context = nv10_fifo_unload_context;
  138. engine->display.early_init = nv04_display_early_init;
  139. engine->display.late_takedown = nv04_display_late_takedown;
  140. engine->display.create = nv04_display_create;
  141. engine->display.init = nv04_display_init;
  142. engine->display.destroy = nv04_display_destroy;
  143. engine->gpio.init = nouveau_stub_init;
  144. engine->gpio.takedown = nouveau_stub_takedown;
  145. engine->gpio.get = nv10_gpio_get;
  146. engine->gpio.set = nv10_gpio_set;
  147. engine->gpio.irq_enable = NULL;
  148. engine->pm.clock_get = nv04_pm_clock_get;
  149. engine->pm.clock_pre = nv04_pm_clock_pre;
  150. engine->pm.clock_set = nv04_pm_clock_set;
  151. break;
  152. case 0x20:
  153. engine->instmem.init = nv04_instmem_init;
  154. engine->instmem.takedown = nv04_instmem_takedown;
  155. engine->instmem.suspend = nv04_instmem_suspend;
  156. engine->instmem.resume = nv04_instmem_resume;
  157. engine->instmem.populate = nv04_instmem_populate;
  158. engine->instmem.clear = nv04_instmem_clear;
  159. engine->instmem.bind = nv04_instmem_bind;
  160. engine->instmem.unbind = nv04_instmem_unbind;
  161. engine->instmem.flush = nv04_instmem_flush;
  162. engine->mc.init = nv04_mc_init;
  163. engine->mc.takedown = nv04_mc_takedown;
  164. engine->timer.init = nv04_timer_init;
  165. engine->timer.read = nv04_timer_read;
  166. engine->timer.takedown = nv04_timer_takedown;
  167. engine->fb.init = nv10_fb_init;
  168. engine->fb.takedown = nv10_fb_takedown;
  169. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  170. engine->graph.grclass = nv20_graph_grclass;
  171. engine->graph.init = nv20_graph_init;
  172. engine->graph.takedown = nv20_graph_takedown;
  173. engine->graph.channel = nv10_graph_channel;
  174. engine->graph.create_context = nv20_graph_create_context;
  175. engine->graph.destroy_context = nv20_graph_destroy_context;
  176. engine->graph.fifo_access = nv04_graph_fifo_access;
  177. engine->graph.load_context = nv20_graph_load_context;
  178. engine->graph.unload_context = nv20_graph_unload_context;
  179. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  180. engine->fifo.channels = 32;
  181. engine->fifo.init = nv10_fifo_init;
  182. engine->fifo.takedown = nouveau_stub_takedown;
  183. engine->fifo.disable = nv04_fifo_disable;
  184. engine->fifo.enable = nv04_fifo_enable;
  185. engine->fifo.reassign = nv04_fifo_reassign;
  186. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  187. engine->fifo.channel_id = nv10_fifo_channel_id;
  188. engine->fifo.create_context = nv10_fifo_create_context;
  189. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  190. engine->fifo.load_context = nv10_fifo_load_context;
  191. engine->fifo.unload_context = nv10_fifo_unload_context;
  192. engine->display.early_init = nv04_display_early_init;
  193. engine->display.late_takedown = nv04_display_late_takedown;
  194. engine->display.create = nv04_display_create;
  195. engine->display.init = nv04_display_init;
  196. engine->display.destroy = nv04_display_destroy;
  197. engine->gpio.init = nouveau_stub_init;
  198. engine->gpio.takedown = nouveau_stub_takedown;
  199. engine->gpio.get = nv10_gpio_get;
  200. engine->gpio.set = nv10_gpio_set;
  201. engine->gpio.irq_enable = NULL;
  202. engine->pm.clock_get = nv04_pm_clock_get;
  203. engine->pm.clock_pre = nv04_pm_clock_pre;
  204. engine->pm.clock_set = nv04_pm_clock_set;
  205. break;
  206. case 0x30:
  207. engine->instmem.init = nv04_instmem_init;
  208. engine->instmem.takedown = nv04_instmem_takedown;
  209. engine->instmem.suspend = nv04_instmem_suspend;
  210. engine->instmem.resume = nv04_instmem_resume;
  211. engine->instmem.populate = nv04_instmem_populate;
  212. engine->instmem.clear = nv04_instmem_clear;
  213. engine->instmem.bind = nv04_instmem_bind;
  214. engine->instmem.unbind = nv04_instmem_unbind;
  215. engine->instmem.flush = nv04_instmem_flush;
  216. engine->mc.init = nv04_mc_init;
  217. engine->mc.takedown = nv04_mc_takedown;
  218. engine->timer.init = nv04_timer_init;
  219. engine->timer.read = nv04_timer_read;
  220. engine->timer.takedown = nv04_timer_takedown;
  221. engine->fb.init = nv30_fb_init;
  222. engine->fb.takedown = nv30_fb_takedown;
  223. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  224. engine->graph.grclass = nv30_graph_grclass;
  225. engine->graph.init = nv30_graph_init;
  226. engine->graph.takedown = nv20_graph_takedown;
  227. engine->graph.fifo_access = nv04_graph_fifo_access;
  228. engine->graph.channel = nv10_graph_channel;
  229. engine->graph.create_context = nv20_graph_create_context;
  230. engine->graph.destroy_context = nv20_graph_destroy_context;
  231. engine->graph.load_context = nv20_graph_load_context;
  232. engine->graph.unload_context = nv20_graph_unload_context;
  233. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  234. engine->fifo.channels = 32;
  235. engine->fifo.init = nv10_fifo_init;
  236. engine->fifo.takedown = nouveau_stub_takedown;
  237. engine->fifo.disable = nv04_fifo_disable;
  238. engine->fifo.enable = nv04_fifo_enable;
  239. engine->fifo.reassign = nv04_fifo_reassign;
  240. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  241. engine->fifo.channel_id = nv10_fifo_channel_id;
  242. engine->fifo.create_context = nv10_fifo_create_context;
  243. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  244. engine->fifo.load_context = nv10_fifo_load_context;
  245. engine->fifo.unload_context = nv10_fifo_unload_context;
  246. engine->display.early_init = nv04_display_early_init;
  247. engine->display.late_takedown = nv04_display_late_takedown;
  248. engine->display.create = nv04_display_create;
  249. engine->display.init = nv04_display_init;
  250. engine->display.destroy = nv04_display_destroy;
  251. engine->gpio.init = nouveau_stub_init;
  252. engine->gpio.takedown = nouveau_stub_takedown;
  253. engine->gpio.get = nv10_gpio_get;
  254. engine->gpio.set = nv10_gpio_set;
  255. engine->gpio.irq_enable = NULL;
  256. engine->pm.clock_get = nv04_pm_clock_get;
  257. engine->pm.clock_pre = nv04_pm_clock_pre;
  258. engine->pm.clock_set = nv04_pm_clock_set;
  259. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  260. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  261. break;
  262. case 0x40:
  263. case 0x60:
  264. engine->instmem.init = nv04_instmem_init;
  265. engine->instmem.takedown = nv04_instmem_takedown;
  266. engine->instmem.suspend = nv04_instmem_suspend;
  267. engine->instmem.resume = nv04_instmem_resume;
  268. engine->instmem.populate = nv04_instmem_populate;
  269. engine->instmem.clear = nv04_instmem_clear;
  270. engine->instmem.bind = nv04_instmem_bind;
  271. engine->instmem.unbind = nv04_instmem_unbind;
  272. engine->instmem.flush = nv04_instmem_flush;
  273. engine->mc.init = nv40_mc_init;
  274. engine->mc.takedown = nv40_mc_takedown;
  275. engine->timer.init = nv04_timer_init;
  276. engine->timer.read = nv04_timer_read;
  277. engine->timer.takedown = nv04_timer_takedown;
  278. engine->fb.init = nv40_fb_init;
  279. engine->fb.takedown = nv40_fb_takedown;
  280. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  281. engine->graph.grclass = nv40_graph_grclass;
  282. engine->graph.init = nv40_graph_init;
  283. engine->graph.takedown = nv40_graph_takedown;
  284. engine->graph.fifo_access = nv04_graph_fifo_access;
  285. engine->graph.channel = nv40_graph_channel;
  286. engine->graph.create_context = nv40_graph_create_context;
  287. engine->graph.destroy_context = nv40_graph_destroy_context;
  288. engine->graph.load_context = nv40_graph_load_context;
  289. engine->graph.unload_context = nv40_graph_unload_context;
  290. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  291. engine->fifo.channels = 32;
  292. engine->fifo.init = nv40_fifo_init;
  293. engine->fifo.takedown = nouveau_stub_takedown;
  294. engine->fifo.disable = nv04_fifo_disable;
  295. engine->fifo.enable = nv04_fifo_enable;
  296. engine->fifo.reassign = nv04_fifo_reassign;
  297. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  298. engine->fifo.channel_id = nv10_fifo_channel_id;
  299. engine->fifo.create_context = nv40_fifo_create_context;
  300. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  301. engine->fifo.load_context = nv40_fifo_load_context;
  302. engine->fifo.unload_context = nv40_fifo_unload_context;
  303. engine->display.early_init = nv04_display_early_init;
  304. engine->display.late_takedown = nv04_display_late_takedown;
  305. engine->display.create = nv04_display_create;
  306. engine->display.init = nv04_display_init;
  307. engine->display.destroy = nv04_display_destroy;
  308. engine->gpio.init = nouveau_stub_init;
  309. engine->gpio.takedown = nouveau_stub_takedown;
  310. engine->gpio.get = nv10_gpio_get;
  311. engine->gpio.set = nv10_gpio_set;
  312. engine->gpio.irq_enable = NULL;
  313. engine->pm.clock_get = nv04_pm_clock_get;
  314. engine->pm.clock_pre = nv04_pm_clock_pre;
  315. engine->pm.clock_set = nv04_pm_clock_set;
  316. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  317. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  318. engine->pm.temp_get = nv40_temp_get;
  319. break;
  320. case 0x50:
  321. case 0x80: /* gotta love NVIDIA's consistency.. */
  322. case 0x90:
  323. case 0xA0:
  324. engine->instmem.init = nv50_instmem_init;
  325. engine->instmem.takedown = nv50_instmem_takedown;
  326. engine->instmem.suspend = nv50_instmem_suspend;
  327. engine->instmem.resume = nv50_instmem_resume;
  328. engine->instmem.populate = nv50_instmem_populate;
  329. engine->instmem.clear = nv50_instmem_clear;
  330. engine->instmem.bind = nv50_instmem_bind;
  331. engine->instmem.unbind = nv50_instmem_unbind;
  332. if (dev_priv->chipset == 0x50)
  333. engine->instmem.flush = nv50_instmem_flush;
  334. else
  335. engine->instmem.flush = nv84_instmem_flush;
  336. engine->mc.init = nv50_mc_init;
  337. engine->mc.takedown = nv50_mc_takedown;
  338. engine->timer.init = nv04_timer_init;
  339. engine->timer.read = nv04_timer_read;
  340. engine->timer.takedown = nv04_timer_takedown;
  341. engine->fb.init = nv50_fb_init;
  342. engine->fb.takedown = nv50_fb_takedown;
  343. engine->graph.grclass = nv50_graph_grclass;
  344. engine->graph.init = nv50_graph_init;
  345. engine->graph.takedown = nv50_graph_takedown;
  346. engine->graph.fifo_access = nv50_graph_fifo_access;
  347. engine->graph.channel = nv50_graph_channel;
  348. engine->graph.create_context = nv50_graph_create_context;
  349. engine->graph.destroy_context = nv50_graph_destroy_context;
  350. engine->graph.load_context = nv50_graph_load_context;
  351. engine->graph.unload_context = nv50_graph_unload_context;
  352. engine->fifo.channels = 128;
  353. engine->fifo.init = nv50_fifo_init;
  354. engine->fifo.takedown = nv50_fifo_takedown;
  355. engine->fifo.disable = nv04_fifo_disable;
  356. engine->fifo.enable = nv04_fifo_enable;
  357. engine->fifo.reassign = nv04_fifo_reassign;
  358. engine->fifo.channel_id = nv50_fifo_channel_id;
  359. engine->fifo.create_context = nv50_fifo_create_context;
  360. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  361. engine->fifo.load_context = nv50_fifo_load_context;
  362. engine->fifo.unload_context = nv50_fifo_unload_context;
  363. engine->display.early_init = nv50_display_early_init;
  364. engine->display.late_takedown = nv50_display_late_takedown;
  365. engine->display.create = nv50_display_create;
  366. engine->display.init = nv50_display_init;
  367. engine->display.destroy = nv50_display_destroy;
  368. engine->gpio.init = nv50_gpio_init;
  369. engine->gpio.takedown = nouveau_stub_takedown;
  370. engine->gpio.get = nv50_gpio_get;
  371. engine->gpio.set = nv50_gpio_set;
  372. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  373. switch (dev_priv->chipset) {
  374. case 0xa3:
  375. case 0xa5:
  376. case 0xa8:
  377. case 0xaf:
  378. engine->pm.clock_get = nva3_pm_clock_get;
  379. engine->pm.clock_pre = nva3_pm_clock_pre;
  380. engine->pm.clock_set = nva3_pm_clock_set;
  381. break;
  382. default:
  383. engine->pm.clock_get = nv50_pm_clock_get;
  384. engine->pm.clock_pre = nv50_pm_clock_pre;
  385. engine->pm.clock_set = nv50_pm_clock_set;
  386. break;
  387. }
  388. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  389. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  390. if (dev_priv->chipset >= 0x84)
  391. engine->pm.temp_get = nv84_temp_get;
  392. else
  393. engine->pm.temp_get = nv40_temp_get;
  394. break;
  395. case 0xC0:
  396. engine->instmem.init = nvc0_instmem_init;
  397. engine->instmem.takedown = nvc0_instmem_takedown;
  398. engine->instmem.suspend = nvc0_instmem_suspend;
  399. engine->instmem.resume = nvc0_instmem_resume;
  400. engine->instmem.populate = nvc0_instmem_populate;
  401. engine->instmem.clear = nvc0_instmem_clear;
  402. engine->instmem.bind = nvc0_instmem_bind;
  403. engine->instmem.unbind = nvc0_instmem_unbind;
  404. engine->instmem.flush = nvc0_instmem_flush;
  405. engine->mc.init = nv50_mc_init;
  406. engine->mc.takedown = nv50_mc_takedown;
  407. engine->timer.init = nv04_timer_init;
  408. engine->timer.read = nv04_timer_read;
  409. engine->timer.takedown = nv04_timer_takedown;
  410. engine->fb.init = nvc0_fb_init;
  411. engine->fb.takedown = nvc0_fb_takedown;
  412. engine->graph.grclass = NULL; //nvc0_graph_grclass;
  413. engine->graph.init = nvc0_graph_init;
  414. engine->graph.takedown = nvc0_graph_takedown;
  415. engine->graph.fifo_access = nvc0_graph_fifo_access;
  416. engine->graph.channel = nvc0_graph_channel;
  417. engine->graph.create_context = nvc0_graph_create_context;
  418. engine->graph.destroy_context = nvc0_graph_destroy_context;
  419. engine->graph.load_context = nvc0_graph_load_context;
  420. engine->graph.unload_context = nvc0_graph_unload_context;
  421. engine->fifo.channels = 128;
  422. engine->fifo.init = nvc0_fifo_init;
  423. engine->fifo.takedown = nvc0_fifo_takedown;
  424. engine->fifo.disable = nvc0_fifo_disable;
  425. engine->fifo.enable = nvc0_fifo_enable;
  426. engine->fifo.reassign = nvc0_fifo_reassign;
  427. engine->fifo.channel_id = nvc0_fifo_channel_id;
  428. engine->fifo.create_context = nvc0_fifo_create_context;
  429. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  430. engine->fifo.load_context = nvc0_fifo_load_context;
  431. engine->fifo.unload_context = nvc0_fifo_unload_context;
  432. engine->display.early_init = nv50_display_early_init;
  433. engine->display.late_takedown = nv50_display_late_takedown;
  434. engine->display.create = nv50_display_create;
  435. engine->display.init = nv50_display_init;
  436. engine->display.destroy = nv50_display_destroy;
  437. engine->gpio.init = nv50_gpio_init;
  438. engine->gpio.takedown = nouveau_stub_takedown;
  439. engine->gpio.get = nv50_gpio_get;
  440. engine->gpio.set = nv50_gpio_set;
  441. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  442. break;
  443. default:
  444. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  445. return 1;
  446. }
  447. return 0;
  448. }
  449. static unsigned int
  450. nouveau_vga_set_decode(void *priv, bool state)
  451. {
  452. struct drm_device *dev = priv;
  453. struct drm_nouveau_private *dev_priv = dev->dev_private;
  454. if (dev_priv->chipset >= 0x40)
  455. nv_wr32(dev, 0x88054, state);
  456. else
  457. nv_wr32(dev, 0x1854, state);
  458. if (state)
  459. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  460. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  461. else
  462. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  463. }
  464. static int
  465. nouveau_card_init_channel(struct drm_device *dev)
  466. {
  467. struct drm_nouveau_private *dev_priv = dev->dev_private;
  468. struct nouveau_gpuobj *gpuobj = NULL;
  469. int ret;
  470. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  471. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  472. if (ret)
  473. return ret;
  474. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  475. 0, dev_priv->vram_size,
  476. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  477. &gpuobj);
  478. if (ret)
  479. goto out_err;
  480. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  481. nouveau_gpuobj_ref(NULL, &gpuobj);
  482. if (ret)
  483. goto out_err;
  484. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  485. dev_priv->gart_info.aper_size,
  486. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  487. if (ret)
  488. goto out_err;
  489. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  490. nouveau_gpuobj_ref(NULL, &gpuobj);
  491. if (ret)
  492. goto out_err;
  493. return 0;
  494. out_err:
  495. nouveau_channel_free(dev_priv->channel);
  496. dev_priv->channel = NULL;
  497. return ret;
  498. }
  499. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  500. enum vga_switcheroo_state state)
  501. {
  502. struct drm_device *dev = pci_get_drvdata(pdev);
  503. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  504. if (state == VGA_SWITCHEROO_ON) {
  505. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  506. nouveau_pci_resume(pdev);
  507. drm_kms_helper_poll_enable(dev);
  508. } else {
  509. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  510. drm_kms_helper_poll_disable(dev);
  511. nouveau_pci_suspend(pdev, pmm);
  512. }
  513. }
  514. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  515. {
  516. struct drm_device *dev = pci_get_drvdata(pdev);
  517. bool can_switch;
  518. spin_lock(&dev->count_lock);
  519. can_switch = (dev->open_count == 0);
  520. spin_unlock(&dev->count_lock);
  521. return can_switch;
  522. }
  523. int
  524. nouveau_card_init(struct drm_device *dev)
  525. {
  526. struct drm_nouveau_private *dev_priv = dev->dev_private;
  527. struct nouveau_engine *engine;
  528. int ret;
  529. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  530. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  531. nouveau_switcheroo_can_switch);
  532. /* Initialise internal driver API hooks */
  533. ret = nouveau_init_engine_ptrs(dev);
  534. if (ret)
  535. goto out;
  536. engine = &dev_priv->engine;
  537. spin_lock_init(&dev_priv->context_switch_lock);
  538. /* Make the CRTCs and I2C buses accessible */
  539. ret = engine->display.early_init(dev);
  540. if (ret)
  541. goto out;
  542. /* Parse BIOS tables / Run init tables if card not POSTed */
  543. ret = nouveau_bios_init(dev);
  544. if (ret)
  545. goto out_display_early;
  546. nouveau_pm_init(dev);
  547. ret = nouveau_mem_vram_init(dev);
  548. if (ret)
  549. goto out_bios;
  550. ret = nouveau_gpuobj_init(dev);
  551. if (ret)
  552. goto out_vram;
  553. ret = engine->instmem.init(dev);
  554. if (ret)
  555. goto out_gpuobj;
  556. ret = nouveau_mem_gart_init(dev);
  557. if (ret)
  558. goto out_instmem;
  559. /* PMC */
  560. ret = engine->mc.init(dev);
  561. if (ret)
  562. goto out_gart;
  563. /* PGPIO */
  564. ret = engine->gpio.init(dev);
  565. if (ret)
  566. goto out_mc;
  567. /* PTIMER */
  568. ret = engine->timer.init(dev);
  569. if (ret)
  570. goto out_gpio;
  571. /* PFB */
  572. ret = engine->fb.init(dev);
  573. if (ret)
  574. goto out_timer;
  575. if (nouveau_noaccel)
  576. engine->graph.accel_blocked = true;
  577. else {
  578. /* PGRAPH */
  579. ret = engine->graph.init(dev);
  580. if (ret)
  581. goto out_fb;
  582. /* PFIFO */
  583. ret = engine->fifo.init(dev);
  584. if (ret)
  585. goto out_graph;
  586. }
  587. ret = engine->display.create(dev);
  588. if (ret)
  589. goto out_fifo;
  590. /* this call irq_preinstall, register irq handler and
  591. * call irq_postinstall
  592. */
  593. ret = drm_irq_install(dev);
  594. if (ret)
  595. goto out_display;
  596. ret = drm_vblank_init(dev, 0);
  597. if (ret)
  598. goto out_irq;
  599. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  600. if (!engine->graph.accel_blocked) {
  601. ret = nouveau_fence_init(dev);
  602. if (ret)
  603. goto out_irq;
  604. ret = nouveau_card_init_channel(dev);
  605. if (ret)
  606. goto out_fence;
  607. }
  608. ret = nouveau_backlight_init(dev);
  609. if (ret)
  610. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  611. nouveau_fbcon_init(dev);
  612. drm_kms_helper_poll_init(dev);
  613. return 0;
  614. out_fence:
  615. nouveau_fence_fini(dev);
  616. out_irq:
  617. drm_irq_uninstall(dev);
  618. out_display:
  619. engine->display.destroy(dev);
  620. out_fifo:
  621. if (!nouveau_noaccel)
  622. engine->fifo.takedown(dev);
  623. out_graph:
  624. if (!nouveau_noaccel)
  625. engine->graph.takedown(dev);
  626. out_fb:
  627. engine->fb.takedown(dev);
  628. out_timer:
  629. engine->timer.takedown(dev);
  630. out_gpio:
  631. engine->gpio.takedown(dev);
  632. out_mc:
  633. engine->mc.takedown(dev);
  634. out_gart:
  635. nouveau_mem_gart_fini(dev);
  636. out_instmem:
  637. engine->instmem.takedown(dev);
  638. out_gpuobj:
  639. nouveau_gpuobj_takedown(dev);
  640. out_vram:
  641. nouveau_mem_vram_fini(dev);
  642. out_bios:
  643. nouveau_pm_fini(dev);
  644. nouveau_bios_takedown(dev);
  645. out_display_early:
  646. engine->display.late_takedown(dev);
  647. out:
  648. vga_client_register(dev->pdev, NULL, NULL, NULL);
  649. return ret;
  650. }
  651. static void nouveau_card_takedown(struct drm_device *dev)
  652. {
  653. struct drm_nouveau_private *dev_priv = dev->dev_private;
  654. struct nouveau_engine *engine = &dev_priv->engine;
  655. nouveau_backlight_exit(dev);
  656. if (!engine->graph.accel_blocked) {
  657. nouveau_fence_fini(dev);
  658. nouveau_channel_free(dev_priv->channel);
  659. dev_priv->channel = NULL;
  660. }
  661. if (!nouveau_noaccel) {
  662. engine->fifo.takedown(dev);
  663. engine->graph.takedown(dev);
  664. }
  665. engine->fb.takedown(dev);
  666. engine->timer.takedown(dev);
  667. engine->gpio.takedown(dev);
  668. engine->mc.takedown(dev);
  669. engine->display.late_takedown(dev);
  670. mutex_lock(&dev->struct_mutex);
  671. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  672. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  673. mutex_unlock(&dev->struct_mutex);
  674. nouveau_mem_gart_fini(dev);
  675. engine->instmem.takedown(dev);
  676. nouveau_gpuobj_takedown(dev);
  677. nouveau_mem_vram_fini(dev);
  678. drm_irq_uninstall(dev);
  679. nouveau_pm_fini(dev);
  680. nouveau_bios_takedown(dev);
  681. vga_client_register(dev->pdev, NULL, NULL, NULL);
  682. }
  683. /* here a client dies, release the stuff that was allocated for its
  684. * file_priv */
  685. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  686. {
  687. nouveau_channel_cleanup(dev, file_priv);
  688. }
  689. /* first module load, setup the mmio/fb mapping */
  690. /* KMS: we need mmio at load time, not when the first drm client opens. */
  691. int nouveau_firstopen(struct drm_device *dev)
  692. {
  693. return 0;
  694. }
  695. /* if we have an OF card, copy vbios to RAMIN */
  696. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  697. {
  698. #if defined(__powerpc__)
  699. int size, i;
  700. const uint32_t *bios;
  701. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  702. if (!dn) {
  703. NV_INFO(dev, "Unable to get the OF node\n");
  704. return;
  705. }
  706. bios = of_get_property(dn, "NVDA,BMP", &size);
  707. if (bios) {
  708. for (i = 0; i < size; i += 4)
  709. nv_wi32(dev, i, bios[i/4]);
  710. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  711. } else {
  712. NV_INFO(dev, "Unable to get the OF bios\n");
  713. }
  714. #endif
  715. }
  716. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  717. {
  718. struct pci_dev *pdev = dev->pdev;
  719. struct apertures_struct *aper = alloc_apertures(3);
  720. if (!aper)
  721. return NULL;
  722. aper->ranges[0].base = pci_resource_start(pdev, 1);
  723. aper->ranges[0].size = pci_resource_len(pdev, 1);
  724. aper->count = 1;
  725. if (pci_resource_len(pdev, 2)) {
  726. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  727. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  728. aper->count++;
  729. }
  730. if (pci_resource_len(pdev, 3)) {
  731. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  732. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  733. aper->count++;
  734. }
  735. return aper;
  736. }
  737. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  738. {
  739. struct drm_nouveau_private *dev_priv = dev->dev_private;
  740. bool primary = false;
  741. dev_priv->apertures = nouveau_get_apertures(dev);
  742. if (!dev_priv->apertures)
  743. return -ENOMEM;
  744. #ifdef CONFIG_X86
  745. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  746. #endif
  747. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  748. return 0;
  749. }
  750. int nouveau_load(struct drm_device *dev, unsigned long flags)
  751. {
  752. struct drm_nouveau_private *dev_priv;
  753. uint32_t reg0;
  754. resource_size_t mmio_start_offs;
  755. int ret;
  756. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  757. if (!dev_priv) {
  758. ret = -ENOMEM;
  759. goto err_out;
  760. }
  761. dev->dev_private = dev_priv;
  762. dev_priv->dev = dev;
  763. dev_priv->flags = flags & NOUVEAU_FLAGS;
  764. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  765. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  766. dev_priv->wq = create_workqueue("nouveau");
  767. if (!dev_priv->wq) {
  768. ret = -EINVAL;
  769. goto err_priv;
  770. }
  771. /* resource 0 is mmio regs */
  772. /* resource 1 is linear FB */
  773. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  774. /* resource 6 is bios */
  775. /* map the mmio regs */
  776. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  777. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  778. if (!dev_priv->mmio) {
  779. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  780. "Please report your setup to " DRIVER_EMAIL "\n");
  781. ret = -EINVAL;
  782. goto err_wq;
  783. }
  784. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  785. (unsigned long long)mmio_start_offs);
  786. #ifdef __BIG_ENDIAN
  787. /* Put the card in BE mode if it's not */
  788. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  789. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  790. DRM_MEMORYBARRIER();
  791. #endif
  792. /* Time to determine the card architecture */
  793. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  794. /* We're dealing with >=NV10 */
  795. if ((reg0 & 0x0f000000) > 0) {
  796. /* Bit 27-20 contain the architecture in hex */
  797. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  798. /* NV04 or NV05 */
  799. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  800. if (reg0 & 0x00f00000)
  801. dev_priv->chipset = 0x05;
  802. else
  803. dev_priv->chipset = 0x04;
  804. } else
  805. dev_priv->chipset = 0xff;
  806. switch (dev_priv->chipset & 0xf0) {
  807. case 0x00:
  808. case 0x10:
  809. case 0x20:
  810. case 0x30:
  811. dev_priv->card_type = dev_priv->chipset & 0xf0;
  812. break;
  813. case 0x40:
  814. case 0x60:
  815. dev_priv->card_type = NV_40;
  816. break;
  817. case 0x50:
  818. case 0x80:
  819. case 0x90:
  820. case 0xa0:
  821. dev_priv->card_type = NV_50;
  822. break;
  823. case 0xc0:
  824. dev_priv->card_type = NV_C0;
  825. break;
  826. default:
  827. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  828. ret = -EINVAL;
  829. goto err_mmio;
  830. }
  831. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  832. dev_priv->card_type, reg0);
  833. ret = nouveau_remove_conflicting_drivers(dev);
  834. if (ret)
  835. goto err_mmio;
  836. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  837. if (dev_priv->card_type >= NV_40) {
  838. int ramin_bar = 2;
  839. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  840. ramin_bar = 3;
  841. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  842. dev_priv->ramin =
  843. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  844. dev_priv->ramin_size);
  845. if (!dev_priv->ramin) {
  846. NV_ERROR(dev, "Failed to PRAMIN BAR");
  847. ret = -ENOMEM;
  848. goto err_mmio;
  849. }
  850. } else {
  851. dev_priv->ramin_size = 1 * 1024 * 1024;
  852. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  853. dev_priv->ramin_size);
  854. if (!dev_priv->ramin) {
  855. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  856. ret = -ENOMEM;
  857. goto err_mmio;
  858. }
  859. }
  860. nouveau_OF_copy_vbios_to_ramin(dev);
  861. /* Special flags */
  862. if (dev->pci_device == 0x01a0)
  863. dev_priv->flags |= NV_NFORCE;
  864. else if (dev->pci_device == 0x01f0)
  865. dev_priv->flags |= NV_NFORCE2;
  866. /* For kernel modesetting, init card now and bring up fbcon */
  867. ret = nouveau_card_init(dev);
  868. if (ret)
  869. goto err_ramin;
  870. return 0;
  871. err_ramin:
  872. iounmap(dev_priv->ramin);
  873. err_mmio:
  874. iounmap(dev_priv->mmio);
  875. err_wq:
  876. destroy_workqueue(dev_priv->wq);
  877. err_priv:
  878. kfree(dev_priv);
  879. dev->dev_private = NULL;
  880. err_out:
  881. return ret;
  882. }
  883. void nouveau_lastclose(struct drm_device *dev)
  884. {
  885. }
  886. int nouveau_unload(struct drm_device *dev)
  887. {
  888. struct drm_nouveau_private *dev_priv = dev->dev_private;
  889. struct nouveau_engine *engine = &dev_priv->engine;
  890. drm_kms_helper_poll_fini(dev);
  891. nouveau_fbcon_fini(dev);
  892. engine->display.destroy(dev);
  893. nouveau_card_takedown(dev);
  894. iounmap(dev_priv->mmio);
  895. iounmap(dev_priv->ramin);
  896. kfree(dev_priv);
  897. dev->dev_private = NULL;
  898. return 0;
  899. }
  900. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  901. struct drm_file *file_priv)
  902. {
  903. struct drm_nouveau_private *dev_priv = dev->dev_private;
  904. struct drm_nouveau_getparam *getparam = data;
  905. switch (getparam->param) {
  906. case NOUVEAU_GETPARAM_CHIPSET_ID:
  907. getparam->value = dev_priv->chipset;
  908. break;
  909. case NOUVEAU_GETPARAM_PCI_VENDOR:
  910. getparam->value = dev->pci_vendor;
  911. break;
  912. case NOUVEAU_GETPARAM_PCI_DEVICE:
  913. getparam->value = dev->pci_device;
  914. break;
  915. case NOUVEAU_GETPARAM_BUS_TYPE:
  916. if (drm_device_is_agp(dev))
  917. getparam->value = NV_AGP;
  918. else if (drm_device_is_pcie(dev))
  919. getparam->value = NV_PCIE;
  920. else
  921. getparam->value = NV_PCI;
  922. break;
  923. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  924. getparam->value = dev_priv->fb_phys;
  925. break;
  926. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  927. getparam->value = dev_priv->gart_info.aper_base;
  928. break;
  929. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  930. if (dev->sg) {
  931. getparam->value = (unsigned long)dev->sg->virtual;
  932. } else {
  933. NV_ERROR(dev, "Requested PCIGART address, "
  934. "while no PCIGART was created\n");
  935. return -EINVAL;
  936. }
  937. break;
  938. case NOUVEAU_GETPARAM_FB_SIZE:
  939. getparam->value = dev_priv->fb_available_size;
  940. break;
  941. case NOUVEAU_GETPARAM_AGP_SIZE:
  942. getparam->value = dev_priv->gart_info.aper_size;
  943. break;
  944. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  945. getparam->value = dev_priv->vm_vram_base;
  946. break;
  947. case NOUVEAU_GETPARAM_PTIMER_TIME:
  948. getparam->value = dev_priv->engine.timer.read(dev);
  949. break;
  950. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  951. /* NV40 and NV50 versions are quite different, but register
  952. * address is the same. User is supposed to know the card
  953. * family anyway... */
  954. if (dev_priv->chipset >= 0x40) {
  955. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  956. break;
  957. }
  958. /* FALLTHRU */
  959. default:
  960. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  961. return -EINVAL;
  962. }
  963. return 0;
  964. }
  965. int
  966. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  967. struct drm_file *file_priv)
  968. {
  969. struct drm_nouveau_setparam *setparam = data;
  970. switch (setparam->param) {
  971. default:
  972. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  973. return -EINVAL;
  974. }
  975. return 0;
  976. }
  977. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  978. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  979. uint32_t reg, uint32_t mask, uint32_t val)
  980. {
  981. struct drm_nouveau_private *dev_priv = dev->dev_private;
  982. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  983. uint64_t start = ptimer->read(dev);
  984. do {
  985. if ((nv_rd32(dev, reg) & mask) == val)
  986. return true;
  987. } while (ptimer->read(dev) - start < timeout);
  988. return false;
  989. }
  990. /* Waits for PGRAPH to go completely idle */
  991. bool nouveau_wait_for_idle(struct drm_device *dev)
  992. {
  993. if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  994. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  995. nv_rd32(dev, NV04_PGRAPH_STATUS));
  996. return false;
  997. }
  998. return true;
  999. }