intel_overlay.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_reg.h"
  34. #include "intel_drv.h"
  35. /* Limits for overlay size. According to intel doc, the real limits are:
  36. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  37. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  38. * the mininum of both. */
  39. #define IMAGE_MAX_WIDTH 2048
  40. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  41. /* on 830 and 845 these large limits result in the card hanging */
  42. #define IMAGE_MAX_WIDTH_LEGACY 1024
  43. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  44. /* overlay register definitions */
  45. /* OCMD register */
  46. #define OCMD_TILED_SURFACE (0x1<<19)
  47. #define OCMD_MIRROR_MASK (0x3<<17)
  48. #define OCMD_MIRROR_MODE (0x3<<17)
  49. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  50. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  51. #define OCMD_MIRROR_BOTH (0x3<<17)
  52. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  53. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  54. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  55. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  56. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  57. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  59. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_422_PACKED (0x8<<10)
  61. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  62. #define OCMD_YUV_420_PLANAR (0xc<<10)
  63. #define OCMD_YUV_422_PLANAR (0xd<<10)
  64. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  65. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  66. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  67. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  68. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  69. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  70. #define OCMD_TEST_MODE (0x1<<4)
  71. #define OCMD_BUFFER_SELECT (0x3<<2)
  72. #define OCMD_BUFFER0 (0x0<<2)
  73. #define OCMD_BUFFER1 (0x1<<2)
  74. #define OCMD_FIELD_SELECT (0x1<<2)
  75. #define OCMD_FIELD0 (0x0<<1)
  76. #define OCMD_FIELD1 (0x1<<1)
  77. #define OCMD_ENABLE (0x1<<0)
  78. /* OCONFIG register */
  79. #define OCONF_PIPE_MASK (0x1<<18)
  80. #define OCONF_PIPE_A (0x0<<18)
  81. #define OCONF_PIPE_B (0x1<<18)
  82. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  83. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  84. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  85. #define OCONF_CSC_BYPASS (0x1<<4)
  86. #define OCONF_CC_OUT_8BIT (0x1<<3)
  87. #define OCONF_TEST_MODE (0x1<<2)
  88. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  89. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  90. /* DCLRKM (dst-key) register */
  91. #define DST_KEY_ENABLE (0x1<<31)
  92. #define CLK_RGB24_MASK 0x0
  93. #define CLK_RGB16_MASK 0x070307
  94. #define CLK_RGB15_MASK 0x070707
  95. #define CLK_RGB8I_MASK 0xffffff
  96. #define RGB16_TO_COLORKEY(c) \
  97. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  98. #define RGB15_TO_COLORKEY(c) \
  99. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  100. /* overlay flip addr flag */
  101. #define OFC_UPDATE 0x1
  102. /* polyphase filter coefficients */
  103. #define N_HORIZ_Y_TAPS 5
  104. #define N_VERT_Y_TAPS 3
  105. #define N_HORIZ_UV_TAPS 3
  106. #define N_VERT_UV_TAPS 3
  107. #define N_PHASES 17
  108. #define MAX_TAPS 5
  109. /* memory bufferd overlay registers */
  110. struct overlay_registers {
  111. u32 OBUF_0Y;
  112. u32 OBUF_1Y;
  113. u32 OBUF_0U;
  114. u32 OBUF_0V;
  115. u32 OBUF_1U;
  116. u32 OBUF_1V;
  117. u32 OSTRIDE;
  118. u32 YRGB_VPH;
  119. u32 UV_VPH;
  120. u32 HORZ_PH;
  121. u32 INIT_PHS;
  122. u32 DWINPOS;
  123. u32 DWINSZ;
  124. u32 SWIDTH;
  125. u32 SWIDTHSW;
  126. u32 SHEIGHT;
  127. u32 YRGBSCALE;
  128. u32 UVSCALE;
  129. u32 OCLRC0;
  130. u32 OCLRC1;
  131. u32 DCLRKV;
  132. u32 DCLRKM;
  133. u32 SCLRKVH;
  134. u32 SCLRKVL;
  135. u32 SCLRKEN;
  136. u32 OCONFIG;
  137. u32 OCMD;
  138. u32 RESERVED1; /* 0x6C */
  139. u32 OSTART_0Y;
  140. u32 OSTART_1Y;
  141. u32 OSTART_0U;
  142. u32 OSTART_0V;
  143. u32 OSTART_1U;
  144. u32 OSTART_1V;
  145. u32 OTILEOFF_0Y;
  146. u32 OTILEOFF_1Y;
  147. u32 OTILEOFF_0U;
  148. u32 OTILEOFF_0V;
  149. u32 OTILEOFF_1U;
  150. u32 OTILEOFF_1V;
  151. u32 FASTHSCALE; /* 0xA0 */
  152. u32 UVSCALEV; /* 0xA4 */
  153. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  154. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  155. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  156. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  157. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  158. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  159. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  160. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  161. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  162. };
  163. struct intel_overlay {
  164. struct drm_device *dev;
  165. struct intel_crtc *crtc;
  166. struct drm_i915_gem_object *vid_bo;
  167. struct drm_i915_gem_object *old_vid_bo;
  168. int active;
  169. int pfit_active;
  170. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  171. u32 color_key;
  172. u32 brightness, contrast, saturation;
  173. u32 old_xscale, old_yscale;
  174. /* register access */
  175. u32 flip_addr;
  176. struct drm_i915_gem_object *reg_bo;
  177. /* flip handling */
  178. uint32_t last_flip_req;
  179. void (*flip_tail)(struct intel_overlay *);
  180. };
  181. static struct overlay_registers *
  182. intel_overlay_map_regs(struct intel_overlay *overlay)
  183. {
  184. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  185. struct overlay_registers *regs;
  186. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  187. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  188. else
  189. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  190. overlay->reg_bo->gtt_offset);
  191. return regs;
  192. }
  193. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  194. struct overlay_registers *regs)
  195. {
  196. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  197. io_mapping_unmap(regs);
  198. }
  199. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  200. struct drm_i915_gem_request *request,
  201. bool interruptible,
  202. void (*tail)(struct intel_overlay *))
  203. {
  204. struct drm_device *dev = overlay->dev;
  205. drm_i915_private_t *dev_priv = dev->dev_private;
  206. int ret;
  207. BUG_ON(overlay->last_flip_req);
  208. overlay->last_flip_req =
  209. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  210. if (overlay->last_flip_req == 0)
  211. return -ENOMEM;
  212. overlay->flip_tail = tail;
  213. ret = i915_do_wait_request(dev,
  214. overlay->last_flip_req, true,
  215. &dev_priv->render_ring);
  216. if (ret)
  217. return ret;
  218. overlay->last_flip_req = 0;
  219. return 0;
  220. }
  221. /* Workaround for i830 bug where pipe a must be enable to change control regs */
  222. static int
  223. i830_activate_pipe_a(struct drm_device *dev)
  224. {
  225. drm_i915_private_t *dev_priv = dev->dev_private;
  226. struct intel_crtc *crtc;
  227. struct drm_crtc_helper_funcs *crtc_funcs;
  228. struct drm_display_mode vesa_640x480 = {
  229. DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  230. 752, 800, 0, 480, 489, 492, 525, 0,
  231. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
  232. }, *mode;
  233. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
  234. if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
  235. return 0;
  236. /* most i8xx have pipe a forced on, so don't trust dpms mode */
  237. if (I915_READ(PIPEACONF) & PIPECONF_ENABLE)
  238. return 0;
  239. crtc_funcs = crtc->base.helper_private;
  240. if (crtc_funcs->dpms == NULL)
  241. return 0;
  242. DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
  243. mode = drm_mode_duplicate(dev, &vesa_640x480);
  244. drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
  245. if(!drm_crtc_helper_set_mode(&crtc->base, mode,
  246. crtc->base.x, crtc->base.y,
  247. crtc->base.fb))
  248. return 0;
  249. crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
  250. return 1;
  251. }
  252. static void
  253. i830_deactivate_pipe_a(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
  257. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  258. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  259. }
  260. /* overlay needs to be disable in OCMD reg */
  261. static int intel_overlay_on(struct intel_overlay *overlay)
  262. {
  263. struct drm_device *dev = overlay->dev;
  264. struct drm_i915_gem_request *request;
  265. int pipe_a_quirk = 0;
  266. int ret;
  267. BUG_ON(overlay->active);
  268. overlay->active = 1;
  269. if (IS_I830(dev)) {
  270. pipe_a_quirk = i830_activate_pipe_a(dev);
  271. if (pipe_a_quirk < 0)
  272. return pipe_a_quirk;
  273. }
  274. request = kzalloc(sizeof(*request), GFP_KERNEL);
  275. if (request == NULL) {
  276. ret = -ENOMEM;
  277. goto out;
  278. }
  279. BEGIN_LP_RING(4);
  280. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  281. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  282. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  283. OUT_RING(MI_NOOP);
  284. ADVANCE_LP_RING();
  285. ret = intel_overlay_do_wait_request(overlay, request, true, NULL);
  286. out:
  287. if (pipe_a_quirk)
  288. i830_deactivate_pipe_a(dev);
  289. return ret;
  290. }
  291. /* overlay needs to be enabled in OCMD reg */
  292. static int intel_overlay_continue(struct intel_overlay *overlay,
  293. bool load_polyphase_filter)
  294. {
  295. struct drm_device *dev = overlay->dev;
  296. drm_i915_private_t *dev_priv = dev->dev_private;
  297. struct drm_i915_gem_request *request;
  298. u32 flip_addr = overlay->flip_addr;
  299. u32 tmp;
  300. BUG_ON(!overlay->active);
  301. request = kzalloc(sizeof(*request), GFP_KERNEL);
  302. if (request == NULL)
  303. return -ENOMEM;
  304. if (load_polyphase_filter)
  305. flip_addr |= OFC_UPDATE;
  306. /* check for underruns */
  307. tmp = I915_READ(DOVSTA);
  308. if (tmp & (1 << 17))
  309. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  310. BEGIN_LP_RING(2);
  311. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  312. OUT_RING(flip_addr);
  313. ADVANCE_LP_RING();
  314. overlay->last_flip_req =
  315. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  316. return 0;
  317. }
  318. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  319. {
  320. struct drm_gem_object *obj = &overlay->old_vid_bo->base;
  321. i915_gem_object_unpin(obj);
  322. drm_gem_object_unreference(obj);
  323. overlay->old_vid_bo = NULL;
  324. }
  325. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  326. {
  327. struct drm_gem_object *obj;
  328. /* never have the overlay hw on without showing a frame */
  329. BUG_ON(!overlay->vid_bo);
  330. obj = &overlay->vid_bo->base;
  331. i915_gem_object_unpin(obj);
  332. drm_gem_object_unreference(obj);
  333. overlay->vid_bo = NULL;
  334. overlay->crtc->overlay = NULL;
  335. overlay->crtc = NULL;
  336. overlay->active = 0;
  337. }
  338. /* overlay needs to be disabled in OCMD reg */
  339. static int intel_overlay_off(struct intel_overlay *overlay,
  340. bool interruptible)
  341. {
  342. struct drm_device *dev = overlay->dev;
  343. u32 flip_addr = overlay->flip_addr;
  344. struct drm_i915_gem_request *request;
  345. BUG_ON(!overlay->active);
  346. request = kzalloc(sizeof(*request), GFP_KERNEL);
  347. if (request == NULL)
  348. return -ENOMEM;
  349. /* According to intel docs the overlay hw may hang (when switching
  350. * off) without loading the filter coeffs. It is however unclear whether
  351. * this applies to the disabling of the overlay or to the switching off
  352. * of the hw. Do it in both cases */
  353. flip_addr |= OFC_UPDATE;
  354. BEGIN_LP_RING(6);
  355. /* wait for overlay to go idle */
  356. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  357. OUT_RING(flip_addr);
  358. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  359. /* turn overlay off */
  360. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  361. OUT_RING(flip_addr);
  362. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  363. ADVANCE_LP_RING();
  364. return intel_overlay_do_wait_request(overlay, request, interruptible,
  365. intel_overlay_off_tail);
  366. }
  367. /* recover from an interruption due to a signal
  368. * We have to be careful not to repeat work forever an make forward progess. */
  369. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  370. bool interruptible)
  371. {
  372. struct drm_device *dev = overlay->dev;
  373. drm_i915_private_t *dev_priv = dev->dev_private;
  374. int ret;
  375. if (overlay->last_flip_req == 0)
  376. return 0;
  377. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  378. interruptible, &dev_priv->render_ring);
  379. if (ret)
  380. return ret;
  381. if (overlay->flip_tail)
  382. overlay->flip_tail(overlay);
  383. overlay->last_flip_req = 0;
  384. return 0;
  385. }
  386. /* Wait for pending overlay flip and release old frame.
  387. * Needs to be called before the overlay register are changed
  388. * via intel_overlay_(un)map_regs
  389. */
  390. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  391. {
  392. struct drm_device *dev = overlay->dev;
  393. drm_i915_private_t *dev_priv = dev->dev_private;
  394. int ret;
  395. /* Only wait if there is actually an old frame to release to
  396. * guarantee forward progress.
  397. */
  398. if (!overlay->old_vid_bo)
  399. return 0;
  400. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  401. struct drm_i915_gem_request *request;
  402. /* synchronous slowpath */
  403. request = kzalloc(sizeof(*request), GFP_KERNEL);
  404. if (request == NULL)
  405. return -ENOMEM;
  406. BEGIN_LP_RING(2);
  407. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  408. OUT_RING(MI_NOOP);
  409. ADVANCE_LP_RING();
  410. ret = intel_overlay_do_wait_request(overlay, request, true,
  411. intel_overlay_release_old_vid_tail);
  412. if (ret)
  413. return ret;
  414. }
  415. intel_overlay_release_old_vid_tail(overlay);
  416. return 0;
  417. }
  418. struct put_image_params {
  419. int format;
  420. short dst_x;
  421. short dst_y;
  422. short dst_w;
  423. short dst_h;
  424. short src_w;
  425. short src_scan_h;
  426. short src_scan_w;
  427. short src_h;
  428. short stride_Y;
  429. short stride_UV;
  430. int offset_Y;
  431. int offset_U;
  432. int offset_V;
  433. };
  434. static int packed_depth_bytes(u32 format)
  435. {
  436. switch (format & I915_OVERLAY_DEPTH_MASK) {
  437. case I915_OVERLAY_YUV422:
  438. return 4;
  439. case I915_OVERLAY_YUV411:
  440. /* return 6; not implemented */
  441. default:
  442. return -EINVAL;
  443. }
  444. }
  445. static int packed_width_bytes(u32 format, short width)
  446. {
  447. switch (format & I915_OVERLAY_DEPTH_MASK) {
  448. case I915_OVERLAY_YUV422:
  449. return width << 1;
  450. default:
  451. return -EINVAL;
  452. }
  453. }
  454. static int uv_hsubsampling(u32 format)
  455. {
  456. switch (format & I915_OVERLAY_DEPTH_MASK) {
  457. case I915_OVERLAY_YUV422:
  458. case I915_OVERLAY_YUV420:
  459. return 2;
  460. case I915_OVERLAY_YUV411:
  461. case I915_OVERLAY_YUV410:
  462. return 4;
  463. default:
  464. return -EINVAL;
  465. }
  466. }
  467. static int uv_vsubsampling(u32 format)
  468. {
  469. switch (format & I915_OVERLAY_DEPTH_MASK) {
  470. case I915_OVERLAY_YUV420:
  471. case I915_OVERLAY_YUV410:
  472. return 2;
  473. case I915_OVERLAY_YUV422:
  474. case I915_OVERLAY_YUV411:
  475. return 1;
  476. default:
  477. return -EINVAL;
  478. }
  479. }
  480. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  481. {
  482. u32 mask, shift, ret;
  483. if (IS_GEN2(dev)) {
  484. mask = 0x1f;
  485. shift = 5;
  486. } else {
  487. mask = 0x3f;
  488. shift = 6;
  489. }
  490. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  491. if (!IS_GEN2(dev))
  492. ret <<= 1;
  493. ret -=1;
  494. return ret << 2;
  495. }
  496. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  497. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  498. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  499. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  500. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  501. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  502. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  503. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  504. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  505. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  506. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  507. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  508. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  509. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  510. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  511. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  512. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  513. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  514. };
  515. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  516. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  517. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  518. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  519. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  520. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  521. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  522. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  523. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  524. 0x3000, 0x0800, 0x3000
  525. };
  526. static void update_polyphase_filter(struct overlay_registers *regs)
  527. {
  528. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  529. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  530. }
  531. static bool update_scaling_factors(struct intel_overlay *overlay,
  532. struct overlay_registers *regs,
  533. struct put_image_params *params)
  534. {
  535. /* fixed point with a 12 bit shift */
  536. u32 xscale, yscale, xscale_UV, yscale_UV;
  537. #define FP_SHIFT 12
  538. #define FRACT_MASK 0xfff
  539. bool scale_changed = false;
  540. int uv_hscale = uv_hsubsampling(params->format);
  541. int uv_vscale = uv_vsubsampling(params->format);
  542. if (params->dst_w > 1)
  543. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  544. /(params->dst_w);
  545. else
  546. xscale = 1 << FP_SHIFT;
  547. if (params->dst_h > 1)
  548. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  549. /(params->dst_h);
  550. else
  551. yscale = 1 << FP_SHIFT;
  552. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  553. xscale_UV = xscale/uv_hscale;
  554. yscale_UV = yscale/uv_vscale;
  555. /* make the Y scale to UV scale ratio an exact multiply */
  556. xscale = xscale_UV * uv_hscale;
  557. yscale = yscale_UV * uv_vscale;
  558. /*} else {
  559. xscale_UV = 0;
  560. yscale_UV = 0;
  561. }*/
  562. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  563. scale_changed = true;
  564. overlay->old_xscale = xscale;
  565. overlay->old_yscale = yscale;
  566. regs->YRGBSCALE = (((yscale & FRACT_MASK) << 20) |
  567. ((xscale >> FP_SHIFT) << 16) |
  568. ((xscale & FRACT_MASK) << 3));
  569. regs->UVSCALE = (((yscale_UV & FRACT_MASK) << 20) |
  570. ((xscale_UV >> FP_SHIFT) << 16) |
  571. ((xscale_UV & FRACT_MASK) << 3));
  572. regs->UVSCALEV = ((((yscale >> FP_SHIFT) << 16) |
  573. ((yscale_UV >> FP_SHIFT) << 0)));
  574. if (scale_changed)
  575. update_polyphase_filter(regs);
  576. return scale_changed;
  577. }
  578. static void update_colorkey(struct intel_overlay *overlay,
  579. struct overlay_registers *regs)
  580. {
  581. u32 key = overlay->color_key;
  582. switch (overlay->crtc->base.fb->bits_per_pixel) {
  583. case 8:
  584. regs->DCLRKV = 0;
  585. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  586. break;
  587. case 16:
  588. if (overlay->crtc->base.fb->depth == 15) {
  589. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  590. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  591. } else {
  592. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  593. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  594. }
  595. break;
  596. case 24:
  597. case 32:
  598. regs->DCLRKV = key;
  599. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  600. break;
  601. }
  602. }
  603. static u32 overlay_cmd_reg(struct put_image_params *params)
  604. {
  605. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  606. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  607. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  608. case I915_OVERLAY_YUV422:
  609. cmd |= OCMD_YUV_422_PLANAR;
  610. break;
  611. case I915_OVERLAY_YUV420:
  612. cmd |= OCMD_YUV_420_PLANAR;
  613. break;
  614. case I915_OVERLAY_YUV411:
  615. case I915_OVERLAY_YUV410:
  616. cmd |= OCMD_YUV_410_PLANAR;
  617. break;
  618. }
  619. } else { /* YUV packed */
  620. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  621. case I915_OVERLAY_YUV422:
  622. cmd |= OCMD_YUV_422_PACKED;
  623. break;
  624. case I915_OVERLAY_YUV411:
  625. cmd |= OCMD_YUV_411_PACKED;
  626. break;
  627. }
  628. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  629. case I915_OVERLAY_NO_SWAP:
  630. break;
  631. case I915_OVERLAY_UV_SWAP:
  632. cmd |= OCMD_UV_SWAP;
  633. break;
  634. case I915_OVERLAY_Y_SWAP:
  635. cmd |= OCMD_Y_SWAP;
  636. break;
  637. case I915_OVERLAY_Y_AND_UV_SWAP:
  638. cmd |= OCMD_Y_AND_UV_SWAP;
  639. break;
  640. }
  641. }
  642. return cmd;
  643. }
  644. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  645. struct drm_gem_object *new_bo,
  646. struct put_image_params *params)
  647. {
  648. int ret, tmp_width;
  649. struct overlay_registers *regs;
  650. bool scale_changed = false;
  651. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  652. struct drm_device *dev = overlay->dev;
  653. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  654. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  655. BUG_ON(!overlay);
  656. ret = intel_overlay_release_old_vid(overlay);
  657. if (ret != 0)
  658. return ret;
  659. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  660. if (ret != 0)
  661. return ret;
  662. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  663. if (ret != 0)
  664. goto out_unpin;
  665. if (!overlay->active) {
  666. regs = intel_overlay_map_regs(overlay);
  667. if (!regs) {
  668. ret = -ENOMEM;
  669. goto out_unpin;
  670. }
  671. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  672. if (IS_GEN4(overlay->dev))
  673. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  674. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  675. OCONF_PIPE_A : OCONF_PIPE_B;
  676. intel_overlay_unmap_regs(overlay, regs);
  677. ret = intel_overlay_on(overlay);
  678. if (ret != 0)
  679. goto out_unpin;
  680. }
  681. regs = intel_overlay_map_regs(overlay);
  682. if (!regs) {
  683. ret = -ENOMEM;
  684. goto out_unpin;
  685. }
  686. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  687. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  688. if (params->format & I915_OVERLAY_YUV_PACKED)
  689. tmp_width = packed_width_bytes(params->format, params->src_w);
  690. else
  691. tmp_width = params->src_w;
  692. regs->SWIDTH = params->src_w;
  693. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  694. params->offset_Y, tmp_width);
  695. regs->SHEIGHT = params->src_h;
  696. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  697. regs->OSTRIDE = params->stride_Y;
  698. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  699. int uv_hscale = uv_hsubsampling(params->format);
  700. int uv_vscale = uv_vsubsampling(params->format);
  701. u32 tmp_U, tmp_V;
  702. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  703. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  704. params->src_w/uv_hscale);
  705. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  706. params->src_w/uv_hscale);
  707. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  708. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  709. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  710. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  711. regs->OSTRIDE |= params->stride_UV << 16;
  712. }
  713. scale_changed = update_scaling_factors(overlay, regs, params);
  714. update_colorkey(overlay, regs);
  715. regs->OCMD = overlay_cmd_reg(params);
  716. intel_overlay_unmap_regs(overlay, regs);
  717. ret = intel_overlay_continue(overlay, scale_changed);
  718. if (ret)
  719. goto out_unpin;
  720. overlay->old_vid_bo = overlay->vid_bo;
  721. overlay->vid_bo = to_intel_bo(new_bo);
  722. return 0;
  723. out_unpin:
  724. i915_gem_object_unpin(new_bo);
  725. return ret;
  726. }
  727. int intel_overlay_switch_off(struct intel_overlay *overlay,
  728. bool interruptible)
  729. {
  730. struct overlay_registers *regs;
  731. struct drm_device *dev = overlay->dev;
  732. int ret;
  733. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  734. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  735. ret = intel_overlay_recover_from_interrupt(overlay, interruptible);
  736. if (ret != 0)
  737. return ret;
  738. if (!overlay->active)
  739. return 0;
  740. ret = intel_overlay_release_old_vid(overlay);
  741. if (ret != 0)
  742. return ret;
  743. regs = intel_overlay_map_regs(overlay);
  744. regs->OCMD = 0;
  745. intel_overlay_unmap_regs(overlay, regs);
  746. ret = intel_overlay_off(overlay, interruptible);
  747. if (ret != 0)
  748. return ret;
  749. intel_overlay_off_tail(overlay);
  750. return 0;
  751. }
  752. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  753. struct intel_crtc *crtc)
  754. {
  755. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  756. if (!crtc->active)
  757. return -EINVAL;
  758. /* can't use the overlay with double wide pipe */
  759. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  760. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  761. return -EINVAL;
  762. return 0;
  763. }
  764. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  765. {
  766. struct drm_device *dev = overlay->dev;
  767. drm_i915_private_t *dev_priv = dev->dev_private;
  768. u32 pfit_control = I915_READ(PFIT_CONTROL);
  769. u32 ratio;
  770. /* XXX: This is not the same logic as in the xorg driver, but more in
  771. * line with the intel documentation for the i965
  772. */
  773. if (INTEL_INFO(dev)->gen >= 4) {
  774. /* on i965 use the PGM reg to read out the autoscaler values */
  775. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  776. } else {
  777. if (pfit_control & VERT_AUTO_SCALE)
  778. ratio = I915_READ(PFIT_AUTO_RATIOS);
  779. else
  780. ratio = I915_READ(PFIT_PGM_RATIOS);
  781. ratio >>= PFIT_VERT_SCALE_SHIFT;
  782. }
  783. overlay->pfit_vscale_ratio = ratio;
  784. }
  785. static int check_overlay_dst(struct intel_overlay *overlay,
  786. struct drm_intel_overlay_put_image *rec)
  787. {
  788. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  789. if (rec->dst_x < mode->crtc_hdisplay &&
  790. rec->dst_x + rec->dst_width <= mode->crtc_hdisplay &&
  791. rec->dst_y < mode->crtc_vdisplay &&
  792. rec->dst_y + rec->dst_height <= mode->crtc_vdisplay)
  793. return 0;
  794. else
  795. return -EINVAL;
  796. }
  797. static int check_overlay_scaling(struct put_image_params *rec)
  798. {
  799. u32 tmp;
  800. /* downscaling limit is 8.0 */
  801. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  802. if (tmp > 7)
  803. return -EINVAL;
  804. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  805. if (tmp > 7)
  806. return -EINVAL;
  807. return 0;
  808. }
  809. static int check_overlay_src(struct drm_device *dev,
  810. struct drm_intel_overlay_put_image *rec,
  811. struct drm_gem_object *new_bo)
  812. {
  813. int uv_hscale = uv_hsubsampling(rec->flags);
  814. int uv_vscale = uv_vsubsampling(rec->flags);
  815. u32 stride_mask, depth, tmp;
  816. /* check src dimensions */
  817. if (IS_845G(dev) || IS_I830(dev)) {
  818. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  819. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  820. return -EINVAL;
  821. } else {
  822. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  823. rec->src_width > IMAGE_MAX_WIDTH)
  824. return -EINVAL;
  825. }
  826. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  827. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  828. rec->src_width < N_HORIZ_Y_TAPS*4)
  829. return -EINVAL;
  830. /* check alignment constraints */
  831. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  832. case I915_OVERLAY_RGB:
  833. /* not implemented */
  834. return -EINVAL;
  835. case I915_OVERLAY_YUV_PACKED:
  836. if (uv_vscale != 1)
  837. return -EINVAL;
  838. depth = packed_depth_bytes(rec->flags);
  839. if (depth < 0)
  840. return depth;
  841. /* ignore UV planes */
  842. rec->stride_UV = 0;
  843. rec->offset_U = 0;
  844. rec->offset_V = 0;
  845. /* check pixel alignment */
  846. if (rec->offset_Y % depth)
  847. return -EINVAL;
  848. break;
  849. case I915_OVERLAY_YUV_PLANAR:
  850. if (uv_vscale < 0 || uv_hscale < 0)
  851. return -EINVAL;
  852. /* no offset restrictions for planar formats */
  853. break;
  854. default:
  855. return -EINVAL;
  856. }
  857. if (rec->src_width % uv_hscale)
  858. return -EINVAL;
  859. /* stride checking */
  860. if (IS_I830(dev) || IS_845G(dev))
  861. stride_mask = 255;
  862. else
  863. stride_mask = 63;
  864. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  865. return -EINVAL;
  866. if (IS_GEN4(dev) && rec->stride_Y < 512)
  867. return -EINVAL;
  868. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  869. 4096 : 8192;
  870. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  871. return -EINVAL;
  872. /* check buffer dimensions */
  873. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  874. case I915_OVERLAY_RGB:
  875. case I915_OVERLAY_YUV_PACKED:
  876. /* always 4 Y values per depth pixels */
  877. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  878. return -EINVAL;
  879. tmp = rec->stride_Y*rec->src_height;
  880. if (rec->offset_Y + tmp > new_bo->size)
  881. return -EINVAL;
  882. break;
  883. case I915_OVERLAY_YUV_PLANAR:
  884. if (rec->src_width > rec->stride_Y)
  885. return -EINVAL;
  886. if (rec->src_width/uv_hscale > rec->stride_UV)
  887. return -EINVAL;
  888. tmp = rec->stride_Y * rec->src_height;
  889. if (rec->offset_Y + tmp > new_bo->size)
  890. return -EINVAL;
  891. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  892. if (rec->offset_U + tmp > new_bo->size ||
  893. rec->offset_V + tmp > new_bo->size)
  894. return -EINVAL;
  895. break;
  896. }
  897. return 0;
  898. }
  899. /**
  900. * Return the pipe currently connected to the panel fitter,
  901. * or -1 if the panel fitter is not present or not in use
  902. */
  903. static int intel_panel_fitter_pipe(struct drm_device *dev)
  904. {
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. u32 pfit_control;
  907. /* i830 doesn't have a panel fitter */
  908. if (IS_I830(dev))
  909. return -1;
  910. pfit_control = I915_READ(PFIT_CONTROL);
  911. /* See if the panel fitter is in use */
  912. if ((pfit_control & PFIT_ENABLE) == 0)
  913. return -1;
  914. /* 965 can place panel fitter on either pipe */
  915. if (IS_GEN4(dev))
  916. return (pfit_control >> 29) & 0x3;
  917. /* older chips can only use pipe 1 */
  918. return 1;
  919. }
  920. int intel_overlay_put_image(struct drm_device *dev, void *data,
  921. struct drm_file *file_priv)
  922. {
  923. struct drm_intel_overlay_put_image *put_image_rec = data;
  924. drm_i915_private_t *dev_priv = dev->dev_private;
  925. struct intel_overlay *overlay;
  926. struct drm_mode_object *drmmode_obj;
  927. struct intel_crtc *crtc;
  928. struct drm_gem_object *new_bo;
  929. struct put_image_params *params;
  930. int ret;
  931. if (!dev_priv) {
  932. DRM_ERROR("called with no initialization\n");
  933. return -EINVAL;
  934. }
  935. overlay = dev_priv->overlay;
  936. if (!overlay) {
  937. DRM_DEBUG("userspace bug: no overlay\n");
  938. return -ENODEV;
  939. }
  940. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  941. mutex_lock(&dev->mode_config.mutex);
  942. mutex_lock(&dev->struct_mutex);
  943. ret = intel_overlay_switch_off(overlay, true);
  944. mutex_unlock(&dev->struct_mutex);
  945. mutex_unlock(&dev->mode_config.mutex);
  946. return ret;
  947. }
  948. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  949. if (!params)
  950. return -ENOMEM;
  951. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  952. DRM_MODE_OBJECT_CRTC);
  953. if (!drmmode_obj) {
  954. ret = -ENOENT;
  955. goto out_free;
  956. }
  957. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  958. new_bo = drm_gem_object_lookup(dev, file_priv,
  959. put_image_rec->bo_handle);
  960. if (!new_bo) {
  961. ret = -ENOENT;
  962. goto out_free;
  963. }
  964. mutex_lock(&dev->mode_config.mutex);
  965. mutex_lock(&dev->struct_mutex);
  966. ret = intel_overlay_recover_from_interrupt(overlay, true);
  967. if (ret != 0)
  968. goto out_unlock;
  969. if (overlay->crtc != crtc) {
  970. struct drm_display_mode *mode = &crtc->base.mode;
  971. ret = intel_overlay_switch_off(overlay, true);
  972. if (ret != 0)
  973. goto out_unlock;
  974. ret = check_overlay_possible_on_crtc(overlay, crtc);
  975. if (ret != 0)
  976. goto out_unlock;
  977. overlay->crtc = crtc;
  978. crtc->overlay = overlay;
  979. /* line too wide, i.e. one-line-mode */
  980. if (mode->hdisplay > 1024 &&
  981. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  982. overlay->pfit_active = 1;
  983. update_pfit_vscale_ratio(overlay);
  984. } else
  985. overlay->pfit_active = 0;
  986. }
  987. ret = check_overlay_dst(overlay, put_image_rec);
  988. if (ret != 0)
  989. goto out_unlock;
  990. if (overlay->pfit_active) {
  991. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  992. overlay->pfit_vscale_ratio);
  993. /* shifting right rounds downwards, so add 1 */
  994. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  995. overlay->pfit_vscale_ratio) + 1;
  996. } else {
  997. params->dst_y = put_image_rec->dst_y;
  998. params->dst_h = put_image_rec->dst_height;
  999. }
  1000. params->dst_x = put_image_rec->dst_x;
  1001. params->dst_w = put_image_rec->dst_width;
  1002. params->src_w = put_image_rec->src_width;
  1003. params->src_h = put_image_rec->src_height;
  1004. params->src_scan_w = put_image_rec->src_scan_width;
  1005. params->src_scan_h = put_image_rec->src_scan_height;
  1006. if (params->src_scan_h > params->src_h ||
  1007. params->src_scan_w > params->src_w) {
  1008. ret = -EINVAL;
  1009. goto out_unlock;
  1010. }
  1011. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1012. if (ret != 0)
  1013. goto out_unlock;
  1014. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1015. params->stride_Y = put_image_rec->stride_Y;
  1016. params->stride_UV = put_image_rec->stride_UV;
  1017. params->offset_Y = put_image_rec->offset_Y;
  1018. params->offset_U = put_image_rec->offset_U;
  1019. params->offset_V = put_image_rec->offset_V;
  1020. /* Check scaling after src size to prevent a divide-by-zero. */
  1021. ret = check_overlay_scaling(params);
  1022. if (ret != 0)
  1023. goto out_unlock;
  1024. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1025. if (ret != 0)
  1026. goto out_unlock;
  1027. mutex_unlock(&dev->struct_mutex);
  1028. mutex_unlock(&dev->mode_config.mutex);
  1029. kfree(params);
  1030. return 0;
  1031. out_unlock:
  1032. mutex_unlock(&dev->struct_mutex);
  1033. mutex_unlock(&dev->mode_config.mutex);
  1034. drm_gem_object_unreference_unlocked(new_bo);
  1035. out_free:
  1036. kfree(params);
  1037. return ret;
  1038. }
  1039. static void update_reg_attrs(struct intel_overlay *overlay,
  1040. struct overlay_registers *regs)
  1041. {
  1042. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1043. regs->OCLRC1 = overlay->saturation;
  1044. }
  1045. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1046. {
  1047. int i;
  1048. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1049. return false;
  1050. for (i = 0; i < 3; i++) {
  1051. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1052. return false;
  1053. }
  1054. return true;
  1055. }
  1056. static bool check_gamma5_errata(u32 gamma5)
  1057. {
  1058. int i;
  1059. for (i = 0; i < 3; i++) {
  1060. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1061. return false;
  1062. }
  1063. return true;
  1064. }
  1065. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1066. {
  1067. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1068. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1069. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1070. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1071. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1072. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1073. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1074. return -EINVAL;
  1075. if (!check_gamma5_errata(attrs->gamma5))
  1076. return -EINVAL;
  1077. return 0;
  1078. }
  1079. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1080. struct drm_file *file_priv)
  1081. {
  1082. struct drm_intel_overlay_attrs *attrs = data;
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. struct intel_overlay *overlay;
  1085. struct overlay_registers *regs;
  1086. int ret;
  1087. if (!dev_priv) {
  1088. DRM_ERROR("called with no initialization\n");
  1089. return -EINVAL;
  1090. }
  1091. overlay = dev_priv->overlay;
  1092. if (!overlay) {
  1093. DRM_DEBUG("userspace bug: no overlay\n");
  1094. return -ENODEV;
  1095. }
  1096. mutex_lock(&dev->mode_config.mutex);
  1097. mutex_lock(&dev->struct_mutex);
  1098. ret = -EINVAL;
  1099. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1100. attrs->color_key = overlay->color_key;
  1101. attrs->brightness = overlay->brightness;
  1102. attrs->contrast = overlay->contrast;
  1103. attrs->saturation = overlay->saturation;
  1104. if (!IS_GEN2(dev)) {
  1105. attrs->gamma0 = I915_READ(OGAMC0);
  1106. attrs->gamma1 = I915_READ(OGAMC1);
  1107. attrs->gamma2 = I915_READ(OGAMC2);
  1108. attrs->gamma3 = I915_READ(OGAMC3);
  1109. attrs->gamma4 = I915_READ(OGAMC4);
  1110. attrs->gamma5 = I915_READ(OGAMC5);
  1111. }
  1112. } else {
  1113. if (attrs->brightness < -128 || attrs->brightness > 127)
  1114. goto out_unlock;
  1115. if (attrs->contrast > 255)
  1116. goto out_unlock;
  1117. if (attrs->saturation > 1023)
  1118. goto out_unlock;
  1119. overlay->color_key = attrs->color_key;
  1120. overlay->brightness = attrs->brightness;
  1121. overlay->contrast = attrs->contrast;
  1122. overlay->saturation = attrs->saturation;
  1123. regs = intel_overlay_map_regs(overlay);
  1124. if (!regs) {
  1125. ret = -ENOMEM;
  1126. goto out_unlock;
  1127. }
  1128. update_reg_attrs(overlay, regs);
  1129. intel_overlay_unmap_regs(overlay, regs);
  1130. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1131. if (IS_GEN2(dev))
  1132. goto out_unlock;
  1133. if (overlay->active) {
  1134. ret = -EBUSY;
  1135. goto out_unlock;
  1136. }
  1137. ret = check_gamma(attrs);
  1138. if (ret)
  1139. goto out_unlock;
  1140. I915_WRITE(OGAMC0, attrs->gamma0);
  1141. I915_WRITE(OGAMC1, attrs->gamma1);
  1142. I915_WRITE(OGAMC2, attrs->gamma2);
  1143. I915_WRITE(OGAMC3, attrs->gamma3);
  1144. I915_WRITE(OGAMC4, attrs->gamma4);
  1145. I915_WRITE(OGAMC5, attrs->gamma5);
  1146. }
  1147. }
  1148. ret = 0;
  1149. out_unlock:
  1150. mutex_unlock(&dev->struct_mutex);
  1151. mutex_unlock(&dev->mode_config.mutex);
  1152. return ret;
  1153. }
  1154. void intel_setup_overlay(struct drm_device *dev)
  1155. {
  1156. drm_i915_private_t *dev_priv = dev->dev_private;
  1157. struct intel_overlay *overlay;
  1158. struct drm_gem_object *reg_bo;
  1159. struct overlay_registers *regs;
  1160. int ret;
  1161. if (!HAS_OVERLAY(dev))
  1162. return;
  1163. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1164. if (!overlay)
  1165. return;
  1166. overlay->dev = dev;
  1167. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1168. if (!reg_bo)
  1169. goto out_free;
  1170. overlay->reg_bo = to_intel_bo(reg_bo);
  1171. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1172. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1173. I915_GEM_PHYS_OVERLAY_REGS,
  1174. PAGE_SIZE);
  1175. if (ret) {
  1176. DRM_ERROR("failed to attach phys overlay regs\n");
  1177. goto out_free_bo;
  1178. }
  1179. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1180. } else {
  1181. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1182. if (ret) {
  1183. DRM_ERROR("failed to pin overlay register bo\n");
  1184. goto out_free_bo;
  1185. }
  1186. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1187. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1188. if (ret) {
  1189. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1190. goto out_unpin_bo;
  1191. }
  1192. }
  1193. /* init all values */
  1194. overlay->color_key = 0x0101fe;
  1195. overlay->brightness = -19;
  1196. overlay->contrast = 75;
  1197. overlay->saturation = 146;
  1198. regs = intel_overlay_map_regs(overlay);
  1199. if (!regs)
  1200. goto out_free_bo;
  1201. memset(regs, 0, sizeof(struct overlay_registers));
  1202. update_polyphase_filter(regs);
  1203. update_reg_attrs(overlay, regs);
  1204. intel_overlay_unmap_regs(overlay, regs);
  1205. dev_priv->overlay = overlay;
  1206. DRM_INFO("initialized overlay support\n");
  1207. return;
  1208. out_unpin_bo:
  1209. i915_gem_object_unpin(reg_bo);
  1210. out_free_bo:
  1211. drm_gem_object_unreference(reg_bo);
  1212. out_free:
  1213. kfree(overlay);
  1214. return;
  1215. }
  1216. void intel_cleanup_overlay(struct drm_device *dev)
  1217. {
  1218. drm_i915_private_t *dev_priv = dev->dev_private;
  1219. if (!dev_priv->overlay)
  1220. return;
  1221. /* The bo's should be free'd by the generic code already.
  1222. * Furthermore modesetting teardown happens beforehand so the
  1223. * hardware should be off already */
  1224. BUG_ON(dev_priv->overlay->active);
  1225. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1226. kfree(dev_priv->overlay);
  1227. }
  1228. #ifdef CONFIG_DEBUG_FS
  1229. #include <linux/seq_file.h>
  1230. struct intel_overlay_error_state {
  1231. struct overlay_registers regs;
  1232. unsigned long base;
  1233. u32 dovsta;
  1234. u32 isr;
  1235. };
  1236. static struct overlay_registers *
  1237. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1238. {
  1239. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1240. struct overlay_registers *regs;
  1241. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1242. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  1243. else
  1244. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1245. overlay->reg_bo->gtt_offset);
  1246. return regs;
  1247. }
  1248. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1249. struct overlay_registers *regs)
  1250. {
  1251. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1252. io_mapping_unmap_atomic(regs);
  1253. }
  1254. struct intel_overlay_error_state *
  1255. intel_overlay_capture_error_state(struct drm_device *dev)
  1256. {
  1257. drm_i915_private_t *dev_priv = dev->dev_private;
  1258. struct intel_overlay *overlay = dev_priv->overlay;
  1259. struct intel_overlay_error_state *error;
  1260. struct overlay_registers __iomem *regs;
  1261. if (!overlay || !overlay->active)
  1262. return NULL;
  1263. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1264. if (error == NULL)
  1265. return NULL;
  1266. error->dovsta = I915_READ(DOVSTA);
  1267. error->isr = I915_READ(ISR);
  1268. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1269. error->base = (long) overlay->reg_bo->phys_obj->handle->vaddr;
  1270. else
  1271. error->base = (long) overlay->reg_bo->gtt_offset;
  1272. regs = intel_overlay_map_regs_atomic(overlay);
  1273. if (!regs)
  1274. goto err;
  1275. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1276. intel_overlay_unmap_regs_atomic(overlay, regs);
  1277. return error;
  1278. err:
  1279. kfree(error);
  1280. return NULL;
  1281. }
  1282. void
  1283. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1284. {
  1285. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1286. error->dovsta, error->isr);
  1287. seq_printf(m, " Register file at 0x%08lx:\n",
  1288. error->base);
  1289. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1290. P(OBUF_0Y);
  1291. P(OBUF_1Y);
  1292. P(OBUF_0U);
  1293. P(OBUF_0V);
  1294. P(OBUF_1U);
  1295. P(OBUF_1V);
  1296. P(OSTRIDE);
  1297. P(YRGB_VPH);
  1298. P(UV_VPH);
  1299. P(HORZ_PH);
  1300. P(INIT_PHS);
  1301. P(DWINPOS);
  1302. P(DWINSZ);
  1303. P(SWIDTH);
  1304. P(SWIDTHSW);
  1305. P(SHEIGHT);
  1306. P(YRGBSCALE);
  1307. P(UVSCALE);
  1308. P(OCLRC0);
  1309. P(OCLRC1);
  1310. P(DCLRKV);
  1311. P(DCLRKM);
  1312. P(SCLRKVH);
  1313. P(SCLRKVL);
  1314. P(SCLRKEN);
  1315. P(OCONFIG);
  1316. P(OCMD);
  1317. P(OSTART_0Y);
  1318. P(OSTART_1Y);
  1319. P(OSTART_0U);
  1320. P(OSTART_0V);
  1321. P(OSTART_1U);
  1322. P(OSTART_1V);
  1323. P(OTILEOFF_0Y);
  1324. P(OTILEOFF_1Y);
  1325. P(OTILEOFF_0U);
  1326. P(OTILEOFF_0V);
  1327. P(OTILEOFF_1U);
  1328. P(OTILEOFF_1V);
  1329. P(FASTHSCALE);
  1330. P(UVSCALEV);
  1331. #undef P
  1332. }
  1333. #endif