dispc.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <plat/sram.h>
  35. #include <plat/clock.h>
  36. #include <plat/display.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. /* DISPC */
  40. #define DISPC_SZ_REGS SZ_4K
  41. struct dispc_reg { u16 idx; };
  42. #define DISPC_REG(idx) ((const struct dispc_reg) { idx })
  43. /*
  44. * DISPC common registers and
  45. * DISPC channel registers , ch = 0 for LCD, ch = 1 for
  46. * DIGIT, and ch = 2 for LCD2
  47. */
  48. #define DISPC_REVISION DISPC_REG(0x0000)
  49. #define DISPC_SYSCONFIG DISPC_REG(0x0010)
  50. #define DISPC_SYSSTATUS DISPC_REG(0x0014)
  51. #define DISPC_IRQSTATUS DISPC_REG(0x0018)
  52. #define DISPC_IRQENABLE DISPC_REG(0x001C)
  53. #define DISPC_CONTROL DISPC_REG(0x0040)
  54. #define DISPC_CONTROL2 DISPC_REG(0x0238)
  55. #define DISPC_CONFIG DISPC_REG(0x0044)
  56. #define DISPC_CONFIG2 DISPC_REG(0x0620)
  57. #define DISPC_CAPABLE DISPC_REG(0x0048)
  58. #define DISPC_DEFAULT_COLOR(ch) DISPC_REG(ch == 0 ? 0x004C : \
  59. (ch == 1 ? 0x0050 : 0x03AC))
  60. #define DISPC_TRANS_COLOR(ch) DISPC_REG(ch == 0 ? 0x0054 : \
  61. (ch == 1 ? 0x0058 : 0x03B0))
  62. #define DISPC_LINE_STATUS DISPC_REG(0x005C)
  63. #define DISPC_LINE_NUMBER DISPC_REG(0x0060)
  64. #define DISPC_TIMING_H(ch) DISPC_REG(ch != 2 ? 0x0064 : 0x0400)
  65. #define DISPC_TIMING_V(ch) DISPC_REG(ch != 2 ? 0x0068 : 0x0404)
  66. #define DISPC_POL_FREQ(ch) DISPC_REG(ch != 2 ? 0x006C : 0x0408)
  67. #define DISPC_DIVISORo(ch) DISPC_REG(ch != 2 ? 0x0070 : 0x040C)
  68. #define DISPC_GLOBAL_ALPHA DISPC_REG(0x0074)
  69. #define DISPC_SIZE_DIG DISPC_REG(0x0078)
  70. #define DISPC_SIZE_LCD(ch) DISPC_REG(ch != 2 ? 0x007C : 0x03CC)
  71. /* DISPC GFX plane */
  72. #define DISPC_GFX_BA0 DISPC_REG(0x0080)
  73. #define DISPC_GFX_BA1 DISPC_REG(0x0084)
  74. #define DISPC_GFX_POSITION DISPC_REG(0x0088)
  75. #define DISPC_GFX_SIZE DISPC_REG(0x008C)
  76. #define DISPC_GFX_ATTRIBUTES DISPC_REG(0x00A0)
  77. #define DISPC_GFX_FIFO_THRESHOLD DISPC_REG(0x00A4)
  78. #define DISPC_GFX_FIFO_SIZE_STATUS DISPC_REG(0x00A8)
  79. #define DISPC_GFX_ROW_INC DISPC_REG(0x00AC)
  80. #define DISPC_GFX_PIXEL_INC DISPC_REG(0x00B0)
  81. #define DISPC_GFX_WINDOW_SKIP DISPC_REG(0x00B4)
  82. #define DISPC_GFX_TABLE_BA DISPC_REG(0x00B8)
  83. #define DISPC_DATA_CYCLE1(ch) DISPC_REG(ch != 2 ? 0x01D4 : 0x03C0)
  84. #define DISPC_DATA_CYCLE2(ch) DISPC_REG(ch != 2 ? 0x01D8 : 0x03C4)
  85. #define DISPC_DATA_CYCLE3(ch) DISPC_REG(ch != 2 ? 0x01DC : 0x03C8)
  86. #define DISPC_CPR_COEF_R(ch) DISPC_REG(ch != 2 ? 0x0220 : 0x03BC)
  87. #define DISPC_CPR_COEF_G(ch) DISPC_REG(ch != 2 ? 0x0224 : 0x03B8)
  88. #define DISPC_CPR_COEF_B(ch) DISPC_REG(ch != 2 ? 0x0228 : 0x03B4)
  89. #define DISPC_GFX_PRELOAD DISPC_REG(0x022C)
  90. /* DISPC Video plane, n = 0 for VID1 and n = 1 for VID2 */
  91. #define DISPC_VID_REG(n, idx) DISPC_REG(0x00BC + (n)*0x90 + idx)
  92. #define DISPC_VID_BA0(n) DISPC_VID_REG(n, 0x0000)
  93. #define DISPC_VID_BA1(n) DISPC_VID_REG(n, 0x0004)
  94. #define DISPC_VID_POSITION(n) DISPC_VID_REG(n, 0x0008)
  95. #define DISPC_VID_SIZE(n) DISPC_VID_REG(n, 0x000C)
  96. #define DISPC_VID_ATTRIBUTES(n) DISPC_VID_REG(n, 0x0010)
  97. #define DISPC_VID_FIFO_THRESHOLD(n) DISPC_VID_REG(n, 0x0014)
  98. #define DISPC_VID_FIFO_SIZE_STATUS(n) DISPC_VID_REG(n, 0x0018)
  99. #define DISPC_VID_ROW_INC(n) DISPC_VID_REG(n, 0x001C)
  100. #define DISPC_VID_PIXEL_INC(n) DISPC_VID_REG(n, 0x0020)
  101. #define DISPC_VID_FIR(n) DISPC_VID_REG(n, 0x0024)
  102. #define DISPC_VID_PICTURE_SIZE(n) DISPC_VID_REG(n, 0x0028)
  103. #define DISPC_VID_ACCU0(n) DISPC_VID_REG(n, 0x002C)
  104. #define DISPC_VID_ACCU1(n) DISPC_VID_REG(n, 0x0030)
  105. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  106. #define DISPC_VID_FIR_COEF_H(n, i) DISPC_REG(0x00F0 + (n)*0x90 + (i)*0x8)
  107. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  108. #define DISPC_VID_FIR_COEF_HV(n, i) DISPC_REG(0x00F4 + (n)*0x90 + (i)*0x8)
  109. /* coef index i = {0, 1, 2, 3, 4} */
  110. #define DISPC_VID_CONV_COEF(n, i) DISPC_REG(0x0130 + (n)*0x90 + (i)*0x4)
  111. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  112. #define DISPC_VID_FIR_COEF_V(n, i) DISPC_REG(0x01E0 + (n)*0x20 + (i)*0x4)
  113. #define DISPC_VID_PRELOAD(n) DISPC_REG(0x230 + (n)*0x04)
  114. #define DISPC_DIVISOR DISPC_REG(0x0804)
  115. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  116. DISPC_IRQ_OCP_ERR | \
  117. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  118. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  119. DISPC_IRQ_SYNC_LOST | \
  120. DISPC_IRQ_SYNC_LOST_DIGIT)
  121. #define DISPC_MAX_NR_ISRS 8
  122. struct omap_dispc_isr_data {
  123. omap_dispc_isr_t isr;
  124. void *arg;
  125. u32 mask;
  126. };
  127. struct dispc_h_coef {
  128. s8 hc4;
  129. s8 hc3;
  130. u8 hc2;
  131. s8 hc1;
  132. s8 hc0;
  133. };
  134. struct dispc_v_coef {
  135. s8 vc22;
  136. s8 vc2;
  137. u8 vc1;
  138. s8 vc0;
  139. s8 vc00;
  140. };
  141. #define REG_GET(idx, start, end) \
  142. FLD_GET(dispc_read_reg(idx), start, end)
  143. #define REG_FLD_MOD(idx, val, start, end) \
  144. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  145. static const struct dispc_reg dispc_reg_att[] = { DISPC_GFX_ATTRIBUTES,
  146. DISPC_VID_ATTRIBUTES(0),
  147. DISPC_VID_ATTRIBUTES(1) };
  148. struct dispc_irq_stats {
  149. unsigned long last_reset;
  150. unsigned irq_count;
  151. unsigned irqs[32];
  152. };
  153. static struct {
  154. struct platform_device *pdev;
  155. void __iomem *base;
  156. int irq;
  157. u32 fifo_size[3];
  158. spinlock_t irq_lock;
  159. u32 irq_error_mask;
  160. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  161. u32 error_irqs;
  162. struct work_struct error_work;
  163. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  164. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  165. spinlock_t irq_stats_lock;
  166. struct dispc_irq_stats irq_stats;
  167. #endif
  168. } dispc;
  169. static void _omap_dispc_set_irqs(void);
  170. static inline void dispc_write_reg(const struct dispc_reg idx, u32 val)
  171. {
  172. __raw_writel(val, dispc.base + idx.idx);
  173. }
  174. static inline u32 dispc_read_reg(const struct dispc_reg idx)
  175. {
  176. return __raw_readl(dispc.base + idx.idx);
  177. }
  178. #define SR(reg) \
  179. dispc.ctx[(DISPC_##reg).idx / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  180. #define RR(reg) \
  181. dispc_write_reg(DISPC_##reg, dispc.ctx[(DISPC_##reg).idx / sizeof(u32)])
  182. void dispc_save_context(void)
  183. {
  184. if (cpu_is_omap24xx())
  185. return;
  186. SR(SYSCONFIG);
  187. SR(IRQENABLE);
  188. SR(CONTROL);
  189. SR(CONFIG);
  190. SR(DEFAULT_COLOR(0));
  191. SR(DEFAULT_COLOR(1));
  192. SR(TRANS_COLOR(0));
  193. SR(TRANS_COLOR(1));
  194. SR(LINE_NUMBER);
  195. SR(TIMING_H(0));
  196. SR(TIMING_V(0));
  197. SR(POL_FREQ(0));
  198. SR(DIVISORo(0));
  199. SR(GLOBAL_ALPHA);
  200. SR(SIZE_DIG);
  201. SR(SIZE_LCD(0));
  202. if (dss_has_feature(FEAT_MGR_LCD2)) {
  203. SR(CONTROL2);
  204. SR(DEFAULT_COLOR(2));
  205. SR(TRANS_COLOR(2));
  206. SR(SIZE_LCD(2));
  207. SR(TIMING_H(2));
  208. SR(TIMING_V(2));
  209. SR(POL_FREQ(2));
  210. SR(DIVISORo(2));
  211. SR(CONFIG2);
  212. }
  213. SR(GFX_BA0);
  214. SR(GFX_BA1);
  215. SR(GFX_POSITION);
  216. SR(GFX_SIZE);
  217. SR(GFX_ATTRIBUTES);
  218. SR(GFX_FIFO_THRESHOLD);
  219. SR(GFX_ROW_INC);
  220. SR(GFX_PIXEL_INC);
  221. SR(GFX_WINDOW_SKIP);
  222. SR(GFX_TABLE_BA);
  223. SR(DATA_CYCLE1(0));
  224. SR(DATA_CYCLE2(0));
  225. SR(DATA_CYCLE3(0));
  226. SR(CPR_COEF_R(0));
  227. SR(CPR_COEF_G(0));
  228. SR(CPR_COEF_B(0));
  229. if (dss_has_feature(FEAT_MGR_LCD2)) {
  230. SR(CPR_COEF_B(2));
  231. SR(CPR_COEF_G(2));
  232. SR(CPR_COEF_R(2));
  233. SR(DATA_CYCLE1(2));
  234. SR(DATA_CYCLE2(2));
  235. SR(DATA_CYCLE3(2));
  236. }
  237. SR(GFX_PRELOAD);
  238. /* VID1 */
  239. SR(VID_BA0(0));
  240. SR(VID_BA1(0));
  241. SR(VID_POSITION(0));
  242. SR(VID_SIZE(0));
  243. SR(VID_ATTRIBUTES(0));
  244. SR(VID_FIFO_THRESHOLD(0));
  245. SR(VID_ROW_INC(0));
  246. SR(VID_PIXEL_INC(0));
  247. SR(VID_FIR(0));
  248. SR(VID_PICTURE_SIZE(0));
  249. SR(VID_ACCU0(0));
  250. SR(VID_ACCU1(0));
  251. SR(VID_FIR_COEF_H(0, 0));
  252. SR(VID_FIR_COEF_H(0, 1));
  253. SR(VID_FIR_COEF_H(0, 2));
  254. SR(VID_FIR_COEF_H(0, 3));
  255. SR(VID_FIR_COEF_H(0, 4));
  256. SR(VID_FIR_COEF_H(0, 5));
  257. SR(VID_FIR_COEF_H(0, 6));
  258. SR(VID_FIR_COEF_H(0, 7));
  259. SR(VID_FIR_COEF_HV(0, 0));
  260. SR(VID_FIR_COEF_HV(0, 1));
  261. SR(VID_FIR_COEF_HV(0, 2));
  262. SR(VID_FIR_COEF_HV(0, 3));
  263. SR(VID_FIR_COEF_HV(0, 4));
  264. SR(VID_FIR_COEF_HV(0, 5));
  265. SR(VID_FIR_COEF_HV(0, 6));
  266. SR(VID_FIR_COEF_HV(0, 7));
  267. SR(VID_CONV_COEF(0, 0));
  268. SR(VID_CONV_COEF(0, 1));
  269. SR(VID_CONV_COEF(0, 2));
  270. SR(VID_CONV_COEF(0, 3));
  271. SR(VID_CONV_COEF(0, 4));
  272. SR(VID_FIR_COEF_V(0, 0));
  273. SR(VID_FIR_COEF_V(0, 1));
  274. SR(VID_FIR_COEF_V(0, 2));
  275. SR(VID_FIR_COEF_V(0, 3));
  276. SR(VID_FIR_COEF_V(0, 4));
  277. SR(VID_FIR_COEF_V(0, 5));
  278. SR(VID_FIR_COEF_V(0, 6));
  279. SR(VID_FIR_COEF_V(0, 7));
  280. SR(VID_PRELOAD(0));
  281. /* VID2 */
  282. SR(VID_BA0(1));
  283. SR(VID_BA1(1));
  284. SR(VID_POSITION(1));
  285. SR(VID_SIZE(1));
  286. SR(VID_ATTRIBUTES(1));
  287. SR(VID_FIFO_THRESHOLD(1));
  288. SR(VID_ROW_INC(1));
  289. SR(VID_PIXEL_INC(1));
  290. SR(VID_FIR(1));
  291. SR(VID_PICTURE_SIZE(1));
  292. SR(VID_ACCU0(1));
  293. SR(VID_ACCU1(1));
  294. SR(VID_FIR_COEF_H(1, 0));
  295. SR(VID_FIR_COEF_H(1, 1));
  296. SR(VID_FIR_COEF_H(1, 2));
  297. SR(VID_FIR_COEF_H(1, 3));
  298. SR(VID_FIR_COEF_H(1, 4));
  299. SR(VID_FIR_COEF_H(1, 5));
  300. SR(VID_FIR_COEF_H(1, 6));
  301. SR(VID_FIR_COEF_H(1, 7));
  302. SR(VID_FIR_COEF_HV(1, 0));
  303. SR(VID_FIR_COEF_HV(1, 1));
  304. SR(VID_FIR_COEF_HV(1, 2));
  305. SR(VID_FIR_COEF_HV(1, 3));
  306. SR(VID_FIR_COEF_HV(1, 4));
  307. SR(VID_FIR_COEF_HV(1, 5));
  308. SR(VID_FIR_COEF_HV(1, 6));
  309. SR(VID_FIR_COEF_HV(1, 7));
  310. SR(VID_CONV_COEF(1, 0));
  311. SR(VID_CONV_COEF(1, 1));
  312. SR(VID_CONV_COEF(1, 2));
  313. SR(VID_CONV_COEF(1, 3));
  314. SR(VID_CONV_COEF(1, 4));
  315. SR(VID_FIR_COEF_V(1, 0));
  316. SR(VID_FIR_COEF_V(1, 1));
  317. SR(VID_FIR_COEF_V(1, 2));
  318. SR(VID_FIR_COEF_V(1, 3));
  319. SR(VID_FIR_COEF_V(1, 4));
  320. SR(VID_FIR_COEF_V(1, 5));
  321. SR(VID_FIR_COEF_V(1, 6));
  322. SR(VID_FIR_COEF_V(1, 7));
  323. SR(VID_PRELOAD(1));
  324. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  325. SR(DIVISOR);
  326. }
  327. void dispc_restore_context(void)
  328. {
  329. RR(SYSCONFIG);
  330. /*RR(IRQENABLE);*/
  331. /*RR(CONTROL);*/
  332. RR(CONFIG);
  333. RR(DEFAULT_COLOR(0));
  334. RR(DEFAULT_COLOR(1));
  335. RR(TRANS_COLOR(0));
  336. RR(TRANS_COLOR(1));
  337. RR(LINE_NUMBER);
  338. RR(TIMING_H(0));
  339. RR(TIMING_V(0));
  340. RR(POL_FREQ(0));
  341. RR(DIVISORo(0));
  342. RR(GLOBAL_ALPHA);
  343. RR(SIZE_DIG);
  344. RR(SIZE_LCD(0));
  345. if (dss_has_feature(FEAT_MGR_LCD2)) {
  346. RR(DEFAULT_COLOR(2));
  347. RR(TRANS_COLOR(2));
  348. RR(SIZE_LCD(2));
  349. RR(TIMING_H(2));
  350. RR(TIMING_V(2));
  351. RR(POL_FREQ(2));
  352. RR(DIVISORo(2));
  353. RR(CONFIG2);
  354. }
  355. RR(GFX_BA0);
  356. RR(GFX_BA1);
  357. RR(GFX_POSITION);
  358. RR(GFX_SIZE);
  359. RR(GFX_ATTRIBUTES);
  360. RR(GFX_FIFO_THRESHOLD);
  361. RR(GFX_ROW_INC);
  362. RR(GFX_PIXEL_INC);
  363. RR(GFX_WINDOW_SKIP);
  364. RR(GFX_TABLE_BA);
  365. RR(DATA_CYCLE1(0));
  366. RR(DATA_CYCLE2(0));
  367. RR(DATA_CYCLE3(0));
  368. RR(CPR_COEF_R(0));
  369. RR(CPR_COEF_G(0));
  370. RR(CPR_COEF_B(0));
  371. if (dss_has_feature(FEAT_MGR_LCD2)) {
  372. RR(DATA_CYCLE1(2));
  373. RR(DATA_CYCLE2(2));
  374. RR(DATA_CYCLE3(2));
  375. RR(CPR_COEF_B(2));
  376. RR(CPR_COEF_G(2));
  377. RR(CPR_COEF_R(2));
  378. }
  379. RR(GFX_PRELOAD);
  380. /* VID1 */
  381. RR(VID_BA0(0));
  382. RR(VID_BA1(0));
  383. RR(VID_POSITION(0));
  384. RR(VID_SIZE(0));
  385. RR(VID_ATTRIBUTES(0));
  386. RR(VID_FIFO_THRESHOLD(0));
  387. RR(VID_ROW_INC(0));
  388. RR(VID_PIXEL_INC(0));
  389. RR(VID_FIR(0));
  390. RR(VID_PICTURE_SIZE(0));
  391. RR(VID_ACCU0(0));
  392. RR(VID_ACCU1(0));
  393. RR(VID_FIR_COEF_H(0, 0));
  394. RR(VID_FIR_COEF_H(0, 1));
  395. RR(VID_FIR_COEF_H(0, 2));
  396. RR(VID_FIR_COEF_H(0, 3));
  397. RR(VID_FIR_COEF_H(0, 4));
  398. RR(VID_FIR_COEF_H(0, 5));
  399. RR(VID_FIR_COEF_H(0, 6));
  400. RR(VID_FIR_COEF_H(0, 7));
  401. RR(VID_FIR_COEF_HV(0, 0));
  402. RR(VID_FIR_COEF_HV(0, 1));
  403. RR(VID_FIR_COEF_HV(0, 2));
  404. RR(VID_FIR_COEF_HV(0, 3));
  405. RR(VID_FIR_COEF_HV(0, 4));
  406. RR(VID_FIR_COEF_HV(0, 5));
  407. RR(VID_FIR_COEF_HV(0, 6));
  408. RR(VID_FIR_COEF_HV(0, 7));
  409. RR(VID_CONV_COEF(0, 0));
  410. RR(VID_CONV_COEF(0, 1));
  411. RR(VID_CONV_COEF(0, 2));
  412. RR(VID_CONV_COEF(0, 3));
  413. RR(VID_CONV_COEF(0, 4));
  414. RR(VID_FIR_COEF_V(0, 0));
  415. RR(VID_FIR_COEF_V(0, 1));
  416. RR(VID_FIR_COEF_V(0, 2));
  417. RR(VID_FIR_COEF_V(0, 3));
  418. RR(VID_FIR_COEF_V(0, 4));
  419. RR(VID_FIR_COEF_V(0, 5));
  420. RR(VID_FIR_COEF_V(0, 6));
  421. RR(VID_FIR_COEF_V(0, 7));
  422. RR(VID_PRELOAD(0));
  423. /* VID2 */
  424. RR(VID_BA0(1));
  425. RR(VID_BA1(1));
  426. RR(VID_POSITION(1));
  427. RR(VID_SIZE(1));
  428. RR(VID_ATTRIBUTES(1));
  429. RR(VID_FIFO_THRESHOLD(1));
  430. RR(VID_ROW_INC(1));
  431. RR(VID_PIXEL_INC(1));
  432. RR(VID_FIR(1));
  433. RR(VID_PICTURE_SIZE(1));
  434. RR(VID_ACCU0(1));
  435. RR(VID_ACCU1(1));
  436. RR(VID_FIR_COEF_H(1, 0));
  437. RR(VID_FIR_COEF_H(1, 1));
  438. RR(VID_FIR_COEF_H(1, 2));
  439. RR(VID_FIR_COEF_H(1, 3));
  440. RR(VID_FIR_COEF_H(1, 4));
  441. RR(VID_FIR_COEF_H(1, 5));
  442. RR(VID_FIR_COEF_H(1, 6));
  443. RR(VID_FIR_COEF_H(1, 7));
  444. RR(VID_FIR_COEF_HV(1, 0));
  445. RR(VID_FIR_COEF_HV(1, 1));
  446. RR(VID_FIR_COEF_HV(1, 2));
  447. RR(VID_FIR_COEF_HV(1, 3));
  448. RR(VID_FIR_COEF_HV(1, 4));
  449. RR(VID_FIR_COEF_HV(1, 5));
  450. RR(VID_FIR_COEF_HV(1, 6));
  451. RR(VID_FIR_COEF_HV(1, 7));
  452. RR(VID_CONV_COEF(1, 0));
  453. RR(VID_CONV_COEF(1, 1));
  454. RR(VID_CONV_COEF(1, 2));
  455. RR(VID_CONV_COEF(1, 3));
  456. RR(VID_CONV_COEF(1, 4));
  457. RR(VID_FIR_COEF_V(1, 0));
  458. RR(VID_FIR_COEF_V(1, 1));
  459. RR(VID_FIR_COEF_V(1, 2));
  460. RR(VID_FIR_COEF_V(1, 3));
  461. RR(VID_FIR_COEF_V(1, 4));
  462. RR(VID_FIR_COEF_V(1, 5));
  463. RR(VID_FIR_COEF_V(1, 6));
  464. RR(VID_FIR_COEF_V(1, 7));
  465. RR(VID_PRELOAD(1));
  466. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  467. RR(DIVISOR);
  468. /* enable last, because LCD & DIGIT enable are here */
  469. RR(CONTROL);
  470. if (dss_has_feature(FEAT_MGR_LCD2))
  471. RR(CONTROL2);
  472. /* clear spurious SYNC_LOST_DIGIT interrupts */
  473. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  474. /*
  475. * enable last so IRQs won't trigger before
  476. * the context is fully restored
  477. */
  478. RR(IRQENABLE);
  479. }
  480. #undef SR
  481. #undef RR
  482. static inline void enable_clocks(bool enable)
  483. {
  484. if (enable)
  485. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  486. else
  487. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  488. }
  489. bool dispc_go_busy(enum omap_channel channel)
  490. {
  491. int bit;
  492. if (channel == OMAP_DSS_CHANNEL_LCD ||
  493. channel == OMAP_DSS_CHANNEL_LCD2)
  494. bit = 5; /* GOLCD */
  495. else
  496. bit = 6; /* GODIGIT */
  497. if (channel == OMAP_DSS_CHANNEL_LCD2)
  498. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  499. else
  500. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  501. }
  502. void dispc_go(enum omap_channel channel)
  503. {
  504. int bit;
  505. bool enable_bit, go_bit;
  506. enable_clocks(1);
  507. if (channel == OMAP_DSS_CHANNEL_LCD ||
  508. channel == OMAP_DSS_CHANNEL_LCD2)
  509. bit = 0; /* LCDENABLE */
  510. else
  511. bit = 1; /* DIGITALENABLE */
  512. /* if the channel is not enabled, we don't need GO */
  513. if (channel == OMAP_DSS_CHANNEL_LCD2)
  514. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  515. else
  516. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  517. if (!enable_bit)
  518. goto end;
  519. if (channel == OMAP_DSS_CHANNEL_LCD ||
  520. channel == OMAP_DSS_CHANNEL_LCD2)
  521. bit = 5; /* GOLCD */
  522. else
  523. bit = 6; /* GODIGIT */
  524. if (channel == OMAP_DSS_CHANNEL_LCD2)
  525. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  526. else
  527. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  528. if (go_bit) {
  529. DSSERR("GO bit not down for channel %d\n", channel);
  530. goto end;
  531. }
  532. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  533. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  534. if (channel == OMAP_DSS_CHANNEL_LCD2)
  535. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  536. else
  537. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  538. end:
  539. enable_clocks(0);
  540. }
  541. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  542. {
  543. BUG_ON(plane == OMAP_DSS_GFX);
  544. dispc_write_reg(DISPC_VID_FIR_COEF_H(plane-1, reg), value);
  545. }
  546. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  547. {
  548. BUG_ON(plane == OMAP_DSS_GFX);
  549. dispc_write_reg(DISPC_VID_FIR_COEF_HV(plane-1, reg), value);
  550. }
  551. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  552. {
  553. BUG_ON(plane == OMAP_DSS_GFX);
  554. dispc_write_reg(DISPC_VID_FIR_COEF_V(plane-1, reg), value);
  555. }
  556. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  557. int vscaleup, int five_taps)
  558. {
  559. /* Coefficients for horizontal up-sampling */
  560. static const struct dispc_h_coef coef_hup[8] = {
  561. { 0, 0, 128, 0, 0 },
  562. { -1, 13, 124, -8, 0 },
  563. { -2, 30, 112, -11, -1 },
  564. { -5, 51, 95, -11, -2 },
  565. { 0, -9, 73, 73, -9 },
  566. { -2, -11, 95, 51, -5 },
  567. { -1, -11, 112, 30, -2 },
  568. { 0, -8, 124, 13, -1 },
  569. };
  570. /* Coefficients for vertical up-sampling */
  571. static const struct dispc_v_coef coef_vup_3tap[8] = {
  572. { 0, 0, 128, 0, 0 },
  573. { 0, 3, 123, 2, 0 },
  574. { 0, 12, 111, 5, 0 },
  575. { 0, 32, 89, 7, 0 },
  576. { 0, 0, 64, 64, 0 },
  577. { 0, 7, 89, 32, 0 },
  578. { 0, 5, 111, 12, 0 },
  579. { 0, 2, 123, 3, 0 },
  580. };
  581. static const struct dispc_v_coef coef_vup_5tap[8] = {
  582. { 0, 0, 128, 0, 0 },
  583. { -1, 13, 124, -8, 0 },
  584. { -2, 30, 112, -11, -1 },
  585. { -5, 51, 95, -11, -2 },
  586. { 0, -9, 73, 73, -9 },
  587. { -2, -11, 95, 51, -5 },
  588. { -1, -11, 112, 30, -2 },
  589. { 0, -8, 124, 13, -1 },
  590. };
  591. /* Coefficients for horizontal down-sampling */
  592. static const struct dispc_h_coef coef_hdown[8] = {
  593. { 0, 36, 56, 36, 0 },
  594. { 4, 40, 55, 31, -2 },
  595. { 8, 44, 54, 27, -5 },
  596. { 12, 48, 53, 22, -7 },
  597. { -9, 17, 52, 51, 17 },
  598. { -7, 22, 53, 48, 12 },
  599. { -5, 27, 54, 44, 8 },
  600. { -2, 31, 55, 40, 4 },
  601. };
  602. /* Coefficients for vertical down-sampling */
  603. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  604. { 0, 36, 56, 36, 0 },
  605. { 0, 40, 57, 31, 0 },
  606. { 0, 45, 56, 27, 0 },
  607. { 0, 50, 55, 23, 0 },
  608. { 0, 18, 55, 55, 0 },
  609. { 0, 23, 55, 50, 0 },
  610. { 0, 27, 56, 45, 0 },
  611. { 0, 31, 57, 40, 0 },
  612. };
  613. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  614. { 0, 36, 56, 36, 0 },
  615. { 4, 40, 55, 31, -2 },
  616. { 8, 44, 54, 27, -5 },
  617. { 12, 48, 53, 22, -7 },
  618. { -9, 17, 52, 51, 17 },
  619. { -7, 22, 53, 48, 12 },
  620. { -5, 27, 54, 44, 8 },
  621. { -2, 31, 55, 40, 4 },
  622. };
  623. const struct dispc_h_coef *h_coef;
  624. const struct dispc_v_coef *v_coef;
  625. int i;
  626. if (hscaleup)
  627. h_coef = coef_hup;
  628. else
  629. h_coef = coef_hdown;
  630. if (vscaleup)
  631. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  632. else
  633. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  634. for (i = 0; i < 8; i++) {
  635. u32 h, hv;
  636. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  637. | FLD_VAL(h_coef[i].hc1, 15, 8)
  638. | FLD_VAL(h_coef[i].hc2, 23, 16)
  639. | FLD_VAL(h_coef[i].hc3, 31, 24);
  640. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  641. | FLD_VAL(v_coef[i].vc0, 15, 8)
  642. | FLD_VAL(v_coef[i].vc1, 23, 16)
  643. | FLD_VAL(v_coef[i].vc2, 31, 24);
  644. _dispc_write_firh_reg(plane, i, h);
  645. _dispc_write_firhv_reg(plane, i, hv);
  646. }
  647. if (five_taps) {
  648. for (i = 0; i < 8; i++) {
  649. u32 v;
  650. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  651. | FLD_VAL(v_coef[i].vc22, 15, 8);
  652. _dispc_write_firv_reg(plane, i, v);
  653. }
  654. }
  655. }
  656. static void _dispc_setup_color_conv_coef(void)
  657. {
  658. const struct color_conv_coef {
  659. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  660. int full_range;
  661. } ctbl_bt601_5 = {
  662. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  663. };
  664. const struct color_conv_coef *ct;
  665. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  666. ct = &ctbl_bt601_5;
  667. dispc_write_reg(DISPC_VID_CONV_COEF(0, 0), CVAL(ct->rcr, ct->ry));
  668. dispc_write_reg(DISPC_VID_CONV_COEF(0, 1), CVAL(ct->gy, ct->rcb));
  669. dispc_write_reg(DISPC_VID_CONV_COEF(0, 2), CVAL(ct->gcb, ct->gcr));
  670. dispc_write_reg(DISPC_VID_CONV_COEF(0, 3), CVAL(ct->bcr, ct->by));
  671. dispc_write_reg(DISPC_VID_CONV_COEF(0, 4), CVAL(0, ct->bcb));
  672. dispc_write_reg(DISPC_VID_CONV_COEF(1, 0), CVAL(ct->rcr, ct->ry));
  673. dispc_write_reg(DISPC_VID_CONV_COEF(1, 1), CVAL(ct->gy, ct->rcb));
  674. dispc_write_reg(DISPC_VID_CONV_COEF(1, 2), CVAL(ct->gcb, ct->gcr));
  675. dispc_write_reg(DISPC_VID_CONV_COEF(1, 3), CVAL(ct->bcr, ct->by));
  676. dispc_write_reg(DISPC_VID_CONV_COEF(1, 4), CVAL(0, ct->bcb));
  677. #undef CVAL
  678. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(0), ct->full_range, 11, 11);
  679. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(1), ct->full_range, 11, 11);
  680. }
  681. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  682. {
  683. const struct dispc_reg ba0_reg[] = { DISPC_GFX_BA0,
  684. DISPC_VID_BA0(0),
  685. DISPC_VID_BA0(1) };
  686. dispc_write_reg(ba0_reg[plane], paddr);
  687. }
  688. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  689. {
  690. const struct dispc_reg ba1_reg[] = { DISPC_GFX_BA1,
  691. DISPC_VID_BA1(0),
  692. DISPC_VID_BA1(1) };
  693. dispc_write_reg(ba1_reg[plane], paddr);
  694. }
  695. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  696. {
  697. const struct dispc_reg pos_reg[] = { DISPC_GFX_POSITION,
  698. DISPC_VID_POSITION(0),
  699. DISPC_VID_POSITION(1) };
  700. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  701. dispc_write_reg(pos_reg[plane], val);
  702. }
  703. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  704. {
  705. const struct dispc_reg siz_reg[] = { DISPC_GFX_SIZE,
  706. DISPC_VID_PICTURE_SIZE(0),
  707. DISPC_VID_PICTURE_SIZE(1) };
  708. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  709. dispc_write_reg(siz_reg[plane], val);
  710. }
  711. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  712. {
  713. u32 val;
  714. const struct dispc_reg vsi_reg[] = { DISPC_VID_SIZE(0),
  715. DISPC_VID_SIZE(1) };
  716. BUG_ON(plane == OMAP_DSS_GFX);
  717. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  718. dispc_write_reg(vsi_reg[plane-1], val);
  719. }
  720. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  721. {
  722. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  723. return;
  724. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  725. plane == OMAP_DSS_VIDEO1)
  726. return;
  727. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 28, 28);
  728. }
  729. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  730. {
  731. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  732. return;
  733. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  734. plane == OMAP_DSS_VIDEO1)
  735. return;
  736. if (plane == OMAP_DSS_GFX)
  737. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  738. else if (plane == OMAP_DSS_VIDEO2)
  739. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  740. }
  741. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  742. {
  743. const struct dispc_reg ri_reg[] = { DISPC_GFX_PIXEL_INC,
  744. DISPC_VID_PIXEL_INC(0),
  745. DISPC_VID_PIXEL_INC(1) };
  746. dispc_write_reg(ri_reg[plane], inc);
  747. }
  748. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  749. {
  750. const struct dispc_reg ri_reg[] = { DISPC_GFX_ROW_INC,
  751. DISPC_VID_ROW_INC(0),
  752. DISPC_VID_ROW_INC(1) };
  753. dispc_write_reg(ri_reg[plane], inc);
  754. }
  755. static void _dispc_set_color_mode(enum omap_plane plane,
  756. enum omap_color_mode color_mode)
  757. {
  758. u32 m = 0;
  759. switch (color_mode) {
  760. case OMAP_DSS_COLOR_CLUT1:
  761. m = 0x0; break;
  762. case OMAP_DSS_COLOR_CLUT2:
  763. m = 0x1; break;
  764. case OMAP_DSS_COLOR_CLUT4:
  765. m = 0x2; break;
  766. case OMAP_DSS_COLOR_CLUT8:
  767. m = 0x3; break;
  768. case OMAP_DSS_COLOR_RGB12U:
  769. m = 0x4; break;
  770. case OMAP_DSS_COLOR_ARGB16:
  771. m = 0x5; break;
  772. case OMAP_DSS_COLOR_RGB16:
  773. m = 0x6; break;
  774. case OMAP_DSS_COLOR_RGB24U:
  775. m = 0x8; break;
  776. case OMAP_DSS_COLOR_RGB24P:
  777. m = 0x9; break;
  778. case OMAP_DSS_COLOR_YUV2:
  779. m = 0xa; break;
  780. case OMAP_DSS_COLOR_UYVY:
  781. m = 0xb; break;
  782. case OMAP_DSS_COLOR_ARGB32:
  783. m = 0xc; break;
  784. case OMAP_DSS_COLOR_RGBA32:
  785. m = 0xd; break;
  786. case OMAP_DSS_COLOR_RGBX32:
  787. m = 0xe; break;
  788. default:
  789. BUG(); break;
  790. }
  791. REG_FLD_MOD(dispc_reg_att[plane], m, 4, 1);
  792. }
  793. static void _dispc_set_channel_out(enum omap_plane plane,
  794. enum omap_channel channel)
  795. {
  796. int shift;
  797. u32 val;
  798. int chan = 0, chan2 = 0;
  799. switch (plane) {
  800. case OMAP_DSS_GFX:
  801. shift = 8;
  802. break;
  803. case OMAP_DSS_VIDEO1:
  804. case OMAP_DSS_VIDEO2:
  805. shift = 16;
  806. break;
  807. default:
  808. BUG();
  809. return;
  810. }
  811. val = dispc_read_reg(dispc_reg_att[plane]);
  812. if (dss_has_feature(FEAT_MGR_LCD2)) {
  813. switch (channel) {
  814. case OMAP_DSS_CHANNEL_LCD:
  815. chan = 0;
  816. chan2 = 0;
  817. break;
  818. case OMAP_DSS_CHANNEL_DIGIT:
  819. chan = 1;
  820. chan2 = 0;
  821. break;
  822. case OMAP_DSS_CHANNEL_LCD2:
  823. chan = 0;
  824. chan2 = 1;
  825. break;
  826. default:
  827. BUG();
  828. }
  829. val = FLD_MOD(val, chan, shift, shift);
  830. val = FLD_MOD(val, chan2, 31, 30);
  831. } else {
  832. val = FLD_MOD(val, channel, shift, shift);
  833. }
  834. dispc_write_reg(dispc_reg_att[plane], val);
  835. }
  836. void dispc_set_burst_size(enum omap_plane plane,
  837. enum omap_burst_size burst_size)
  838. {
  839. int shift;
  840. u32 val;
  841. enable_clocks(1);
  842. switch (plane) {
  843. case OMAP_DSS_GFX:
  844. shift = 6;
  845. break;
  846. case OMAP_DSS_VIDEO1:
  847. case OMAP_DSS_VIDEO2:
  848. shift = 14;
  849. break;
  850. default:
  851. BUG();
  852. return;
  853. }
  854. val = dispc_read_reg(dispc_reg_att[plane]);
  855. val = FLD_MOD(val, burst_size, shift+1, shift);
  856. dispc_write_reg(dispc_reg_att[plane], val);
  857. enable_clocks(0);
  858. }
  859. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  860. {
  861. u32 val;
  862. BUG_ON(plane == OMAP_DSS_GFX);
  863. val = dispc_read_reg(dispc_reg_att[plane]);
  864. val = FLD_MOD(val, enable, 9, 9);
  865. dispc_write_reg(dispc_reg_att[plane], val);
  866. }
  867. void dispc_enable_replication(enum omap_plane plane, bool enable)
  868. {
  869. int bit;
  870. if (plane == OMAP_DSS_GFX)
  871. bit = 5;
  872. else
  873. bit = 10;
  874. enable_clocks(1);
  875. REG_FLD_MOD(dispc_reg_att[plane], enable, bit, bit);
  876. enable_clocks(0);
  877. }
  878. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  879. {
  880. u32 val;
  881. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  882. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  883. enable_clocks(1);
  884. dispc_write_reg(DISPC_SIZE_LCD(channel), val);
  885. enable_clocks(0);
  886. }
  887. void dispc_set_digit_size(u16 width, u16 height)
  888. {
  889. u32 val;
  890. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  891. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  892. enable_clocks(1);
  893. dispc_write_reg(DISPC_SIZE_DIG, val);
  894. enable_clocks(0);
  895. }
  896. static void dispc_read_plane_fifo_sizes(void)
  897. {
  898. const struct dispc_reg fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
  899. DISPC_VID_FIFO_SIZE_STATUS(0),
  900. DISPC_VID_FIFO_SIZE_STATUS(1) };
  901. u32 size;
  902. int plane;
  903. u8 start, end;
  904. enable_clocks(1);
  905. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  906. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  907. size = FLD_GET(dispc_read_reg(fsz_reg[plane]), start, end);
  908. dispc.fifo_size[plane] = size;
  909. }
  910. enable_clocks(0);
  911. }
  912. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  913. {
  914. return dispc.fifo_size[plane];
  915. }
  916. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  917. {
  918. const struct dispc_reg ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
  919. DISPC_VID_FIFO_THRESHOLD(0),
  920. DISPC_VID_FIFO_THRESHOLD(1) };
  921. u8 hi_start, hi_end, lo_start, lo_end;
  922. enable_clocks(1);
  923. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  924. plane,
  925. REG_GET(ftrs_reg[plane], 11, 0),
  926. REG_GET(ftrs_reg[plane], 27, 16),
  927. low, high);
  928. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  929. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  930. dispc_write_reg(ftrs_reg[plane],
  931. FLD_VAL(high, hi_start, hi_end) |
  932. FLD_VAL(low, lo_start, lo_end));
  933. enable_clocks(0);
  934. }
  935. void dispc_enable_fifomerge(bool enable)
  936. {
  937. enable_clocks(1);
  938. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  939. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  940. enable_clocks(0);
  941. }
  942. static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
  943. {
  944. u32 val;
  945. const struct dispc_reg fir_reg[] = { DISPC_VID_FIR(0),
  946. DISPC_VID_FIR(1) };
  947. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  948. BUG_ON(plane == OMAP_DSS_GFX);
  949. dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  950. dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  951. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  952. FLD_VAL(hinc, hinc_start, hinc_end);
  953. dispc_write_reg(fir_reg[plane-1], val);
  954. }
  955. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  956. {
  957. u32 val;
  958. const struct dispc_reg ac0_reg[] = { DISPC_VID_ACCU0(0),
  959. DISPC_VID_ACCU0(1) };
  960. u8 hor_start, hor_end, vert_start, vert_end;
  961. BUG_ON(plane == OMAP_DSS_GFX);
  962. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  963. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  964. val = FLD_VAL(vaccu, vert_start, vert_end) |
  965. FLD_VAL(haccu, hor_start, hor_end);
  966. dispc_write_reg(ac0_reg[plane-1], val);
  967. }
  968. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  969. {
  970. u32 val;
  971. const struct dispc_reg ac1_reg[] = { DISPC_VID_ACCU1(0),
  972. DISPC_VID_ACCU1(1) };
  973. u8 hor_start, hor_end, vert_start, vert_end;
  974. BUG_ON(plane == OMAP_DSS_GFX);
  975. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  976. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  977. val = FLD_VAL(vaccu, vert_start, vert_end) |
  978. FLD_VAL(haccu, hor_start, hor_end);
  979. dispc_write_reg(ac1_reg[plane-1], val);
  980. }
  981. static void _dispc_set_scaling(enum omap_plane plane,
  982. u16 orig_width, u16 orig_height,
  983. u16 out_width, u16 out_height,
  984. bool ilace, bool five_taps,
  985. bool fieldmode)
  986. {
  987. int fir_hinc;
  988. int fir_vinc;
  989. int hscaleup, vscaleup;
  990. int accu0 = 0;
  991. int accu1 = 0;
  992. u32 l;
  993. BUG_ON(plane == OMAP_DSS_GFX);
  994. hscaleup = orig_width <= out_width;
  995. vscaleup = orig_height <= out_height;
  996. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
  997. if (!orig_width || orig_width == out_width)
  998. fir_hinc = 0;
  999. else
  1000. fir_hinc = 1024 * orig_width / out_width;
  1001. if (!orig_height || orig_height == out_height)
  1002. fir_vinc = 0;
  1003. else
  1004. fir_vinc = 1024 * orig_height / out_height;
  1005. _dispc_set_fir(plane, fir_hinc, fir_vinc);
  1006. l = dispc_read_reg(dispc_reg_att[plane]);
  1007. /* RESIZEENABLE and VERTICALTAPS */
  1008. l &= ~((0x3 << 5) | (0x1 << 21));
  1009. l |= fir_hinc ? (1 << 5) : 0;
  1010. l |= fir_vinc ? (1 << 6) : 0;
  1011. l |= five_taps ? (1 << 21) : 0;
  1012. /* VRESIZECONF and HRESIZECONF */
  1013. if (dss_has_feature(FEAT_RESIZECONF)) {
  1014. l &= ~(0x3 << 7);
  1015. l |= hscaleup ? 0 : (1 << 7);
  1016. l |= vscaleup ? 0 : (1 << 8);
  1017. }
  1018. /* LINEBUFFERSPLIT */
  1019. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1020. l &= ~(0x1 << 22);
  1021. l |= five_taps ? (1 << 22) : 0;
  1022. }
  1023. dispc_write_reg(dispc_reg_att[plane], l);
  1024. /*
  1025. * field 0 = even field = bottom field
  1026. * field 1 = odd field = top field
  1027. */
  1028. if (ilace && !fieldmode) {
  1029. accu1 = 0;
  1030. accu0 = (fir_vinc / 2) & 0x3ff;
  1031. if (accu0 >= 1024/2) {
  1032. accu1 = 1024/2;
  1033. accu0 -= accu1;
  1034. }
  1035. }
  1036. _dispc_set_vid_accu0(plane, 0, accu0);
  1037. _dispc_set_vid_accu1(plane, 0, accu1);
  1038. }
  1039. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1040. bool mirroring, enum omap_color_mode color_mode)
  1041. {
  1042. bool row_repeat = false;
  1043. int vidrot = 0;
  1044. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1045. color_mode == OMAP_DSS_COLOR_UYVY) {
  1046. if (mirroring) {
  1047. switch (rotation) {
  1048. case OMAP_DSS_ROT_0:
  1049. vidrot = 2;
  1050. break;
  1051. case OMAP_DSS_ROT_90:
  1052. vidrot = 1;
  1053. break;
  1054. case OMAP_DSS_ROT_180:
  1055. vidrot = 0;
  1056. break;
  1057. case OMAP_DSS_ROT_270:
  1058. vidrot = 3;
  1059. break;
  1060. }
  1061. } else {
  1062. switch (rotation) {
  1063. case OMAP_DSS_ROT_0:
  1064. vidrot = 0;
  1065. break;
  1066. case OMAP_DSS_ROT_90:
  1067. vidrot = 1;
  1068. break;
  1069. case OMAP_DSS_ROT_180:
  1070. vidrot = 2;
  1071. break;
  1072. case OMAP_DSS_ROT_270:
  1073. vidrot = 3;
  1074. break;
  1075. }
  1076. }
  1077. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1078. row_repeat = true;
  1079. else
  1080. row_repeat = false;
  1081. }
  1082. REG_FLD_MOD(dispc_reg_att[plane], vidrot, 13, 12);
  1083. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1084. REG_FLD_MOD(dispc_reg_att[plane], row_repeat ? 1 : 0, 18, 18);
  1085. }
  1086. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1087. {
  1088. switch (color_mode) {
  1089. case OMAP_DSS_COLOR_CLUT1:
  1090. return 1;
  1091. case OMAP_DSS_COLOR_CLUT2:
  1092. return 2;
  1093. case OMAP_DSS_COLOR_CLUT4:
  1094. return 4;
  1095. case OMAP_DSS_COLOR_CLUT8:
  1096. return 8;
  1097. case OMAP_DSS_COLOR_RGB12U:
  1098. case OMAP_DSS_COLOR_RGB16:
  1099. case OMAP_DSS_COLOR_ARGB16:
  1100. case OMAP_DSS_COLOR_YUV2:
  1101. case OMAP_DSS_COLOR_UYVY:
  1102. return 16;
  1103. case OMAP_DSS_COLOR_RGB24P:
  1104. return 24;
  1105. case OMAP_DSS_COLOR_RGB24U:
  1106. case OMAP_DSS_COLOR_ARGB32:
  1107. case OMAP_DSS_COLOR_RGBA32:
  1108. case OMAP_DSS_COLOR_RGBX32:
  1109. return 32;
  1110. default:
  1111. BUG();
  1112. }
  1113. }
  1114. static s32 pixinc(int pixels, u8 ps)
  1115. {
  1116. if (pixels == 1)
  1117. return 1;
  1118. else if (pixels > 1)
  1119. return 1 + (pixels - 1) * ps;
  1120. else if (pixels < 0)
  1121. return 1 - (-pixels + 1) * ps;
  1122. else
  1123. BUG();
  1124. }
  1125. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1126. u16 screen_width,
  1127. u16 width, u16 height,
  1128. enum omap_color_mode color_mode, bool fieldmode,
  1129. unsigned int field_offset,
  1130. unsigned *offset0, unsigned *offset1,
  1131. s32 *row_inc, s32 *pix_inc)
  1132. {
  1133. u8 ps;
  1134. /* FIXME CLUT formats */
  1135. switch (color_mode) {
  1136. case OMAP_DSS_COLOR_CLUT1:
  1137. case OMAP_DSS_COLOR_CLUT2:
  1138. case OMAP_DSS_COLOR_CLUT4:
  1139. case OMAP_DSS_COLOR_CLUT8:
  1140. BUG();
  1141. return;
  1142. case OMAP_DSS_COLOR_YUV2:
  1143. case OMAP_DSS_COLOR_UYVY:
  1144. ps = 4;
  1145. break;
  1146. default:
  1147. ps = color_mode_to_bpp(color_mode) / 8;
  1148. break;
  1149. }
  1150. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1151. width, height);
  1152. /*
  1153. * field 0 = even field = bottom field
  1154. * field 1 = odd field = top field
  1155. */
  1156. switch (rotation + mirror * 4) {
  1157. case OMAP_DSS_ROT_0:
  1158. case OMAP_DSS_ROT_180:
  1159. /*
  1160. * If the pixel format is YUV or UYVY divide the width
  1161. * of the image by 2 for 0 and 180 degree rotation.
  1162. */
  1163. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1164. color_mode == OMAP_DSS_COLOR_UYVY)
  1165. width = width >> 1;
  1166. case OMAP_DSS_ROT_90:
  1167. case OMAP_DSS_ROT_270:
  1168. *offset1 = 0;
  1169. if (field_offset)
  1170. *offset0 = field_offset * screen_width * ps;
  1171. else
  1172. *offset0 = 0;
  1173. *row_inc = pixinc(1 + (screen_width - width) +
  1174. (fieldmode ? screen_width : 0),
  1175. ps);
  1176. *pix_inc = pixinc(1, ps);
  1177. break;
  1178. case OMAP_DSS_ROT_0 + 4:
  1179. case OMAP_DSS_ROT_180 + 4:
  1180. /* If the pixel format is YUV or UYVY divide the width
  1181. * of the image by 2 for 0 degree and 180 degree
  1182. */
  1183. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1184. color_mode == OMAP_DSS_COLOR_UYVY)
  1185. width = width >> 1;
  1186. case OMAP_DSS_ROT_90 + 4:
  1187. case OMAP_DSS_ROT_270 + 4:
  1188. *offset1 = 0;
  1189. if (field_offset)
  1190. *offset0 = field_offset * screen_width * ps;
  1191. else
  1192. *offset0 = 0;
  1193. *row_inc = pixinc(1 - (screen_width + width) -
  1194. (fieldmode ? screen_width : 0),
  1195. ps);
  1196. *pix_inc = pixinc(1, ps);
  1197. break;
  1198. default:
  1199. BUG();
  1200. }
  1201. }
  1202. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1203. u16 screen_width,
  1204. u16 width, u16 height,
  1205. enum omap_color_mode color_mode, bool fieldmode,
  1206. unsigned int field_offset,
  1207. unsigned *offset0, unsigned *offset1,
  1208. s32 *row_inc, s32 *pix_inc)
  1209. {
  1210. u8 ps;
  1211. u16 fbw, fbh;
  1212. /* FIXME CLUT formats */
  1213. switch (color_mode) {
  1214. case OMAP_DSS_COLOR_CLUT1:
  1215. case OMAP_DSS_COLOR_CLUT2:
  1216. case OMAP_DSS_COLOR_CLUT4:
  1217. case OMAP_DSS_COLOR_CLUT8:
  1218. BUG();
  1219. return;
  1220. default:
  1221. ps = color_mode_to_bpp(color_mode) / 8;
  1222. break;
  1223. }
  1224. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1225. width, height);
  1226. /* width & height are overlay sizes, convert to fb sizes */
  1227. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1228. fbw = width;
  1229. fbh = height;
  1230. } else {
  1231. fbw = height;
  1232. fbh = width;
  1233. }
  1234. /*
  1235. * field 0 = even field = bottom field
  1236. * field 1 = odd field = top field
  1237. */
  1238. switch (rotation + mirror * 4) {
  1239. case OMAP_DSS_ROT_0:
  1240. *offset1 = 0;
  1241. if (field_offset)
  1242. *offset0 = *offset1 + field_offset * screen_width * ps;
  1243. else
  1244. *offset0 = *offset1;
  1245. *row_inc = pixinc(1 + (screen_width - fbw) +
  1246. (fieldmode ? screen_width : 0),
  1247. ps);
  1248. *pix_inc = pixinc(1, ps);
  1249. break;
  1250. case OMAP_DSS_ROT_90:
  1251. *offset1 = screen_width * (fbh - 1) * ps;
  1252. if (field_offset)
  1253. *offset0 = *offset1 + field_offset * ps;
  1254. else
  1255. *offset0 = *offset1;
  1256. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1257. (fieldmode ? 1 : 0), ps);
  1258. *pix_inc = pixinc(-screen_width, ps);
  1259. break;
  1260. case OMAP_DSS_ROT_180:
  1261. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1262. if (field_offset)
  1263. *offset0 = *offset1 - field_offset * screen_width * ps;
  1264. else
  1265. *offset0 = *offset1;
  1266. *row_inc = pixinc(-1 -
  1267. (screen_width - fbw) -
  1268. (fieldmode ? screen_width : 0),
  1269. ps);
  1270. *pix_inc = pixinc(-1, ps);
  1271. break;
  1272. case OMAP_DSS_ROT_270:
  1273. *offset1 = (fbw - 1) * ps;
  1274. if (field_offset)
  1275. *offset0 = *offset1 - field_offset * ps;
  1276. else
  1277. *offset0 = *offset1;
  1278. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1279. (fieldmode ? 1 : 0), ps);
  1280. *pix_inc = pixinc(screen_width, ps);
  1281. break;
  1282. /* mirroring */
  1283. case OMAP_DSS_ROT_0 + 4:
  1284. *offset1 = (fbw - 1) * ps;
  1285. if (field_offset)
  1286. *offset0 = *offset1 + field_offset * screen_width * ps;
  1287. else
  1288. *offset0 = *offset1;
  1289. *row_inc = pixinc(screen_width * 2 - 1 +
  1290. (fieldmode ? screen_width : 0),
  1291. ps);
  1292. *pix_inc = pixinc(-1, ps);
  1293. break;
  1294. case OMAP_DSS_ROT_90 + 4:
  1295. *offset1 = 0;
  1296. if (field_offset)
  1297. *offset0 = *offset1 + field_offset * ps;
  1298. else
  1299. *offset0 = *offset1;
  1300. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1301. (fieldmode ? 1 : 0),
  1302. ps);
  1303. *pix_inc = pixinc(screen_width, ps);
  1304. break;
  1305. case OMAP_DSS_ROT_180 + 4:
  1306. *offset1 = screen_width * (fbh - 1) * ps;
  1307. if (field_offset)
  1308. *offset0 = *offset1 - field_offset * screen_width * ps;
  1309. else
  1310. *offset0 = *offset1;
  1311. *row_inc = pixinc(1 - screen_width * 2 -
  1312. (fieldmode ? screen_width : 0),
  1313. ps);
  1314. *pix_inc = pixinc(1, ps);
  1315. break;
  1316. case OMAP_DSS_ROT_270 + 4:
  1317. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1318. if (field_offset)
  1319. *offset0 = *offset1 - field_offset * ps;
  1320. else
  1321. *offset0 = *offset1;
  1322. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1323. (fieldmode ? 1 : 0),
  1324. ps);
  1325. *pix_inc = pixinc(-screen_width, ps);
  1326. break;
  1327. default:
  1328. BUG();
  1329. }
  1330. }
  1331. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1332. u16 height, u16 out_width, u16 out_height,
  1333. enum omap_color_mode color_mode)
  1334. {
  1335. u32 fclk = 0;
  1336. /* FIXME venc pclk? */
  1337. u64 tmp, pclk = dispc_pclk_rate(channel);
  1338. if (height > out_height) {
  1339. /* FIXME get real display PPL */
  1340. unsigned int ppl = 800;
  1341. tmp = pclk * height * out_width;
  1342. do_div(tmp, 2 * out_height * ppl);
  1343. fclk = tmp;
  1344. if (height > 2 * out_height) {
  1345. if (ppl == out_width)
  1346. return 0;
  1347. tmp = pclk * (height - 2 * out_height) * out_width;
  1348. do_div(tmp, 2 * out_height * (ppl - out_width));
  1349. fclk = max(fclk, (u32) tmp);
  1350. }
  1351. }
  1352. if (width > out_width) {
  1353. tmp = pclk * width;
  1354. do_div(tmp, out_width);
  1355. fclk = max(fclk, (u32) tmp);
  1356. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1357. fclk <<= 1;
  1358. }
  1359. return fclk;
  1360. }
  1361. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1362. u16 height, u16 out_width, u16 out_height)
  1363. {
  1364. unsigned int hf, vf;
  1365. /*
  1366. * FIXME how to determine the 'A' factor
  1367. * for the no downscaling case ?
  1368. */
  1369. if (width > 3 * out_width)
  1370. hf = 4;
  1371. else if (width > 2 * out_width)
  1372. hf = 3;
  1373. else if (width > out_width)
  1374. hf = 2;
  1375. else
  1376. hf = 1;
  1377. if (height > out_height)
  1378. vf = 2;
  1379. else
  1380. vf = 1;
  1381. /* FIXME venc pclk? */
  1382. return dispc_pclk_rate(channel) * vf * hf;
  1383. }
  1384. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1385. {
  1386. enable_clocks(1);
  1387. _dispc_set_channel_out(plane, channel_out);
  1388. enable_clocks(0);
  1389. }
  1390. static int _dispc_setup_plane(enum omap_plane plane,
  1391. u32 paddr, u16 screen_width,
  1392. u16 pos_x, u16 pos_y,
  1393. u16 width, u16 height,
  1394. u16 out_width, u16 out_height,
  1395. enum omap_color_mode color_mode,
  1396. bool ilace,
  1397. enum omap_dss_rotation_type rotation_type,
  1398. u8 rotation, int mirror,
  1399. u8 global_alpha, u8 pre_mult_alpha,
  1400. enum omap_channel channel)
  1401. {
  1402. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1403. bool five_taps = 0;
  1404. bool fieldmode = 0;
  1405. int cconv = 0;
  1406. unsigned offset0, offset1;
  1407. s32 row_inc;
  1408. s32 pix_inc;
  1409. u16 frame_height = height;
  1410. unsigned int field_offset = 0;
  1411. if (paddr == 0)
  1412. return -EINVAL;
  1413. if (ilace && height == out_height)
  1414. fieldmode = 1;
  1415. if (ilace) {
  1416. if (fieldmode)
  1417. height /= 2;
  1418. pos_y /= 2;
  1419. out_height /= 2;
  1420. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1421. "out_height %d\n",
  1422. height, pos_y, out_height);
  1423. }
  1424. if (!dss_feat_color_mode_supported(plane, color_mode))
  1425. return -EINVAL;
  1426. if (plane == OMAP_DSS_GFX) {
  1427. if (width != out_width || height != out_height)
  1428. return -EINVAL;
  1429. } else {
  1430. /* video plane */
  1431. unsigned long fclk = 0;
  1432. if (out_width < width / maxdownscale ||
  1433. out_width > width * 8)
  1434. return -EINVAL;
  1435. if (out_height < height / maxdownscale ||
  1436. out_height > height * 8)
  1437. return -EINVAL;
  1438. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1439. color_mode == OMAP_DSS_COLOR_UYVY)
  1440. cconv = 1;
  1441. /* Must use 5-tap filter? */
  1442. five_taps = height > out_height * 2;
  1443. if (!five_taps) {
  1444. fclk = calc_fclk(channel, width, height, out_width,
  1445. out_height);
  1446. /* Try 5-tap filter if 3-tap fclk is too high */
  1447. if (cpu_is_omap34xx() && height > out_height &&
  1448. fclk > dispc_fclk_rate())
  1449. five_taps = true;
  1450. }
  1451. if (width > (2048 >> five_taps)) {
  1452. DSSERR("failed to set up scaling, fclk too low\n");
  1453. return -EINVAL;
  1454. }
  1455. if (five_taps)
  1456. fclk = calc_fclk_five_taps(channel, width, height,
  1457. out_width, out_height, color_mode);
  1458. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1459. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1460. if (!fclk || fclk > dispc_fclk_rate()) {
  1461. DSSERR("failed to set up scaling, "
  1462. "required fclk rate = %lu Hz, "
  1463. "current fclk rate = %lu Hz\n",
  1464. fclk, dispc_fclk_rate());
  1465. return -EINVAL;
  1466. }
  1467. }
  1468. if (ilace && !fieldmode) {
  1469. /*
  1470. * when downscaling the bottom field may have to start several
  1471. * source lines below the top field. Unfortunately ACCUI
  1472. * registers will only hold the fractional part of the offset
  1473. * so the integer part must be added to the base address of the
  1474. * bottom field.
  1475. */
  1476. if (!height || height == out_height)
  1477. field_offset = 0;
  1478. else
  1479. field_offset = height / out_height / 2;
  1480. }
  1481. /* Fields are independent but interleaved in memory. */
  1482. if (fieldmode)
  1483. field_offset = 1;
  1484. if (rotation_type == OMAP_DSS_ROT_DMA)
  1485. calc_dma_rotation_offset(rotation, mirror,
  1486. screen_width, width, frame_height, color_mode,
  1487. fieldmode, field_offset,
  1488. &offset0, &offset1, &row_inc, &pix_inc);
  1489. else
  1490. calc_vrfb_rotation_offset(rotation, mirror,
  1491. screen_width, width, frame_height, color_mode,
  1492. fieldmode, field_offset,
  1493. &offset0, &offset1, &row_inc, &pix_inc);
  1494. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1495. offset0, offset1, row_inc, pix_inc);
  1496. _dispc_set_color_mode(plane, color_mode);
  1497. _dispc_set_plane_ba0(plane, paddr + offset0);
  1498. _dispc_set_plane_ba1(plane, paddr + offset1);
  1499. _dispc_set_row_inc(plane, row_inc);
  1500. _dispc_set_pix_inc(plane, pix_inc);
  1501. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1502. out_width, out_height);
  1503. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1504. _dispc_set_pic_size(plane, width, height);
  1505. if (plane != OMAP_DSS_GFX) {
  1506. _dispc_set_scaling(plane, width, height,
  1507. out_width, out_height,
  1508. ilace, five_taps, fieldmode);
  1509. _dispc_set_vid_size(plane, out_width, out_height);
  1510. _dispc_set_vid_color_conv(plane, cconv);
  1511. }
  1512. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1513. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1514. _dispc_setup_global_alpha(plane, global_alpha);
  1515. return 0;
  1516. }
  1517. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1518. {
  1519. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 0, 0);
  1520. }
  1521. static void dispc_disable_isr(void *data, u32 mask)
  1522. {
  1523. struct completion *compl = data;
  1524. complete(compl);
  1525. }
  1526. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1527. {
  1528. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1529. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1530. else
  1531. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1532. }
  1533. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1534. {
  1535. struct completion frame_done_completion;
  1536. bool is_on;
  1537. int r;
  1538. u32 irq;
  1539. enable_clocks(1);
  1540. /* When we disable LCD output, we need to wait until frame is done.
  1541. * Otherwise the DSS is still working, and turning off the clocks
  1542. * prevents DSS from going to OFF mode */
  1543. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1544. REG_GET(DISPC_CONTROL2, 0, 0) :
  1545. REG_GET(DISPC_CONTROL, 0, 0);
  1546. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1547. DISPC_IRQ_FRAMEDONE;
  1548. if (!enable && is_on) {
  1549. init_completion(&frame_done_completion);
  1550. r = omap_dispc_register_isr(dispc_disable_isr,
  1551. &frame_done_completion, irq);
  1552. if (r)
  1553. DSSERR("failed to register FRAMEDONE isr\n");
  1554. }
  1555. _enable_lcd_out(channel, enable);
  1556. if (!enable && is_on) {
  1557. if (!wait_for_completion_timeout(&frame_done_completion,
  1558. msecs_to_jiffies(100)))
  1559. DSSERR("timeout waiting for FRAME DONE\n");
  1560. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1561. &frame_done_completion, irq);
  1562. if (r)
  1563. DSSERR("failed to unregister FRAMEDONE isr\n");
  1564. }
  1565. enable_clocks(0);
  1566. }
  1567. static void _enable_digit_out(bool enable)
  1568. {
  1569. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1570. }
  1571. static void dispc_enable_digit_out(bool enable)
  1572. {
  1573. struct completion frame_done_completion;
  1574. int r;
  1575. enable_clocks(1);
  1576. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1577. enable_clocks(0);
  1578. return;
  1579. }
  1580. if (enable) {
  1581. unsigned long flags;
  1582. /* When we enable digit output, we'll get an extra digit
  1583. * sync lost interrupt, that we need to ignore */
  1584. spin_lock_irqsave(&dispc.irq_lock, flags);
  1585. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1586. _omap_dispc_set_irqs();
  1587. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1588. }
  1589. /* When we disable digit output, we need to wait until fields are done.
  1590. * Otherwise the DSS is still working, and turning off the clocks
  1591. * prevents DSS from going to OFF mode. And when enabling, we need to
  1592. * wait for the extra sync losts */
  1593. init_completion(&frame_done_completion);
  1594. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1595. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1596. if (r)
  1597. DSSERR("failed to register EVSYNC isr\n");
  1598. _enable_digit_out(enable);
  1599. /* XXX I understand from TRM that we should only wait for the
  1600. * current field to complete. But it seems we have to wait
  1601. * for both fields */
  1602. if (!wait_for_completion_timeout(&frame_done_completion,
  1603. msecs_to_jiffies(100)))
  1604. DSSERR("timeout waiting for EVSYNC\n");
  1605. if (!wait_for_completion_timeout(&frame_done_completion,
  1606. msecs_to_jiffies(100)))
  1607. DSSERR("timeout waiting for EVSYNC\n");
  1608. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1609. &frame_done_completion,
  1610. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1611. if (r)
  1612. DSSERR("failed to unregister EVSYNC isr\n");
  1613. if (enable) {
  1614. unsigned long flags;
  1615. spin_lock_irqsave(&dispc.irq_lock, flags);
  1616. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1617. if (dss_has_feature(FEAT_MGR_LCD2))
  1618. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1619. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1620. _omap_dispc_set_irqs();
  1621. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1622. }
  1623. enable_clocks(0);
  1624. }
  1625. bool dispc_is_channel_enabled(enum omap_channel channel)
  1626. {
  1627. if (channel == OMAP_DSS_CHANNEL_LCD)
  1628. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1629. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1630. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1631. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1632. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1633. else
  1634. BUG();
  1635. }
  1636. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1637. {
  1638. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1639. channel == OMAP_DSS_CHANNEL_LCD2)
  1640. dispc_enable_lcd_out(channel, enable);
  1641. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1642. dispc_enable_digit_out(enable);
  1643. else
  1644. BUG();
  1645. }
  1646. void dispc_lcd_enable_signal_polarity(bool act_high)
  1647. {
  1648. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1649. return;
  1650. enable_clocks(1);
  1651. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1652. enable_clocks(0);
  1653. }
  1654. void dispc_lcd_enable_signal(bool enable)
  1655. {
  1656. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1657. return;
  1658. enable_clocks(1);
  1659. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1660. enable_clocks(0);
  1661. }
  1662. void dispc_pck_free_enable(bool enable)
  1663. {
  1664. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1665. return;
  1666. enable_clocks(1);
  1667. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1668. enable_clocks(0);
  1669. }
  1670. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1671. {
  1672. enable_clocks(1);
  1673. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1674. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1675. else
  1676. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1677. enable_clocks(0);
  1678. }
  1679. void dispc_set_lcd_display_type(enum omap_channel channel,
  1680. enum omap_lcd_display_type type)
  1681. {
  1682. int mode;
  1683. switch (type) {
  1684. case OMAP_DSS_LCD_DISPLAY_STN:
  1685. mode = 0;
  1686. break;
  1687. case OMAP_DSS_LCD_DISPLAY_TFT:
  1688. mode = 1;
  1689. break;
  1690. default:
  1691. BUG();
  1692. return;
  1693. }
  1694. enable_clocks(1);
  1695. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1696. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1697. else
  1698. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1699. enable_clocks(0);
  1700. }
  1701. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1702. {
  1703. enable_clocks(1);
  1704. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1705. enable_clocks(0);
  1706. }
  1707. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1708. {
  1709. enable_clocks(1);
  1710. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1711. enable_clocks(0);
  1712. }
  1713. u32 dispc_get_default_color(enum omap_channel channel)
  1714. {
  1715. u32 l;
  1716. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1717. channel != OMAP_DSS_CHANNEL_LCD &&
  1718. channel != OMAP_DSS_CHANNEL_LCD2);
  1719. enable_clocks(1);
  1720. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1721. enable_clocks(0);
  1722. return l;
  1723. }
  1724. void dispc_set_trans_key(enum omap_channel ch,
  1725. enum omap_dss_trans_key_type type,
  1726. u32 trans_key)
  1727. {
  1728. enable_clocks(1);
  1729. if (ch == OMAP_DSS_CHANNEL_LCD)
  1730. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1731. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1732. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1733. else /* OMAP_DSS_CHANNEL_LCD2 */
  1734. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1735. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1736. enable_clocks(0);
  1737. }
  1738. void dispc_get_trans_key(enum omap_channel ch,
  1739. enum omap_dss_trans_key_type *type,
  1740. u32 *trans_key)
  1741. {
  1742. enable_clocks(1);
  1743. if (type) {
  1744. if (ch == OMAP_DSS_CHANNEL_LCD)
  1745. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1746. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1747. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1748. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1749. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1750. else
  1751. BUG();
  1752. }
  1753. if (trans_key)
  1754. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1755. enable_clocks(0);
  1756. }
  1757. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1758. {
  1759. enable_clocks(1);
  1760. if (ch == OMAP_DSS_CHANNEL_LCD)
  1761. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1762. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1763. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1764. else /* OMAP_DSS_CHANNEL_LCD2 */
  1765. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1766. enable_clocks(0);
  1767. }
  1768. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1769. {
  1770. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1771. return;
  1772. enable_clocks(1);
  1773. if (ch == OMAP_DSS_CHANNEL_LCD)
  1774. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1775. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1776. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1777. else /* OMAP_DSS_CHANNEL_LCD2 */
  1778. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1779. enable_clocks(0);
  1780. }
  1781. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1782. {
  1783. bool enabled;
  1784. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1785. return false;
  1786. enable_clocks(1);
  1787. if (ch == OMAP_DSS_CHANNEL_LCD)
  1788. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1789. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1790. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1791. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1792. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1793. else
  1794. BUG();
  1795. enable_clocks(0);
  1796. return enabled;
  1797. }
  1798. bool dispc_trans_key_enabled(enum omap_channel ch)
  1799. {
  1800. bool enabled;
  1801. enable_clocks(1);
  1802. if (ch == OMAP_DSS_CHANNEL_LCD)
  1803. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1804. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1805. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1806. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1807. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1808. else
  1809. BUG();
  1810. enable_clocks(0);
  1811. return enabled;
  1812. }
  1813. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1814. {
  1815. int code;
  1816. switch (data_lines) {
  1817. case 12:
  1818. code = 0;
  1819. break;
  1820. case 16:
  1821. code = 1;
  1822. break;
  1823. case 18:
  1824. code = 2;
  1825. break;
  1826. case 24:
  1827. code = 3;
  1828. break;
  1829. default:
  1830. BUG();
  1831. return;
  1832. }
  1833. enable_clocks(1);
  1834. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1835. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1836. else
  1837. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1838. enable_clocks(0);
  1839. }
  1840. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1841. enum omap_parallel_interface_mode mode)
  1842. {
  1843. u32 l;
  1844. int stallmode;
  1845. int gpout0 = 1;
  1846. int gpout1;
  1847. switch (mode) {
  1848. case OMAP_DSS_PARALLELMODE_BYPASS:
  1849. stallmode = 0;
  1850. gpout1 = 1;
  1851. break;
  1852. case OMAP_DSS_PARALLELMODE_RFBI:
  1853. stallmode = 1;
  1854. gpout1 = 0;
  1855. break;
  1856. case OMAP_DSS_PARALLELMODE_DSI:
  1857. stallmode = 1;
  1858. gpout1 = 1;
  1859. break;
  1860. default:
  1861. BUG();
  1862. return;
  1863. }
  1864. enable_clocks(1);
  1865. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1866. l = dispc_read_reg(DISPC_CONTROL2);
  1867. l = FLD_MOD(l, stallmode, 11, 11);
  1868. dispc_write_reg(DISPC_CONTROL2, l);
  1869. } else {
  1870. l = dispc_read_reg(DISPC_CONTROL);
  1871. l = FLD_MOD(l, stallmode, 11, 11);
  1872. l = FLD_MOD(l, gpout0, 15, 15);
  1873. l = FLD_MOD(l, gpout1, 16, 16);
  1874. dispc_write_reg(DISPC_CONTROL, l);
  1875. }
  1876. enable_clocks(0);
  1877. }
  1878. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1879. int vsw, int vfp, int vbp)
  1880. {
  1881. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1882. if (hsw < 1 || hsw > 64 ||
  1883. hfp < 1 || hfp > 256 ||
  1884. hbp < 1 || hbp > 256 ||
  1885. vsw < 1 || vsw > 64 ||
  1886. vfp < 0 || vfp > 255 ||
  1887. vbp < 0 || vbp > 255)
  1888. return false;
  1889. } else {
  1890. if (hsw < 1 || hsw > 256 ||
  1891. hfp < 1 || hfp > 4096 ||
  1892. hbp < 1 || hbp > 4096 ||
  1893. vsw < 1 || vsw > 256 ||
  1894. vfp < 0 || vfp > 4095 ||
  1895. vbp < 0 || vbp > 4095)
  1896. return false;
  1897. }
  1898. return true;
  1899. }
  1900. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1901. {
  1902. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1903. timings->hbp, timings->vsw,
  1904. timings->vfp, timings->vbp);
  1905. }
  1906. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  1907. int hfp, int hbp, int vsw, int vfp, int vbp)
  1908. {
  1909. u32 timing_h, timing_v;
  1910. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1911. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  1912. FLD_VAL(hbp-1, 27, 20);
  1913. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  1914. FLD_VAL(vbp, 27, 20);
  1915. } else {
  1916. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  1917. FLD_VAL(hbp-1, 31, 20);
  1918. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  1919. FLD_VAL(vbp, 31, 20);
  1920. }
  1921. enable_clocks(1);
  1922. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  1923. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  1924. enable_clocks(0);
  1925. }
  1926. /* change name to mode? */
  1927. void dispc_set_lcd_timings(enum omap_channel channel,
  1928. struct omap_video_timings *timings)
  1929. {
  1930. unsigned xtot, ytot;
  1931. unsigned long ht, vt;
  1932. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1933. timings->hbp, timings->vsw,
  1934. timings->vfp, timings->vbp))
  1935. BUG();
  1936. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  1937. timings->hbp, timings->vsw, timings->vfp,
  1938. timings->vbp);
  1939. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  1940. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  1941. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  1942. ht = (timings->pixel_clock * 1000) / xtot;
  1943. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  1944. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  1945. timings->y_res);
  1946. DSSDBG("pck %u\n", timings->pixel_clock);
  1947. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  1948. timings->hsw, timings->hfp, timings->hbp,
  1949. timings->vsw, timings->vfp, timings->vbp);
  1950. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  1951. }
  1952. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  1953. u16 pck_div)
  1954. {
  1955. BUG_ON(lck_div < 1);
  1956. BUG_ON(pck_div < 2);
  1957. enable_clocks(1);
  1958. dispc_write_reg(DISPC_DIVISORo(channel),
  1959. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  1960. enable_clocks(0);
  1961. }
  1962. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  1963. int *pck_div)
  1964. {
  1965. u32 l;
  1966. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1967. *lck_div = FLD_GET(l, 23, 16);
  1968. *pck_div = FLD_GET(l, 7, 0);
  1969. }
  1970. unsigned long dispc_fclk_rate(void)
  1971. {
  1972. unsigned long r = 0;
  1973. if (dss_get_dispc_clk_source() == DSS_CLK_SRC_FCK)
  1974. r = dss_clk_get_rate(DSS_CLK_FCK);
  1975. else
  1976. #ifdef CONFIG_OMAP2_DSS_DSI
  1977. r = dsi_get_pll_hsdiv_dispc_rate();
  1978. #else
  1979. BUG();
  1980. #endif
  1981. return r;
  1982. }
  1983. unsigned long dispc_lclk_rate(enum omap_channel channel)
  1984. {
  1985. int lcd;
  1986. unsigned long r;
  1987. u32 l;
  1988. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1989. lcd = FLD_GET(l, 23, 16);
  1990. r = dispc_fclk_rate();
  1991. return r / lcd;
  1992. }
  1993. unsigned long dispc_pclk_rate(enum omap_channel channel)
  1994. {
  1995. int lcd, pcd;
  1996. unsigned long r;
  1997. u32 l;
  1998. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1999. lcd = FLD_GET(l, 23, 16);
  2000. pcd = FLD_GET(l, 7, 0);
  2001. r = dispc_fclk_rate();
  2002. return r / lcd / pcd;
  2003. }
  2004. void dispc_dump_clocks(struct seq_file *s)
  2005. {
  2006. int lcd, pcd;
  2007. u32 l;
  2008. enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2009. enable_clocks(1);
  2010. seq_printf(s, "- DISPC -\n");
  2011. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2012. dss_get_generic_clk_source_name(dispc_clk_src),
  2013. dss_feat_get_clk_source_name(dispc_clk_src));
  2014. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2015. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2016. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2017. l = dispc_read_reg(DISPC_DIVISOR);
  2018. lcd = FLD_GET(l, 23, 16);
  2019. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2020. (dispc_fclk_rate()/lcd), lcd);
  2021. }
  2022. seq_printf(s, "- LCD1 -\n");
  2023. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2024. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2025. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2026. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2027. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2028. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2029. seq_printf(s, "- LCD2 -\n");
  2030. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2031. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2032. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2033. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2034. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2035. }
  2036. enable_clocks(0);
  2037. }
  2038. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2039. void dispc_dump_irqs(struct seq_file *s)
  2040. {
  2041. unsigned long flags;
  2042. struct dispc_irq_stats stats;
  2043. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2044. stats = dispc.irq_stats;
  2045. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2046. dispc.irq_stats.last_reset = jiffies;
  2047. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2048. seq_printf(s, "period %u ms\n",
  2049. jiffies_to_msecs(jiffies - stats.last_reset));
  2050. seq_printf(s, "irqs %d\n", stats.irq_count);
  2051. #define PIS(x) \
  2052. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2053. PIS(FRAMEDONE);
  2054. PIS(VSYNC);
  2055. PIS(EVSYNC_EVEN);
  2056. PIS(EVSYNC_ODD);
  2057. PIS(ACBIAS_COUNT_STAT);
  2058. PIS(PROG_LINE_NUM);
  2059. PIS(GFX_FIFO_UNDERFLOW);
  2060. PIS(GFX_END_WIN);
  2061. PIS(PAL_GAMMA_MASK);
  2062. PIS(OCP_ERR);
  2063. PIS(VID1_FIFO_UNDERFLOW);
  2064. PIS(VID1_END_WIN);
  2065. PIS(VID2_FIFO_UNDERFLOW);
  2066. PIS(VID2_END_WIN);
  2067. PIS(SYNC_LOST);
  2068. PIS(SYNC_LOST_DIGIT);
  2069. PIS(WAKEUP);
  2070. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2071. PIS(FRAMEDONE2);
  2072. PIS(VSYNC2);
  2073. PIS(ACBIAS_COUNT_STAT2);
  2074. PIS(SYNC_LOST2);
  2075. }
  2076. #undef PIS
  2077. }
  2078. #endif
  2079. void dispc_dump_regs(struct seq_file *s)
  2080. {
  2081. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dispc_read_reg(r))
  2082. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2083. DUMPREG(DISPC_REVISION);
  2084. DUMPREG(DISPC_SYSCONFIG);
  2085. DUMPREG(DISPC_SYSSTATUS);
  2086. DUMPREG(DISPC_IRQSTATUS);
  2087. DUMPREG(DISPC_IRQENABLE);
  2088. DUMPREG(DISPC_CONTROL);
  2089. DUMPREG(DISPC_CONFIG);
  2090. DUMPREG(DISPC_CAPABLE);
  2091. DUMPREG(DISPC_DEFAULT_COLOR(0));
  2092. DUMPREG(DISPC_DEFAULT_COLOR(1));
  2093. DUMPREG(DISPC_TRANS_COLOR(0));
  2094. DUMPREG(DISPC_TRANS_COLOR(1));
  2095. DUMPREG(DISPC_LINE_STATUS);
  2096. DUMPREG(DISPC_LINE_NUMBER);
  2097. DUMPREG(DISPC_TIMING_H(0));
  2098. DUMPREG(DISPC_TIMING_V(0));
  2099. DUMPREG(DISPC_POL_FREQ(0));
  2100. DUMPREG(DISPC_DIVISORo(0));
  2101. DUMPREG(DISPC_GLOBAL_ALPHA);
  2102. DUMPREG(DISPC_SIZE_DIG);
  2103. DUMPREG(DISPC_SIZE_LCD(0));
  2104. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2105. DUMPREG(DISPC_CONTROL2);
  2106. DUMPREG(DISPC_CONFIG2);
  2107. DUMPREG(DISPC_DEFAULT_COLOR(2));
  2108. DUMPREG(DISPC_TRANS_COLOR(2));
  2109. DUMPREG(DISPC_TIMING_H(2));
  2110. DUMPREG(DISPC_TIMING_V(2));
  2111. DUMPREG(DISPC_POL_FREQ(2));
  2112. DUMPREG(DISPC_DIVISORo(2));
  2113. DUMPREG(DISPC_SIZE_LCD(2));
  2114. }
  2115. DUMPREG(DISPC_GFX_BA0);
  2116. DUMPREG(DISPC_GFX_BA1);
  2117. DUMPREG(DISPC_GFX_POSITION);
  2118. DUMPREG(DISPC_GFX_SIZE);
  2119. DUMPREG(DISPC_GFX_ATTRIBUTES);
  2120. DUMPREG(DISPC_GFX_FIFO_THRESHOLD);
  2121. DUMPREG(DISPC_GFX_FIFO_SIZE_STATUS);
  2122. DUMPREG(DISPC_GFX_ROW_INC);
  2123. DUMPREG(DISPC_GFX_PIXEL_INC);
  2124. DUMPREG(DISPC_GFX_WINDOW_SKIP);
  2125. DUMPREG(DISPC_GFX_TABLE_BA);
  2126. DUMPREG(DISPC_DATA_CYCLE1(0));
  2127. DUMPREG(DISPC_DATA_CYCLE2(0));
  2128. DUMPREG(DISPC_DATA_CYCLE3(0));
  2129. DUMPREG(DISPC_CPR_COEF_R(0));
  2130. DUMPREG(DISPC_CPR_COEF_G(0));
  2131. DUMPREG(DISPC_CPR_COEF_B(0));
  2132. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2133. DUMPREG(DISPC_DATA_CYCLE1(2));
  2134. DUMPREG(DISPC_DATA_CYCLE2(2));
  2135. DUMPREG(DISPC_DATA_CYCLE3(2));
  2136. DUMPREG(DISPC_CPR_COEF_R(2));
  2137. DUMPREG(DISPC_CPR_COEF_G(2));
  2138. DUMPREG(DISPC_CPR_COEF_B(2));
  2139. }
  2140. DUMPREG(DISPC_GFX_PRELOAD);
  2141. DUMPREG(DISPC_VID_BA0(0));
  2142. DUMPREG(DISPC_VID_BA1(0));
  2143. DUMPREG(DISPC_VID_POSITION(0));
  2144. DUMPREG(DISPC_VID_SIZE(0));
  2145. DUMPREG(DISPC_VID_ATTRIBUTES(0));
  2146. DUMPREG(DISPC_VID_FIFO_THRESHOLD(0));
  2147. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(0));
  2148. DUMPREG(DISPC_VID_ROW_INC(0));
  2149. DUMPREG(DISPC_VID_PIXEL_INC(0));
  2150. DUMPREG(DISPC_VID_FIR(0));
  2151. DUMPREG(DISPC_VID_PICTURE_SIZE(0));
  2152. DUMPREG(DISPC_VID_ACCU0(0));
  2153. DUMPREG(DISPC_VID_ACCU1(0));
  2154. DUMPREG(DISPC_VID_BA0(1));
  2155. DUMPREG(DISPC_VID_BA1(1));
  2156. DUMPREG(DISPC_VID_POSITION(1));
  2157. DUMPREG(DISPC_VID_SIZE(1));
  2158. DUMPREG(DISPC_VID_ATTRIBUTES(1));
  2159. DUMPREG(DISPC_VID_FIFO_THRESHOLD(1));
  2160. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(1));
  2161. DUMPREG(DISPC_VID_ROW_INC(1));
  2162. DUMPREG(DISPC_VID_PIXEL_INC(1));
  2163. DUMPREG(DISPC_VID_FIR(1));
  2164. DUMPREG(DISPC_VID_PICTURE_SIZE(1));
  2165. DUMPREG(DISPC_VID_ACCU0(1));
  2166. DUMPREG(DISPC_VID_ACCU1(1));
  2167. DUMPREG(DISPC_VID_FIR_COEF_H(0, 0));
  2168. DUMPREG(DISPC_VID_FIR_COEF_H(0, 1));
  2169. DUMPREG(DISPC_VID_FIR_COEF_H(0, 2));
  2170. DUMPREG(DISPC_VID_FIR_COEF_H(0, 3));
  2171. DUMPREG(DISPC_VID_FIR_COEF_H(0, 4));
  2172. DUMPREG(DISPC_VID_FIR_COEF_H(0, 5));
  2173. DUMPREG(DISPC_VID_FIR_COEF_H(0, 6));
  2174. DUMPREG(DISPC_VID_FIR_COEF_H(0, 7));
  2175. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 0));
  2176. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 1));
  2177. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 2));
  2178. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 3));
  2179. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 4));
  2180. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 5));
  2181. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 6));
  2182. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 7));
  2183. DUMPREG(DISPC_VID_CONV_COEF(0, 0));
  2184. DUMPREG(DISPC_VID_CONV_COEF(0, 1));
  2185. DUMPREG(DISPC_VID_CONV_COEF(0, 2));
  2186. DUMPREG(DISPC_VID_CONV_COEF(0, 3));
  2187. DUMPREG(DISPC_VID_CONV_COEF(0, 4));
  2188. DUMPREG(DISPC_VID_FIR_COEF_V(0, 0));
  2189. DUMPREG(DISPC_VID_FIR_COEF_V(0, 1));
  2190. DUMPREG(DISPC_VID_FIR_COEF_V(0, 2));
  2191. DUMPREG(DISPC_VID_FIR_COEF_V(0, 3));
  2192. DUMPREG(DISPC_VID_FIR_COEF_V(0, 4));
  2193. DUMPREG(DISPC_VID_FIR_COEF_V(0, 5));
  2194. DUMPREG(DISPC_VID_FIR_COEF_V(0, 6));
  2195. DUMPREG(DISPC_VID_FIR_COEF_V(0, 7));
  2196. DUMPREG(DISPC_VID_FIR_COEF_H(1, 0));
  2197. DUMPREG(DISPC_VID_FIR_COEF_H(1, 1));
  2198. DUMPREG(DISPC_VID_FIR_COEF_H(1, 2));
  2199. DUMPREG(DISPC_VID_FIR_COEF_H(1, 3));
  2200. DUMPREG(DISPC_VID_FIR_COEF_H(1, 4));
  2201. DUMPREG(DISPC_VID_FIR_COEF_H(1, 5));
  2202. DUMPREG(DISPC_VID_FIR_COEF_H(1, 6));
  2203. DUMPREG(DISPC_VID_FIR_COEF_H(1, 7));
  2204. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 0));
  2205. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 1));
  2206. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 2));
  2207. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 3));
  2208. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 4));
  2209. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 5));
  2210. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 6));
  2211. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 7));
  2212. DUMPREG(DISPC_VID_CONV_COEF(1, 0));
  2213. DUMPREG(DISPC_VID_CONV_COEF(1, 1));
  2214. DUMPREG(DISPC_VID_CONV_COEF(1, 2));
  2215. DUMPREG(DISPC_VID_CONV_COEF(1, 3));
  2216. DUMPREG(DISPC_VID_CONV_COEF(1, 4));
  2217. DUMPREG(DISPC_VID_FIR_COEF_V(1, 0));
  2218. DUMPREG(DISPC_VID_FIR_COEF_V(1, 1));
  2219. DUMPREG(DISPC_VID_FIR_COEF_V(1, 2));
  2220. DUMPREG(DISPC_VID_FIR_COEF_V(1, 3));
  2221. DUMPREG(DISPC_VID_FIR_COEF_V(1, 4));
  2222. DUMPREG(DISPC_VID_FIR_COEF_V(1, 5));
  2223. DUMPREG(DISPC_VID_FIR_COEF_V(1, 6));
  2224. DUMPREG(DISPC_VID_FIR_COEF_V(1, 7));
  2225. DUMPREG(DISPC_VID_PRELOAD(0));
  2226. DUMPREG(DISPC_VID_PRELOAD(1));
  2227. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2228. #undef DUMPREG
  2229. }
  2230. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2231. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2232. {
  2233. u32 l = 0;
  2234. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2235. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2236. l |= FLD_VAL(onoff, 17, 17);
  2237. l |= FLD_VAL(rf, 16, 16);
  2238. l |= FLD_VAL(ieo, 15, 15);
  2239. l |= FLD_VAL(ipc, 14, 14);
  2240. l |= FLD_VAL(ihs, 13, 13);
  2241. l |= FLD_VAL(ivs, 12, 12);
  2242. l |= FLD_VAL(acbi, 11, 8);
  2243. l |= FLD_VAL(acb, 7, 0);
  2244. enable_clocks(1);
  2245. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2246. enable_clocks(0);
  2247. }
  2248. void dispc_set_pol_freq(enum omap_channel channel,
  2249. enum omap_panel_config config, u8 acbi, u8 acb)
  2250. {
  2251. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2252. (config & OMAP_DSS_LCD_RF) != 0,
  2253. (config & OMAP_DSS_LCD_IEO) != 0,
  2254. (config & OMAP_DSS_LCD_IPC) != 0,
  2255. (config & OMAP_DSS_LCD_IHS) != 0,
  2256. (config & OMAP_DSS_LCD_IVS) != 0,
  2257. acbi, acb);
  2258. }
  2259. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2260. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2261. struct dispc_clock_info *cinfo)
  2262. {
  2263. u16 pcd_min = is_tft ? 2 : 3;
  2264. unsigned long best_pck;
  2265. u16 best_ld, cur_ld;
  2266. u16 best_pd, cur_pd;
  2267. best_pck = 0;
  2268. best_ld = 0;
  2269. best_pd = 0;
  2270. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2271. unsigned long lck = fck / cur_ld;
  2272. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2273. unsigned long pck = lck / cur_pd;
  2274. long old_delta = abs(best_pck - req_pck);
  2275. long new_delta = abs(pck - req_pck);
  2276. if (best_pck == 0 || new_delta < old_delta) {
  2277. best_pck = pck;
  2278. best_ld = cur_ld;
  2279. best_pd = cur_pd;
  2280. if (pck == req_pck)
  2281. goto found;
  2282. }
  2283. if (pck < req_pck)
  2284. break;
  2285. }
  2286. if (lck / pcd_min < req_pck)
  2287. break;
  2288. }
  2289. found:
  2290. cinfo->lck_div = best_ld;
  2291. cinfo->pck_div = best_pd;
  2292. cinfo->lck = fck / cinfo->lck_div;
  2293. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2294. }
  2295. /* calculate clock rates using dividers in cinfo */
  2296. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2297. struct dispc_clock_info *cinfo)
  2298. {
  2299. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2300. return -EINVAL;
  2301. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2302. return -EINVAL;
  2303. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2304. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2305. return 0;
  2306. }
  2307. int dispc_set_clock_div(enum omap_channel channel,
  2308. struct dispc_clock_info *cinfo)
  2309. {
  2310. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2311. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2312. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2313. return 0;
  2314. }
  2315. int dispc_get_clock_div(enum omap_channel channel,
  2316. struct dispc_clock_info *cinfo)
  2317. {
  2318. unsigned long fck;
  2319. fck = dispc_fclk_rate();
  2320. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2321. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2322. cinfo->lck = fck / cinfo->lck_div;
  2323. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2324. return 0;
  2325. }
  2326. /* dispc.irq_lock has to be locked by the caller */
  2327. static void _omap_dispc_set_irqs(void)
  2328. {
  2329. u32 mask;
  2330. u32 old_mask;
  2331. int i;
  2332. struct omap_dispc_isr_data *isr_data;
  2333. mask = dispc.irq_error_mask;
  2334. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2335. isr_data = &dispc.registered_isr[i];
  2336. if (isr_data->isr == NULL)
  2337. continue;
  2338. mask |= isr_data->mask;
  2339. }
  2340. enable_clocks(1);
  2341. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2342. /* clear the irqstatus for newly enabled irqs */
  2343. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2344. dispc_write_reg(DISPC_IRQENABLE, mask);
  2345. enable_clocks(0);
  2346. }
  2347. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2348. {
  2349. int i;
  2350. int ret;
  2351. unsigned long flags;
  2352. struct omap_dispc_isr_data *isr_data;
  2353. if (isr == NULL)
  2354. return -EINVAL;
  2355. spin_lock_irqsave(&dispc.irq_lock, flags);
  2356. /* check for duplicate entry */
  2357. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2358. isr_data = &dispc.registered_isr[i];
  2359. if (isr_data->isr == isr && isr_data->arg == arg &&
  2360. isr_data->mask == mask) {
  2361. ret = -EINVAL;
  2362. goto err;
  2363. }
  2364. }
  2365. isr_data = NULL;
  2366. ret = -EBUSY;
  2367. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2368. isr_data = &dispc.registered_isr[i];
  2369. if (isr_data->isr != NULL)
  2370. continue;
  2371. isr_data->isr = isr;
  2372. isr_data->arg = arg;
  2373. isr_data->mask = mask;
  2374. ret = 0;
  2375. break;
  2376. }
  2377. if (ret)
  2378. goto err;
  2379. _omap_dispc_set_irqs();
  2380. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2381. return 0;
  2382. err:
  2383. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2384. return ret;
  2385. }
  2386. EXPORT_SYMBOL(omap_dispc_register_isr);
  2387. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2388. {
  2389. int i;
  2390. unsigned long flags;
  2391. int ret = -EINVAL;
  2392. struct omap_dispc_isr_data *isr_data;
  2393. spin_lock_irqsave(&dispc.irq_lock, flags);
  2394. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2395. isr_data = &dispc.registered_isr[i];
  2396. if (isr_data->isr != isr || isr_data->arg != arg ||
  2397. isr_data->mask != mask)
  2398. continue;
  2399. /* found the correct isr */
  2400. isr_data->isr = NULL;
  2401. isr_data->arg = NULL;
  2402. isr_data->mask = 0;
  2403. ret = 0;
  2404. break;
  2405. }
  2406. if (ret == 0)
  2407. _omap_dispc_set_irqs();
  2408. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2409. return ret;
  2410. }
  2411. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2412. #ifdef DEBUG
  2413. static void print_irq_status(u32 status)
  2414. {
  2415. if ((status & dispc.irq_error_mask) == 0)
  2416. return;
  2417. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2418. #define PIS(x) \
  2419. if (status & DISPC_IRQ_##x) \
  2420. printk(#x " ");
  2421. PIS(GFX_FIFO_UNDERFLOW);
  2422. PIS(OCP_ERR);
  2423. PIS(VID1_FIFO_UNDERFLOW);
  2424. PIS(VID2_FIFO_UNDERFLOW);
  2425. PIS(SYNC_LOST);
  2426. PIS(SYNC_LOST_DIGIT);
  2427. if (dss_has_feature(FEAT_MGR_LCD2))
  2428. PIS(SYNC_LOST2);
  2429. #undef PIS
  2430. printk("\n");
  2431. }
  2432. #endif
  2433. /* Called from dss.c. Note that we don't touch clocks here,
  2434. * but we presume they are on because we got an IRQ. However,
  2435. * an irq handler may turn the clocks off, so we may not have
  2436. * clock later in the function. */
  2437. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2438. {
  2439. int i;
  2440. u32 irqstatus, irqenable;
  2441. u32 handledirqs = 0;
  2442. u32 unhandled_errors;
  2443. struct omap_dispc_isr_data *isr_data;
  2444. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2445. spin_lock(&dispc.irq_lock);
  2446. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2447. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2448. /* IRQ is not for us */
  2449. if (!(irqstatus & irqenable)) {
  2450. spin_unlock(&dispc.irq_lock);
  2451. return IRQ_NONE;
  2452. }
  2453. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2454. spin_lock(&dispc.irq_stats_lock);
  2455. dispc.irq_stats.irq_count++;
  2456. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2457. spin_unlock(&dispc.irq_stats_lock);
  2458. #endif
  2459. #ifdef DEBUG
  2460. if (dss_debug)
  2461. print_irq_status(irqstatus);
  2462. #endif
  2463. /* Ack the interrupt. Do it here before clocks are possibly turned
  2464. * off */
  2465. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2466. /* flush posted write */
  2467. dispc_read_reg(DISPC_IRQSTATUS);
  2468. /* make a copy and unlock, so that isrs can unregister
  2469. * themselves */
  2470. memcpy(registered_isr, dispc.registered_isr,
  2471. sizeof(registered_isr));
  2472. spin_unlock(&dispc.irq_lock);
  2473. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2474. isr_data = &registered_isr[i];
  2475. if (!isr_data->isr)
  2476. continue;
  2477. if (isr_data->mask & irqstatus) {
  2478. isr_data->isr(isr_data->arg, irqstatus);
  2479. handledirqs |= isr_data->mask;
  2480. }
  2481. }
  2482. spin_lock(&dispc.irq_lock);
  2483. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2484. if (unhandled_errors) {
  2485. dispc.error_irqs |= unhandled_errors;
  2486. dispc.irq_error_mask &= ~unhandled_errors;
  2487. _omap_dispc_set_irqs();
  2488. schedule_work(&dispc.error_work);
  2489. }
  2490. spin_unlock(&dispc.irq_lock);
  2491. return IRQ_HANDLED;
  2492. }
  2493. static void dispc_error_worker(struct work_struct *work)
  2494. {
  2495. int i;
  2496. u32 errors;
  2497. unsigned long flags;
  2498. spin_lock_irqsave(&dispc.irq_lock, flags);
  2499. errors = dispc.error_irqs;
  2500. dispc.error_irqs = 0;
  2501. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2502. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2503. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2504. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2505. struct omap_overlay *ovl;
  2506. ovl = omap_dss_get_overlay(i);
  2507. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2508. continue;
  2509. if (ovl->id == 0) {
  2510. dispc_enable_plane(ovl->id, 0);
  2511. dispc_go(ovl->manager->id);
  2512. mdelay(50);
  2513. break;
  2514. }
  2515. }
  2516. }
  2517. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2518. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2519. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2520. struct omap_overlay *ovl;
  2521. ovl = omap_dss_get_overlay(i);
  2522. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2523. continue;
  2524. if (ovl->id == 1) {
  2525. dispc_enable_plane(ovl->id, 0);
  2526. dispc_go(ovl->manager->id);
  2527. mdelay(50);
  2528. break;
  2529. }
  2530. }
  2531. }
  2532. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2533. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2534. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2535. struct omap_overlay *ovl;
  2536. ovl = omap_dss_get_overlay(i);
  2537. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2538. continue;
  2539. if (ovl->id == 2) {
  2540. dispc_enable_plane(ovl->id, 0);
  2541. dispc_go(ovl->manager->id);
  2542. mdelay(50);
  2543. break;
  2544. }
  2545. }
  2546. }
  2547. if (errors & DISPC_IRQ_SYNC_LOST) {
  2548. struct omap_overlay_manager *manager = NULL;
  2549. bool enable = false;
  2550. DSSERR("SYNC_LOST, disabling LCD\n");
  2551. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2552. struct omap_overlay_manager *mgr;
  2553. mgr = omap_dss_get_overlay_manager(i);
  2554. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2555. manager = mgr;
  2556. enable = mgr->device->state ==
  2557. OMAP_DSS_DISPLAY_ACTIVE;
  2558. mgr->device->driver->disable(mgr->device);
  2559. break;
  2560. }
  2561. }
  2562. if (manager) {
  2563. struct omap_dss_device *dssdev = manager->device;
  2564. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2565. struct omap_overlay *ovl;
  2566. ovl = omap_dss_get_overlay(i);
  2567. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2568. continue;
  2569. if (ovl->id != 0 && ovl->manager == manager)
  2570. dispc_enable_plane(ovl->id, 0);
  2571. }
  2572. dispc_go(manager->id);
  2573. mdelay(50);
  2574. if (enable)
  2575. dssdev->driver->enable(dssdev);
  2576. }
  2577. }
  2578. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2579. struct omap_overlay_manager *manager = NULL;
  2580. bool enable = false;
  2581. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2582. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2583. struct omap_overlay_manager *mgr;
  2584. mgr = omap_dss_get_overlay_manager(i);
  2585. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2586. manager = mgr;
  2587. enable = mgr->device->state ==
  2588. OMAP_DSS_DISPLAY_ACTIVE;
  2589. mgr->device->driver->disable(mgr->device);
  2590. break;
  2591. }
  2592. }
  2593. if (manager) {
  2594. struct omap_dss_device *dssdev = manager->device;
  2595. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2596. struct omap_overlay *ovl;
  2597. ovl = omap_dss_get_overlay(i);
  2598. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2599. continue;
  2600. if (ovl->id != 0 && ovl->manager == manager)
  2601. dispc_enable_plane(ovl->id, 0);
  2602. }
  2603. dispc_go(manager->id);
  2604. mdelay(50);
  2605. if (enable)
  2606. dssdev->driver->enable(dssdev);
  2607. }
  2608. }
  2609. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2610. struct omap_overlay_manager *manager = NULL;
  2611. bool enable = false;
  2612. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2613. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2614. struct omap_overlay_manager *mgr;
  2615. mgr = omap_dss_get_overlay_manager(i);
  2616. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2617. manager = mgr;
  2618. enable = mgr->device->state ==
  2619. OMAP_DSS_DISPLAY_ACTIVE;
  2620. mgr->device->driver->disable(mgr->device);
  2621. break;
  2622. }
  2623. }
  2624. if (manager) {
  2625. struct omap_dss_device *dssdev = manager->device;
  2626. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2627. struct omap_overlay *ovl;
  2628. ovl = omap_dss_get_overlay(i);
  2629. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2630. continue;
  2631. if (ovl->id != 0 && ovl->manager == manager)
  2632. dispc_enable_plane(ovl->id, 0);
  2633. }
  2634. dispc_go(manager->id);
  2635. mdelay(50);
  2636. if (enable)
  2637. dssdev->driver->enable(dssdev);
  2638. }
  2639. }
  2640. if (errors & DISPC_IRQ_OCP_ERR) {
  2641. DSSERR("OCP_ERR\n");
  2642. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2643. struct omap_overlay_manager *mgr;
  2644. mgr = omap_dss_get_overlay_manager(i);
  2645. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2646. mgr->device->driver->disable(mgr->device);
  2647. }
  2648. }
  2649. spin_lock_irqsave(&dispc.irq_lock, flags);
  2650. dispc.irq_error_mask |= errors;
  2651. _omap_dispc_set_irqs();
  2652. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2653. }
  2654. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2655. {
  2656. void dispc_irq_wait_handler(void *data, u32 mask)
  2657. {
  2658. complete((struct completion *)data);
  2659. }
  2660. int r;
  2661. DECLARE_COMPLETION_ONSTACK(completion);
  2662. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2663. irqmask);
  2664. if (r)
  2665. return r;
  2666. timeout = wait_for_completion_timeout(&completion, timeout);
  2667. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2668. if (timeout == 0)
  2669. return -ETIMEDOUT;
  2670. if (timeout == -ERESTARTSYS)
  2671. return -ERESTARTSYS;
  2672. return 0;
  2673. }
  2674. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2675. unsigned long timeout)
  2676. {
  2677. void dispc_irq_wait_handler(void *data, u32 mask)
  2678. {
  2679. complete((struct completion *)data);
  2680. }
  2681. int r;
  2682. DECLARE_COMPLETION_ONSTACK(completion);
  2683. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2684. irqmask);
  2685. if (r)
  2686. return r;
  2687. timeout = wait_for_completion_interruptible_timeout(&completion,
  2688. timeout);
  2689. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2690. if (timeout == 0)
  2691. return -ETIMEDOUT;
  2692. if (timeout == -ERESTARTSYS)
  2693. return -ERESTARTSYS;
  2694. return 0;
  2695. }
  2696. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2697. void dispc_fake_vsync_irq(void)
  2698. {
  2699. u32 irqstatus = DISPC_IRQ_VSYNC;
  2700. int i;
  2701. WARN_ON(!in_interrupt());
  2702. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2703. struct omap_dispc_isr_data *isr_data;
  2704. isr_data = &dispc.registered_isr[i];
  2705. if (!isr_data->isr)
  2706. continue;
  2707. if (isr_data->mask & irqstatus)
  2708. isr_data->isr(isr_data->arg, irqstatus);
  2709. }
  2710. }
  2711. #endif
  2712. static void _omap_dispc_initialize_irq(void)
  2713. {
  2714. unsigned long flags;
  2715. spin_lock_irqsave(&dispc.irq_lock, flags);
  2716. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2717. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2718. if (dss_has_feature(FEAT_MGR_LCD2))
  2719. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2720. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2721. * so clear it */
  2722. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2723. _omap_dispc_set_irqs();
  2724. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2725. }
  2726. void dispc_enable_sidle(void)
  2727. {
  2728. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2729. }
  2730. void dispc_disable_sidle(void)
  2731. {
  2732. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2733. }
  2734. static void _omap_dispc_initial_config(void)
  2735. {
  2736. u32 l;
  2737. l = dispc_read_reg(DISPC_SYSCONFIG);
  2738. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2739. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2740. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2741. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2742. dispc_write_reg(DISPC_SYSCONFIG, l);
  2743. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2744. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2745. l = dispc_read_reg(DISPC_DIVISOR);
  2746. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2747. l = FLD_MOD(l, 1, 0, 0);
  2748. l = FLD_MOD(l, 1, 23, 16);
  2749. dispc_write_reg(DISPC_DIVISOR, l);
  2750. }
  2751. /* FUNCGATED */
  2752. if (dss_has_feature(FEAT_FUNCGATED))
  2753. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2754. /* L3 firewall setting: enable access to OCM RAM */
  2755. /* XXX this should be somewhere in plat-omap */
  2756. if (cpu_is_omap24xx())
  2757. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2758. _dispc_setup_color_conv_coef();
  2759. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2760. dispc_read_plane_fifo_sizes();
  2761. }
  2762. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2763. {
  2764. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2765. enable_clocks(1);
  2766. _dispc_enable_plane(plane, enable);
  2767. enable_clocks(0);
  2768. return 0;
  2769. }
  2770. int dispc_setup_plane(enum omap_plane plane,
  2771. u32 paddr, u16 screen_width,
  2772. u16 pos_x, u16 pos_y,
  2773. u16 width, u16 height,
  2774. u16 out_width, u16 out_height,
  2775. enum omap_color_mode color_mode,
  2776. bool ilace,
  2777. enum omap_dss_rotation_type rotation_type,
  2778. u8 rotation, bool mirror, u8 global_alpha,
  2779. u8 pre_mult_alpha, enum omap_channel channel)
  2780. {
  2781. int r = 0;
  2782. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
  2783. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  2784. plane, paddr, screen_width, pos_x, pos_y,
  2785. width, height,
  2786. out_width, out_height,
  2787. ilace, color_mode,
  2788. rotation, mirror, channel);
  2789. enable_clocks(1);
  2790. r = _dispc_setup_plane(plane,
  2791. paddr, screen_width,
  2792. pos_x, pos_y,
  2793. width, height,
  2794. out_width, out_height,
  2795. color_mode, ilace,
  2796. rotation_type,
  2797. rotation, mirror,
  2798. global_alpha,
  2799. pre_mult_alpha, channel);
  2800. enable_clocks(0);
  2801. return r;
  2802. }
  2803. /* DISPC HW IP initialisation */
  2804. static int omap_dispchw_probe(struct platform_device *pdev)
  2805. {
  2806. u32 rev;
  2807. int r = 0;
  2808. struct resource *dispc_mem;
  2809. dispc.pdev = pdev;
  2810. spin_lock_init(&dispc.irq_lock);
  2811. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2812. spin_lock_init(&dispc.irq_stats_lock);
  2813. dispc.irq_stats.last_reset = jiffies;
  2814. #endif
  2815. INIT_WORK(&dispc.error_work, dispc_error_worker);
  2816. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  2817. if (!dispc_mem) {
  2818. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  2819. r = -EINVAL;
  2820. goto fail0;
  2821. }
  2822. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  2823. if (!dispc.base) {
  2824. DSSERR("can't ioremap DISPC\n");
  2825. r = -ENOMEM;
  2826. goto fail0;
  2827. }
  2828. dispc.irq = platform_get_irq(dispc.pdev, 0);
  2829. if (dispc.irq < 0) {
  2830. DSSERR("platform_get_irq failed\n");
  2831. r = -ENODEV;
  2832. goto fail1;
  2833. }
  2834. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  2835. "OMAP DISPC", dispc.pdev);
  2836. if (r < 0) {
  2837. DSSERR("request_irq failed\n");
  2838. goto fail1;
  2839. }
  2840. enable_clocks(1);
  2841. _omap_dispc_initial_config();
  2842. _omap_dispc_initialize_irq();
  2843. dispc_save_context();
  2844. rev = dispc_read_reg(DISPC_REVISION);
  2845. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  2846. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  2847. enable_clocks(0);
  2848. return 0;
  2849. fail1:
  2850. iounmap(dispc.base);
  2851. fail0:
  2852. return r;
  2853. }
  2854. static int omap_dispchw_remove(struct platform_device *pdev)
  2855. {
  2856. free_irq(dispc.irq, dispc.pdev);
  2857. iounmap(dispc.base);
  2858. return 0;
  2859. }
  2860. static struct platform_driver omap_dispchw_driver = {
  2861. .probe = omap_dispchw_probe,
  2862. .remove = omap_dispchw_remove,
  2863. .driver = {
  2864. .name = "omapdss_dispc",
  2865. .owner = THIS_MODULE,
  2866. },
  2867. };
  2868. int dispc_init_platform_driver(void)
  2869. {
  2870. return platform_driver_register(&omap_dispchw_driver);
  2871. }
  2872. void dispc_uninit_platform_driver(void)
  2873. {
  2874. return platform_driver_unregister(&omap_dispchw_driver);
  2875. }