mcbsp.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <mach/dma.h>
  26. #include <mach/mcbsp.h>
  27. struct omap_mcbsp **mcbsp_ptr;
  28. int omap_mcbsp_count;
  29. void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
  30. {
  31. if (cpu_class_is_omap1() || cpu_is_omap2420())
  32. __raw_writew((u16)val, io_base + reg);
  33. else
  34. __raw_writel(val, io_base + reg);
  35. }
  36. int omap_mcbsp_read(void __iomem *io_base, u16 reg)
  37. {
  38. if (cpu_class_is_omap1() || cpu_is_omap2420())
  39. return __raw_readw(io_base + reg);
  40. else
  41. return __raw_readl(io_base + reg);
  42. }
  43. #define OMAP_MCBSP_READ(base, reg) \
  44. omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
  45. #define OMAP_MCBSP_WRITE(base, reg, val) \
  46. omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)
  47. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  48. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  49. static void omap_mcbsp_dump_reg(u8 id)
  50. {
  51. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  52. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  53. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  54. OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
  55. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  56. OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
  57. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  58. OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
  59. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  60. OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
  61. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  62. OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
  63. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  64. OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
  65. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  66. OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
  67. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  68. OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
  69. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  70. OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
  71. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  72. OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
  73. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  74. OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
  75. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  76. OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
  77. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  78. OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
  79. dev_dbg(mcbsp->dev, "***********************\n");
  80. }
  81. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  82. {
  83. struct omap_mcbsp *mcbsp_tx = dev_id;
  84. u16 irqst_spcr2;
  85. irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
  86. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  87. if (irqst_spcr2 & XSYNC_ERR) {
  88. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  89. irqst_spcr2);
  90. /* Writing zero to XSYNC_ERR clears the IRQ */
  91. OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
  92. irqst_spcr2 & ~(XSYNC_ERR));
  93. } else {
  94. complete(&mcbsp_tx->tx_irq_completion);
  95. }
  96. return IRQ_HANDLED;
  97. }
  98. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  99. {
  100. struct omap_mcbsp *mcbsp_rx = dev_id;
  101. u16 irqst_spcr1;
  102. irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
  103. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  104. if (irqst_spcr1 & RSYNC_ERR) {
  105. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  106. irqst_spcr1);
  107. /* Writing zero to RSYNC_ERR clears the IRQ */
  108. OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
  109. irqst_spcr1 & ~(RSYNC_ERR));
  110. } else {
  111. complete(&mcbsp_rx->tx_irq_completion);
  112. }
  113. return IRQ_HANDLED;
  114. }
  115. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  116. {
  117. struct omap_mcbsp *mcbsp_dma_tx = data;
  118. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  119. OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
  120. /* We can free the channels */
  121. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  122. mcbsp_dma_tx->dma_tx_lch = -1;
  123. complete(&mcbsp_dma_tx->tx_dma_completion);
  124. }
  125. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  126. {
  127. struct omap_mcbsp *mcbsp_dma_rx = data;
  128. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  129. OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
  130. /* We can free the channels */
  131. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  132. mcbsp_dma_rx->dma_rx_lch = -1;
  133. complete(&mcbsp_dma_rx->rx_dma_completion);
  134. }
  135. /*
  136. * omap_mcbsp_config simply write a config to the
  137. * appropriate McBSP.
  138. * You either call this function or set the McBSP registers
  139. * by yourself before calling omap_mcbsp_start().
  140. */
  141. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  142. {
  143. struct omap_mcbsp *mcbsp;
  144. void __iomem *io_base;
  145. if (!omap_mcbsp_check_valid_id(id)) {
  146. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  147. return;
  148. }
  149. mcbsp = id_to_mcbsp_ptr(id);
  150. io_base = mcbsp->io_base;
  151. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  152. mcbsp->id, mcbsp->phys_base);
  153. /* We write the given config */
  154. OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
  155. OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
  156. OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
  157. OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
  158. OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
  159. OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
  160. OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
  161. OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
  162. OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
  163. OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
  164. OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
  165. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  166. OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
  167. OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
  168. }
  169. }
  170. EXPORT_SYMBOL(omap_mcbsp_config);
  171. /*
  172. * We can choose between IRQ based or polled IO.
  173. * This needs to be called before omap_mcbsp_request().
  174. */
  175. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  176. {
  177. struct omap_mcbsp *mcbsp;
  178. if (!omap_mcbsp_check_valid_id(id)) {
  179. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  180. return -ENODEV;
  181. }
  182. mcbsp = id_to_mcbsp_ptr(id);
  183. spin_lock(&mcbsp->lock);
  184. if (!mcbsp->free) {
  185. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  186. mcbsp->id);
  187. spin_unlock(&mcbsp->lock);
  188. return -EINVAL;
  189. }
  190. mcbsp->io_type = io_type;
  191. spin_unlock(&mcbsp->lock);
  192. return 0;
  193. }
  194. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  195. int omap_mcbsp_request(unsigned int id)
  196. {
  197. struct omap_mcbsp *mcbsp;
  198. int err;
  199. if (!omap_mcbsp_check_valid_id(id)) {
  200. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  201. return -ENODEV;
  202. }
  203. mcbsp = id_to_mcbsp_ptr(id);
  204. spin_lock(&mcbsp->lock);
  205. if (!mcbsp->free) {
  206. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  207. mcbsp->id);
  208. spin_unlock(&mcbsp->lock);
  209. return -EBUSY;
  210. }
  211. mcbsp->free = 0;
  212. spin_unlock(&mcbsp->lock);
  213. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  214. mcbsp->pdata->ops->request(id);
  215. clk_enable(mcbsp->iclk);
  216. clk_enable(mcbsp->fclk);
  217. /*
  218. * Make sure that transmitter, receiver and sample-rate generator are
  219. * not running before activating IRQs.
  220. */
  221. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
  222. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);
  223. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  224. /* We need to get IRQs here */
  225. init_completion(&mcbsp->tx_irq_completion);
  226. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  227. 0, "McBSP", (void *)mcbsp);
  228. if (err != 0) {
  229. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  230. "for McBSP%d\n", mcbsp->tx_irq,
  231. mcbsp->id);
  232. return err;
  233. }
  234. init_completion(&mcbsp->rx_irq_completion);
  235. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  236. 0, "McBSP", (void *)mcbsp);
  237. if (err != 0) {
  238. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  239. "for McBSP%d\n", mcbsp->rx_irq,
  240. mcbsp->id);
  241. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  242. return err;
  243. }
  244. }
  245. return 0;
  246. }
  247. EXPORT_SYMBOL(omap_mcbsp_request);
  248. void omap_mcbsp_free(unsigned int id)
  249. {
  250. struct omap_mcbsp *mcbsp;
  251. if (!omap_mcbsp_check_valid_id(id)) {
  252. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  253. return;
  254. }
  255. mcbsp = id_to_mcbsp_ptr(id);
  256. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  257. mcbsp->pdata->ops->free(id);
  258. clk_disable(mcbsp->fclk);
  259. clk_disable(mcbsp->iclk);
  260. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  261. /* Free IRQs */
  262. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  263. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  264. }
  265. spin_lock(&mcbsp->lock);
  266. if (mcbsp->free) {
  267. dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
  268. mcbsp->id);
  269. spin_unlock(&mcbsp->lock);
  270. return;
  271. }
  272. mcbsp->free = 1;
  273. spin_unlock(&mcbsp->lock);
  274. }
  275. EXPORT_SYMBOL(omap_mcbsp_free);
  276. /*
  277. * Here we start the McBSP, by enabling transmitter, receiver or both.
  278. * If no transmitter or receiver is active prior calling, then sample-rate
  279. * generator and frame sync are started.
  280. */
  281. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  282. {
  283. struct omap_mcbsp *mcbsp;
  284. void __iomem *io_base;
  285. int idle;
  286. u16 w;
  287. if (!omap_mcbsp_check_valid_id(id)) {
  288. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  289. return;
  290. }
  291. mcbsp = id_to_mcbsp_ptr(id);
  292. io_base = mcbsp->io_base;
  293. mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
  294. mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
  295. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  296. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  297. if (idle) {
  298. /* Start the sample generator */
  299. w = OMAP_MCBSP_READ(io_base, SPCR2);
  300. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
  301. }
  302. /* Enable transmitter and receiver */
  303. w = OMAP_MCBSP_READ(io_base, SPCR2);
  304. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (tx & 1));
  305. w = OMAP_MCBSP_READ(io_base, SPCR1);
  306. OMAP_MCBSP_WRITE(io_base, SPCR1, w | (rx & 1));
  307. udelay(100);
  308. if (idle) {
  309. /* Start frame sync */
  310. w = OMAP_MCBSP_READ(io_base, SPCR2);
  311. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
  312. }
  313. /* Dump McBSP Regs */
  314. omap_mcbsp_dump_reg(id);
  315. }
  316. EXPORT_SYMBOL(omap_mcbsp_start);
  317. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  318. {
  319. struct omap_mcbsp *mcbsp;
  320. void __iomem *io_base;
  321. int idle;
  322. u16 w;
  323. if (!omap_mcbsp_check_valid_id(id)) {
  324. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  325. return;
  326. }
  327. mcbsp = id_to_mcbsp_ptr(id);
  328. io_base = mcbsp->io_base;
  329. /* Reset transmitter */
  330. w = OMAP_MCBSP_READ(io_base, SPCR2);
  331. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(tx & 1));
  332. /* Reset receiver */
  333. w = OMAP_MCBSP_READ(io_base, SPCR1);
  334. OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~(rx & 1));
  335. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  336. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  337. if (idle) {
  338. /* Reset the sample rate generator */
  339. w = OMAP_MCBSP_READ(io_base, SPCR2);
  340. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
  341. }
  342. }
  343. EXPORT_SYMBOL(omap_mcbsp_stop);
  344. /* polled mcbsp i/o operations */
  345. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  346. {
  347. struct omap_mcbsp *mcbsp;
  348. void __iomem *base;
  349. if (!omap_mcbsp_check_valid_id(id)) {
  350. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  351. return -ENODEV;
  352. }
  353. mcbsp = id_to_mcbsp_ptr(id);
  354. base = mcbsp->io_base;
  355. writew(buf, base + OMAP_MCBSP_REG_DXR1);
  356. /* if frame sync error - clear the error */
  357. if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
  358. /* clear error */
  359. writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
  360. base + OMAP_MCBSP_REG_SPCR2);
  361. /* resend */
  362. return -1;
  363. } else {
  364. /* wait for transmit confirmation */
  365. int attemps = 0;
  366. while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
  367. if (attemps++ > 1000) {
  368. writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
  369. (~XRST),
  370. base + OMAP_MCBSP_REG_SPCR2);
  371. udelay(10);
  372. writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
  373. (XRST),
  374. base + OMAP_MCBSP_REG_SPCR2);
  375. udelay(10);
  376. dev_err(mcbsp->dev, "Could not write to"
  377. " McBSP%d Register\n", mcbsp->id);
  378. return -2;
  379. }
  380. }
  381. }
  382. return 0;
  383. }
  384. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  385. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  386. {
  387. struct omap_mcbsp *mcbsp;
  388. void __iomem *base;
  389. if (!omap_mcbsp_check_valid_id(id)) {
  390. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  391. return -ENODEV;
  392. }
  393. mcbsp = id_to_mcbsp_ptr(id);
  394. base = mcbsp->io_base;
  395. /* if frame sync error - clear the error */
  396. if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
  397. /* clear error */
  398. writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
  399. base + OMAP_MCBSP_REG_SPCR1);
  400. /* resend */
  401. return -1;
  402. } else {
  403. /* wait for recieve confirmation */
  404. int attemps = 0;
  405. while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
  406. if (attemps++ > 1000) {
  407. writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
  408. (~RRST),
  409. base + OMAP_MCBSP_REG_SPCR1);
  410. udelay(10);
  411. writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
  412. (RRST),
  413. base + OMAP_MCBSP_REG_SPCR1);
  414. udelay(10);
  415. dev_err(mcbsp->dev, "Could not read from"
  416. " McBSP%d Register\n", mcbsp->id);
  417. return -2;
  418. }
  419. }
  420. }
  421. *buf = readw(base + OMAP_MCBSP_REG_DRR1);
  422. return 0;
  423. }
  424. EXPORT_SYMBOL(omap_mcbsp_pollread);
  425. /*
  426. * IRQ based word transmission.
  427. */
  428. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  429. {
  430. struct omap_mcbsp *mcbsp;
  431. void __iomem *io_base;
  432. omap_mcbsp_word_length word_length;
  433. if (!omap_mcbsp_check_valid_id(id)) {
  434. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  435. return;
  436. }
  437. mcbsp = id_to_mcbsp_ptr(id);
  438. io_base = mcbsp->io_base;
  439. word_length = mcbsp->tx_word_length;
  440. wait_for_completion(&mcbsp->tx_irq_completion);
  441. if (word_length > OMAP_MCBSP_WORD_16)
  442. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  443. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  444. }
  445. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  446. u32 omap_mcbsp_recv_word(unsigned int id)
  447. {
  448. struct omap_mcbsp *mcbsp;
  449. void __iomem *io_base;
  450. u16 word_lsb, word_msb = 0;
  451. omap_mcbsp_word_length word_length;
  452. if (!omap_mcbsp_check_valid_id(id)) {
  453. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  454. return -ENODEV;
  455. }
  456. mcbsp = id_to_mcbsp_ptr(id);
  457. word_length = mcbsp->rx_word_length;
  458. io_base = mcbsp->io_base;
  459. wait_for_completion(&mcbsp->rx_irq_completion);
  460. if (word_length > OMAP_MCBSP_WORD_16)
  461. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  462. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  463. return (word_lsb | (word_msb << 16));
  464. }
  465. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  466. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  467. {
  468. struct omap_mcbsp *mcbsp;
  469. void __iomem *io_base;
  470. omap_mcbsp_word_length tx_word_length;
  471. omap_mcbsp_word_length rx_word_length;
  472. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  473. if (!omap_mcbsp_check_valid_id(id)) {
  474. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  475. return -ENODEV;
  476. }
  477. mcbsp = id_to_mcbsp_ptr(id);
  478. io_base = mcbsp->io_base;
  479. tx_word_length = mcbsp->tx_word_length;
  480. rx_word_length = mcbsp->rx_word_length;
  481. if (tx_word_length != rx_word_length)
  482. return -EINVAL;
  483. /* First we wait for the transmitter to be ready */
  484. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  485. while (!(spcr2 & XRDY)) {
  486. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  487. if (attempts++ > 1000) {
  488. /* We must reset the transmitter */
  489. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  490. udelay(10);
  491. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  492. udelay(10);
  493. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  494. "ready\n", mcbsp->id);
  495. return -EAGAIN;
  496. }
  497. }
  498. /* Now we can push the data */
  499. if (tx_word_length > OMAP_MCBSP_WORD_16)
  500. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  501. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  502. /* We wait for the receiver to be ready */
  503. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  504. while (!(spcr1 & RRDY)) {
  505. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  506. if (attempts++ > 1000) {
  507. /* We must reset the receiver */
  508. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  509. udelay(10);
  510. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  511. udelay(10);
  512. dev_err(mcbsp->dev, "McBSP%d receiver not "
  513. "ready\n", mcbsp->id);
  514. return -EAGAIN;
  515. }
  516. }
  517. /* Receiver is ready, let's read the dummy data */
  518. if (rx_word_length > OMAP_MCBSP_WORD_16)
  519. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  520. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  521. return 0;
  522. }
  523. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  524. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  525. {
  526. struct omap_mcbsp *mcbsp;
  527. u32 clock_word = 0;
  528. void __iomem *io_base;
  529. omap_mcbsp_word_length tx_word_length;
  530. omap_mcbsp_word_length rx_word_length;
  531. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  532. if (!omap_mcbsp_check_valid_id(id)) {
  533. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  534. return -ENODEV;
  535. }
  536. mcbsp = id_to_mcbsp_ptr(id);
  537. io_base = mcbsp->io_base;
  538. tx_word_length = mcbsp->tx_word_length;
  539. rx_word_length = mcbsp->rx_word_length;
  540. if (tx_word_length != rx_word_length)
  541. return -EINVAL;
  542. /* First we wait for the transmitter to be ready */
  543. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  544. while (!(spcr2 & XRDY)) {
  545. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  546. if (attempts++ > 1000) {
  547. /* We must reset the transmitter */
  548. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  549. udelay(10);
  550. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  551. udelay(10);
  552. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  553. "ready\n", mcbsp->id);
  554. return -EAGAIN;
  555. }
  556. }
  557. /* We first need to enable the bus clock */
  558. if (tx_word_length > OMAP_MCBSP_WORD_16)
  559. OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
  560. OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);
  561. /* We wait for the receiver to be ready */
  562. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  563. while (!(spcr1 & RRDY)) {
  564. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  565. if (attempts++ > 1000) {
  566. /* We must reset the receiver */
  567. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  568. udelay(10);
  569. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  570. udelay(10);
  571. dev_err(mcbsp->dev, "McBSP%d receiver not "
  572. "ready\n", mcbsp->id);
  573. return -EAGAIN;
  574. }
  575. }
  576. /* Receiver is ready, there is something for us */
  577. if (rx_word_length > OMAP_MCBSP_WORD_16)
  578. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  579. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  580. word[0] = (word_lsb | (word_msb << 16));
  581. return 0;
  582. }
  583. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  584. /*
  585. * Simple DMA based buffer rx/tx routines.
  586. * Nothing fancy, just a single buffer tx/rx through DMA.
  587. * The DMA resources are released once the transfer is done.
  588. * For anything fancier, you should use your own customized DMA
  589. * routines and callbacks.
  590. */
  591. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  592. unsigned int length)
  593. {
  594. struct omap_mcbsp *mcbsp;
  595. int dma_tx_ch;
  596. int src_port = 0;
  597. int dest_port = 0;
  598. int sync_dev = 0;
  599. if (!omap_mcbsp_check_valid_id(id)) {
  600. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  601. return -ENODEV;
  602. }
  603. mcbsp = id_to_mcbsp_ptr(id);
  604. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  605. omap_mcbsp_tx_dma_callback,
  606. mcbsp,
  607. &dma_tx_ch)) {
  608. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  609. "McBSP%d TX. Trying IRQ based TX\n",
  610. mcbsp->id);
  611. return -EAGAIN;
  612. }
  613. mcbsp->dma_tx_lch = dma_tx_ch;
  614. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  615. dma_tx_ch);
  616. init_completion(&mcbsp->tx_dma_completion);
  617. if (cpu_class_is_omap1()) {
  618. src_port = OMAP_DMA_PORT_TIPB;
  619. dest_port = OMAP_DMA_PORT_EMIFF;
  620. }
  621. if (cpu_class_is_omap2())
  622. sync_dev = mcbsp->dma_tx_sync;
  623. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  624. OMAP_DMA_DATA_TYPE_S16,
  625. length >> 1, 1,
  626. OMAP_DMA_SYNC_ELEMENT,
  627. sync_dev, 0);
  628. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  629. src_port,
  630. OMAP_DMA_AMODE_CONSTANT,
  631. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  632. 0, 0);
  633. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  634. dest_port,
  635. OMAP_DMA_AMODE_POST_INC,
  636. buffer,
  637. 0, 0);
  638. omap_start_dma(mcbsp->dma_tx_lch);
  639. wait_for_completion(&mcbsp->tx_dma_completion);
  640. return 0;
  641. }
  642. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  643. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  644. unsigned int length)
  645. {
  646. struct omap_mcbsp *mcbsp;
  647. int dma_rx_ch;
  648. int src_port = 0;
  649. int dest_port = 0;
  650. int sync_dev = 0;
  651. if (!omap_mcbsp_check_valid_id(id)) {
  652. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  653. return -ENODEV;
  654. }
  655. mcbsp = id_to_mcbsp_ptr(id);
  656. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  657. omap_mcbsp_rx_dma_callback,
  658. mcbsp,
  659. &dma_rx_ch)) {
  660. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  661. "McBSP%d RX. Trying IRQ based RX\n",
  662. mcbsp->id);
  663. return -EAGAIN;
  664. }
  665. mcbsp->dma_rx_lch = dma_rx_ch;
  666. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  667. dma_rx_ch);
  668. init_completion(&mcbsp->rx_dma_completion);
  669. if (cpu_class_is_omap1()) {
  670. src_port = OMAP_DMA_PORT_TIPB;
  671. dest_port = OMAP_DMA_PORT_EMIFF;
  672. }
  673. if (cpu_class_is_omap2())
  674. sync_dev = mcbsp->dma_rx_sync;
  675. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  676. OMAP_DMA_DATA_TYPE_S16,
  677. length >> 1, 1,
  678. OMAP_DMA_SYNC_ELEMENT,
  679. sync_dev, 0);
  680. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  681. src_port,
  682. OMAP_DMA_AMODE_CONSTANT,
  683. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  684. 0, 0);
  685. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  686. dest_port,
  687. OMAP_DMA_AMODE_POST_INC,
  688. buffer,
  689. 0, 0);
  690. omap_start_dma(mcbsp->dma_rx_lch);
  691. wait_for_completion(&mcbsp->rx_dma_completion);
  692. return 0;
  693. }
  694. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  695. /*
  696. * SPI wrapper.
  697. * Since SPI setup is much simpler than the generic McBSP one,
  698. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  699. * Once this is done, you can call omap_mcbsp_start().
  700. */
  701. void omap_mcbsp_set_spi_mode(unsigned int id,
  702. const struct omap_mcbsp_spi_cfg *spi_cfg)
  703. {
  704. struct omap_mcbsp *mcbsp;
  705. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  706. if (!omap_mcbsp_check_valid_id(id)) {
  707. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  708. return;
  709. }
  710. mcbsp = id_to_mcbsp_ptr(id);
  711. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  712. /* SPI has only one frame */
  713. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  714. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  715. /* Clock stop mode */
  716. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  717. mcbsp_cfg.spcr1 |= (1 << 12);
  718. else
  719. mcbsp_cfg.spcr1 |= (3 << 11);
  720. /* Set clock parities */
  721. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  722. mcbsp_cfg.pcr0 |= CLKRP;
  723. else
  724. mcbsp_cfg.pcr0 &= ~CLKRP;
  725. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  726. mcbsp_cfg.pcr0 &= ~CLKXP;
  727. else
  728. mcbsp_cfg.pcr0 |= CLKXP;
  729. /* Set SCLKME to 0 and CLKSM to 1 */
  730. mcbsp_cfg.pcr0 &= ~SCLKME;
  731. mcbsp_cfg.srgr2 |= CLKSM;
  732. /* Set FSXP */
  733. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  734. mcbsp_cfg.pcr0 &= ~FSXP;
  735. else
  736. mcbsp_cfg.pcr0 |= FSXP;
  737. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  738. mcbsp_cfg.pcr0 |= CLKXM;
  739. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  740. mcbsp_cfg.pcr0 |= FSXM;
  741. mcbsp_cfg.srgr2 &= ~FSGM;
  742. mcbsp_cfg.xcr2 |= XDATDLY(1);
  743. mcbsp_cfg.rcr2 |= RDATDLY(1);
  744. } else {
  745. mcbsp_cfg.pcr0 &= ~CLKXM;
  746. mcbsp_cfg.srgr1 |= CLKGDV(1);
  747. mcbsp_cfg.pcr0 &= ~FSXM;
  748. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  749. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  750. }
  751. mcbsp_cfg.xcr2 &= ~XPHASE;
  752. mcbsp_cfg.rcr2 &= ~RPHASE;
  753. omap_mcbsp_config(id, &mcbsp_cfg);
  754. }
  755. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  756. /*
  757. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  758. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  759. */
  760. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  761. {
  762. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  763. struct omap_mcbsp *mcbsp;
  764. int id = pdev->id - 1;
  765. int ret = 0;
  766. if (!pdata) {
  767. dev_err(&pdev->dev, "McBSP device initialized without"
  768. "platform data\n");
  769. ret = -EINVAL;
  770. goto exit;
  771. }
  772. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  773. if (id >= omap_mcbsp_count) {
  774. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  775. ret = -EINVAL;
  776. goto exit;
  777. }
  778. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  779. if (!mcbsp) {
  780. ret = -ENOMEM;
  781. goto exit;
  782. }
  783. spin_lock_init(&mcbsp->lock);
  784. mcbsp->id = id + 1;
  785. mcbsp->free = 1;
  786. mcbsp->dma_tx_lch = -1;
  787. mcbsp->dma_rx_lch = -1;
  788. mcbsp->phys_base = pdata->phys_base;
  789. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  790. if (!mcbsp->io_base) {
  791. ret = -ENOMEM;
  792. goto err_ioremap;
  793. }
  794. /* Default I/O is IRQ based */
  795. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  796. mcbsp->tx_irq = pdata->tx_irq;
  797. mcbsp->rx_irq = pdata->rx_irq;
  798. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  799. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  800. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  801. if (IS_ERR(mcbsp->iclk)) {
  802. ret = PTR_ERR(mcbsp->iclk);
  803. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  804. goto err_iclk;
  805. }
  806. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  807. if (IS_ERR(mcbsp->fclk)) {
  808. ret = PTR_ERR(mcbsp->fclk);
  809. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  810. goto err_fclk;
  811. }
  812. mcbsp->pdata = pdata;
  813. mcbsp->dev = &pdev->dev;
  814. mcbsp_ptr[id] = mcbsp;
  815. platform_set_drvdata(pdev, mcbsp);
  816. return 0;
  817. err_fclk:
  818. clk_put(mcbsp->iclk);
  819. err_iclk:
  820. iounmap(mcbsp->io_base);
  821. err_ioremap:
  822. kfree(mcbsp);
  823. exit:
  824. return ret;
  825. }
  826. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  827. {
  828. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  829. platform_set_drvdata(pdev, NULL);
  830. if (mcbsp) {
  831. if (mcbsp->pdata && mcbsp->pdata->ops &&
  832. mcbsp->pdata->ops->free)
  833. mcbsp->pdata->ops->free(mcbsp->id);
  834. clk_disable(mcbsp->fclk);
  835. clk_disable(mcbsp->iclk);
  836. clk_put(mcbsp->fclk);
  837. clk_put(mcbsp->iclk);
  838. iounmap(mcbsp->io_base);
  839. mcbsp->fclk = NULL;
  840. mcbsp->iclk = NULL;
  841. mcbsp->free = 0;
  842. mcbsp->dev = NULL;
  843. }
  844. return 0;
  845. }
  846. static struct platform_driver omap_mcbsp_driver = {
  847. .probe = omap_mcbsp_probe,
  848. .remove = __devexit_p(omap_mcbsp_remove),
  849. .driver = {
  850. .name = "omap-mcbsp",
  851. },
  852. };
  853. int __init omap_mcbsp_init(void)
  854. {
  855. /* Register the McBSP driver */
  856. return platform_driver_register(&omap_mcbsp_driver);
  857. }