spi_bfin5xx.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * Blackfin On-Chip SPI Driver
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/delay.h>
  13. #include <linux/device.h>
  14. #include <linux/io.h>
  15. #include <linux/ioport.h>
  16. #include <linux/irq.h>
  17. #include <linux/errno.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/workqueue.h>
  23. #include <asm/dma.h>
  24. #include <asm/portmux.h>
  25. #include <asm/bfin5xx_spi.h>
  26. #include <asm/cacheflush.h>
  27. #define DRV_NAME "bfin-spi"
  28. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  29. #define DRV_DESC "Blackfin BF5xx on-chip SPI Controller Driver"
  30. #define DRV_VERSION "1.0"
  31. MODULE_AUTHOR(DRV_AUTHOR);
  32. MODULE_DESCRIPTION(DRV_DESC);
  33. MODULE_LICENSE("GPL");
  34. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
  35. #define START_STATE ((void *)0)
  36. #define RUNNING_STATE ((void *)1)
  37. #define DONE_STATE ((void *)2)
  38. #define ERROR_STATE ((void *)-1)
  39. #define QUEUE_RUNNING 0
  40. #define QUEUE_STOPPED 1
  41. struct driver_data {
  42. /* Driver model hookup */
  43. struct platform_device *pdev;
  44. /* SPI framework hookup */
  45. struct spi_master *master;
  46. /* Regs base of SPI controller */
  47. void __iomem *regs_base;
  48. /* Pin request list */
  49. u16 *pin_req;
  50. /* BFIN hookup */
  51. struct bfin5xx_spi_master *master_info;
  52. /* Driver message queue */
  53. struct workqueue_struct *workqueue;
  54. struct work_struct pump_messages;
  55. spinlock_t lock;
  56. struct list_head queue;
  57. int busy;
  58. int run;
  59. /* Message Transfer pump */
  60. struct tasklet_struct pump_transfers;
  61. /* Current message transfer state info */
  62. struct spi_message *cur_msg;
  63. struct spi_transfer *cur_transfer;
  64. struct chip_data *cur_chip;
  65. size_t len_in_bytes;
  66. size_t len;
  67. void *tx;
  68. void *tx_end;
  69. void *rx;
  70. void *rx_end;
  71. /* DMA stuffs */
  72. int dma_channel;
  73. int dma_mapped;
  74. int dma_requested;
  75. dma_addr_t rx_dma;
  76. dma_addr_t tx_dma;
  77. size_t rx_map_len;
  78. size_t tx_map_len;
  79. u8 n_bytes;
  80. int cs_change;
  81. void (*write) (struct driver_data *);
  82. void (*read) (struct driver_data *);
  83. void (*duplex) (struct driver_data *);
  84. };
  85. struct chip_data {
  86. u16 ctl_reg;
  87. u16 baud;
  88. u16 flag;
  89. u8 chip_select_num;
  90. u8 n_bytes;
  91. u8 width; /* 0 or 1 */
  92. u8 enable_dma;
  93. u8 bits_per_word; /* 8 or 16 */
  94. u8 cs_change_per_word;
  95. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  96. void (*write) (struct driver_data *);
  97. void (*read) (struct driver_data *);
  98. void (*duplex) (struct driver_data *);
  99. };
  100. #define DEFINE_SPI_REG(reg, off) \
  101. static inline u16 read_##reg(struct driver_data *drv_data) \
  102. { return bfin_read16(drv_data->regs_base + off); } \
  103. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  104. { bfin_write16(drv_data->regs_base + off, v); }
  105. DEFINE_SPI_REG(CTRL, 0x00)
  106. DEFINE_SPI_REG(FLAG, 0x04)
  107. DEFINE_SPI_REG(STAT, 0x08)
  108. DEFINE_SPI_REG(TDBR, 0x0C)
  109. DEFINE_SPI_REG(RDBR, 0x10)
  110. DEFINE_SPI_REG(BAUD, 0x14)
  111. DEFINE_SPI_REG(SHAW, 0x18)
  112. static void bfin_spi_enable(struct driver_data *drv_data)
  113. {
  114. u16 cr;
  115. cr = read_CTRL(drv_data);
  116. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  117. }
  118. static void bfin_spi_disable(struct driver_data *drv_data)
  119. {
  120. u16 cr;
  121. cr = read_CTRL(drv_data);
  122. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  123. }
  124. /* Caculate the SPI_BAUD register value based on input HZ */
  125. static u16 hz_to_spi_baud(u32 speed_hz)
  126. {
  127. u_long sclk = get_sclk();
  128. u16 spi_baud = (sclk / (2 * speed_hz));
  129. if ((sclk % (2 * speed_hz)) > 0)
  130. spi_baud++;
  131. if (spi_baud < MIN_SPI_BAUD_VAL)
  132. spi_baud = MIN_SPI_BAUD_VAL;
  133. return spi_baud;
  134. }
  135. static int flush(struct driver_data *drv_data)
  136. {
  137. unsigned long limit = loops_per_jiffy << 1;
  138. /* wait for stop and clear stat */
  139. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
  140. cpu_relax();
  141. write_STAT(drv_data, BIT_STAT_CLR);
  142. return limit;
  143. }
  144. /* Chip select operation functions for cs_change flag */
  145. static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
  146. {
  147. u16 flag = read_FLAG(drv_data);
  148. flag |= chip->flag;
  149. flag &= ~(chip->flag << 8);
  150. write_FLAG(drv_data, flag);
  151. }
  152. static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  153. {
  154. u16 flag = read_FLAG(drv_data);
  155. flag &= ~chip->flag;
  156. flag |= (chip->flag << 8);
  157. write_FLAG(drv_data, flag);
  158. /* Move delay here for consistency */
  159. if (chip->cs_chg_udelay)
  160. udelay(chip->cs_chg_udelay);
  161. }
  162. /* stop controller and re-config current chip*/
  163. static void restore_state(struct driver_data *drv_data)
  164. {
  165. struct chip_data *chip = drv_data->cur_chip;
  166. /* Clear status and disable clock */
  167. write_STAT(drv_data, BIT_STAT_CLR);
  168. bfin_spi_disable(drv_data);
  169. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  170. /* Load the registers */
  171. write_CTRL(drv_data, chip->ctl_reg);
  172. write_BAUD(drv_data, chip->baud);
  173. bfin_spi_enable(drv_data);
  174. cs_active(drv_data, chip);
  175. }
  176. /* used to kick off transfer in rx mode */
  177. static unsigned short dummy_read(struct driver_data *drv_data)
  178. {
  179. unsigned short tmp;
  180. tmp = read_RDBR(drv_data);
  181. return tmp;
  182. }
  183. static void null_writer(struct driver_data *drv_data)
  184. {
  185. u8 n_bytes = drv_data->n_bytes;
  186. while (drv_data->tx < drv_data->tx_end) {
  187. write_TDBR(drv_data, 0);
  188. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  189. cpu_relax();
  190. drv_data->tx += n_bytes;
  191. }
  192. }
  193. static void null_reader(struct driver_data *drv_data)
  194. {
  195. u8 n_bytes = drv_data->n_bytes;
  196. dummy_read(drv_data);
  197. while (drv_data->rx < drv_data->rx_end) {
  198. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  199. cpu_relax();
  200. dummy_read(drv_data);
  201. drv_data->rx += n_bytes;
  202. }
  203. }
  204. static void u8_writer(struct driver_data *drv_data)
  205. {
  206. dev_dbg(&drv_data->pdev->dev,
  207. "cr8-s is 0x%x\n", read_STAT(drv_data));
  208. while (drv_data->tx < drv_data->tx_end) {
  209. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  210. while (read_STAT(drv_data) & BIT_STAT_TXS)
  211. cpu_relax();
  212. ++drv_data->tx;
  213. }
  214. /* poll for SPI completion before return */
  215. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  216. cpu_relax();
  217. }
  218. static void u8_cs_chg_writer(struct driver_data *drv_data)
  219. {
  220. struct chip_data *chip = drv_data->cur_chip;
  221. while (drv_data->tx < drv_data->tx_end) {
  222. cs_active(drv_data, chip);
  223. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  224. while (read_STAT(drv_data) & BIT_STAT_TXS)
  225. cpu_relax();
  226. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  227. cpu_relax();
  228. cs_deactive(drv_data, chip);
  229. ++drv_data->tx;
  230. }
  231. }
  232. static void u8_reader(struct driver_data *drv_data)
  233. {
  234. dev_dbg(&drv_data->pdev->dev,
  235. "cr-8 is 0x%x\n", read_STAT(drv_data));
  236. /* poll for SPI completion before start */
  237. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  238. cpu_relax();
  239. /* clear TDBR buffer before read(else it will be shifted out) */
  240. write_TDBR(drv_data, 0xFFFF);
  241. dummy_read(drv_data);
  242. while (drv_data->rx < drv_data->rx_end - 1) {
  243. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  244. cpu_relax();
  245. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  246. ++drv_data->rx;
  247. }
  248. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  249. cpu_relax();
  250. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  251. ++drv_data->rx;
  252. }
  253. static void u8_cs_chg_reader(struct driver_data *drv_data)
  254. {
  255. struct chip_data *chip = drv_data->cur_chip;
  256. while (drv_data->rx < drv_data->rx_end) {
  257. cs_active(drv_data, chip);
  258. read_RDBR(drv_data); /* kick off */
  259. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  260. cpu_relax();
  261. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  262. cpu_relax();
  263. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  264. cs_deactive(drv_data, chip);
  265. ++drv_data->rx;
  266. }
  267. }
  268. static void u8_duplex(struct driver_data *drv_data)
  269. {
  270. /* in duplex mode, clk is triggered by writing of TDBR */
  271. while (drv_data->rx < drv_data->rx_end) {
  272. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  273. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  274. cpu_relax();
  275. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  276. cpu_relax();
  277. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  278. ++drv_data->rx;
  279. ++drv_data->tx;
  280. }
  281. }
  282. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  283. {
  284. struct chip_data *chip = drv_data->cur_chip;
  285. while (drv_data->rx < drv_data->rx_end) {
  286. cs_active(drv_data, chip);
  287. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  288. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  289. cpu_relax();
  290. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  291. cpu_relax();
  292. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  293. cs_deactive(drv_data, chip);
  294. ++drv_data->rx;
  295. ++drv_data->tx;
  296. }
  297. }
  298. static void u16_writer(struct driver_data *drv_data)
  299. {
  300. dev_dbg(&drv_data->pdev->dev,
  301. "cr16 is 0x%x\n", read_STAT(drv_data));
  302. while (drv_data->tx < drv_data->tx_end) {
  303. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  304. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  305. cpu_relax();
  306. drv_data->tx += 2;
  307. }
  308. /* poll for SPI completion before return */
  309. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  310. cpu_relax();
  311. }
  312. static void u16_cs_chg_writer(struct driver_data *drv_data)
  313. {
  314. struct chip_data *chip = drv_data->cur_chip;
  315. while (drv_data->tx < drv_data->tx_end) {
  316. cs_active(drv_data, chip);
  317. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  318. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  319. cpu_relax();
  320. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  321. cpu_relax();
  322. cs_deactive(drv_data, chip);
  323. drv_data->tx += 2;
  324. }
  325. }
  326. static void u16_reader(struct driver_data *drv_data)
  327. {
  328. dev_dbg(&drv_data->pdev->dev,
  329. "cr-16 is 0x%x\n", read_STAT(drv_data));
  330. /* poll for SPI completion before start */
  331. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  332. cpu_relax();
  333. /* clear TDBR buffer before read(else it will be shifted out) */
  334. write_TDBR(drv_data, 0xFFFF);
  335. dummy_read(drv_data);
  336. while (drv_data->rx < (drv_data->rx_end - 2)) {
  337. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  338. cpu_relax();
  339. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  340. drv_data->rx += 2;
  341. }
  342. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  343. cpu_relax();
  344. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  345. drv_data->rx += 2;
  346. }
  347. static void u16_cs_chg_reader(struct driver_data *drv_data)
  348. {
  349. struct chip_data *chip = drv_data->cur_chip;
  350. /* poll for SPI completion before start */
  351. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  352. cpu_relax();
  353. /* clear TDBR buffer before read(else it will be shifted out) */
  354. write_TDBR(drv_data, 0xFFFF);
  355. cs_active(drv_data, chip);
  356. dummy_read(drv_data);
  357. while (drv_data->rx < drv_data->rx_end - 2) {
  358. cs_deactive(drv_data, chip);
  359. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  360. cpu_relax();
  361. cs_active(drv_data, chip);
  362. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  363. drv_data->rx += 2;
  364. }
  365. cs_deactive(drv_data, chip);
  366. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  367. cpu_relax();
  368. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  369. drv_data->rx += 2;
  370. }
  371. static void u16_duplex(struct driver_data *drv_data)
  372. {
  373. /* in duplex mode, clk is triggered by writing of TDBR */
  374. while (drv_data->tx < drv_data->tx_end) {
  375. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  376. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  377. cpu_relax();
  378. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  379. cpu_relax();
  380. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  381. drv_data->rx += 2;
  382. drv_data->tx += 2;
  383. }
  384. }
  385. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  386. {
  387. struct chip_data *chip = drv_data->cur_chip;
  388. while (drv_data->tx < drv_data->tx_end) {
  389. cs_active(drv_data, chip);
  390. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  391. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  392. cpu_relax();
  393. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  394. cpu_relax();
  395. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  396. cs_deactive(drv_data, chip);
  397. drv_data->rx += 2;
  398. drv_data->tx += 2;
  399. }
  400. }
  401. /* test if ther is more transfer to be done */
  402. static void *next_transfer(struct driver_data *drv_data)
  403. {
  404. struct spi_message *msg = drv_data->cur_msg;
  405. struct spi_transfer *trans = drv_data->cur_transfer;
  406. /* Move to next transfer */
  407. if (trans->transfer_list.next != &msg->transfers) {
  408. drv_data->cur_transfer =
  409. list_entry(trans->transfer_list.next,
  410. struct spi_transfer, transfer_list);
  411. return RUNNING_STATE;
  412. } else
  413. return DONE_STATE;
  414. }
  415. /*
  416. * caller already set message->status;
  417. * dma and pio irqs are blocked give finished message back
  418. */
  419. static void giveback(struct driver_data *drv_data)
  420. {
  421. struct chip_data *chip = drv_data->cur_chip;
  422. struct spi_transfer *last_transfer;
  423. unsigned long flags;
  424. struct spi_message *msg;
  425. spin_lock_irqsave(&drv_data->lock, flags);
  426. msg = drv_data->cur_msg;
  427. drv_data->cur_msg = NULL;
  428. drv_data->cur_transfer = NULL;
  429. drv_data->cur_chip = NULL;
  430. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  431. spin_unlock_irqrestore(&drv_data->lock, flags);
  432. last_transfer = list_entry(msg->transfers.prev,
  433. struct spi_transfer, transfer_list);
  434. msg->state = NULL;
  435. if (!drv_data->cs_change)
  436. cs_deactive(drv_data, chip);
  437. /* Not stop spi in autobuffer mode */
  438. if (drv_data->tx_dma != 0xFFFF)
  439. bfin_spi_disable(drv_data);
  440. if (msg->complete)
  441. msg->complete(msg->context);
  442. }
  443. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  444. {
  445. struct driver_data *drv_data = dev_id;
  446. struct chip_data *chip = drv_data->cur_chip;
  447. struct spi_message *msg = drv_data->cur_msg;
  448. unsigned long timeout;
  449. unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
  450. u16 spistat = read_STAT(drv_data);
  451. dev_dbg(&drv_data->pdev->dev,
  452. "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
  453. dmastat, spistat);
  454. clear_dma_irqstat(drv_data->dma_channel);
  455. /* Wait for DMA to complete */
  456. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  457. cpu_relax();
  458. /*
  459. * wait for the last transaction shifted out. HRM states:
  460. * at this point there may still be data in the SPI DMA FIFO waiting
  461. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  462. * register until it goes low for 2 successive reads
  463. */
  464. if (drv_data->tx != NULL) {
  465. while ((read_STAT(drv_data) & TXS) ||
  466. (read_STAT(drv_data) & TXS))
  467. cpu_relax();
  468. }
  469. dev_dbg(&drv_data->pdev->dev,
  470. "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
  471. dmastat, read_STAT(drv_data));
  472. timeout = jiffies + HZ;
  473. while (!(read_STAT(drv_data) & SPIF))
  474. if (!time_before(jiffies, timeout)) {
  475. dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
  476. break;
  477. } else
  478. cpu_relax();
  479. if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
  480. msg->state = ERROR_STATE;
  481. dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
  482. } else {
  483. msg->actual_length += drv_data->len_in_bytes;
  484. if (drv_data->cs_change)
  485. cs_deactive(drv_data, chip);
  486. /* Move to next transfer */
  487. msg->state = next_transfer(drv_data);
  488. }
  489. /* Schedule transfer tasklet */
  490. tasklet_schedule(&drv_data->pump_transfers);
  491. /* free the irq handler before next transfer */
  492. dev_dbg(&drv_data->pdev->dev,
  493. "disable dma channel irq%d\n",
  494. drv_data->dma_channel);
  495. dma_disable_irq(drv_data->dma_channel);
  496. return IRQ_HANDLED;
  497. }
  498. static void pump_transfers(unsigned long data)
  499. {
  500. struct driver_data *drv_data = (struct driver_data *)data;
  501. struct spi_message *message = NULL;
  502. struct spi_transfer *transfer = NULL;
  503. struct spi_transfer *previous = NULL;
  504. struct chip_data *chip = NULL;
  505. u8 width;
  506. u16 cr, dma_width, dma_config;
  507. u32 tranf_success = 1;
  508. u8 full_duplex = 0;
  509. /* Get current state information */
  510. message = drv_data->cur_msg;
  511. transfer = drv_data->cur_transfer;
  512. chip = drv_data->cur_chip;
  513. /*
  514. * if msg is error or done, report it back using complete() callback
  515. */
  516. /* Handle for abort */
  517. if (message->state == ERROR_STATE) {
  518. dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
  519. message->status = -EIO;
  520. giveback(drv_data);
  521. return;
  522. }
  523. /* Handle end of message */
  524. if (message->state == DONE_STATE) {
  525. dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
  526. message->status = 0;
  527. giveback(drv_data);
  528. return;
  529. }
  530. /* Delay if requested at end of transfer */
  531. if (message->state == RUNNING_STATE) {
  532. dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
  533. previous = list_entry(transfer->transfer_list.prev,
  534. struct spi_transfer, transfer_list);
  535. if (previous->delay_usecs)
  536. udelay(previous->delay_usecs);
  537. }
  538. /* Setup the transfer state based on the type of transfer */
  539. if (flush(drv_data) == 0) {
  540. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  541. message->status = -EIO;
  542. giveback(drv_data);
  543. return;
  544. }
  545. if (transfer->tx_buf != NULL) {
  546. drv_data->tx = (void *)transfer->tx_buf;
  547. drv_data->tx_end = drv_data->tx + transfer->len;
  548. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  549. transfer->tx_buf, drv_data->tx_end);
  550. } else {
  551. drv_data->tx = NULL;
  552. }
  553. if (transfer->rx_buf != NULL) {
  554. full_duplex = transfer->tx_buf != NULL;
  555. drv_data->rx = transfer->rx_buf;
  556. drv_data->rx_end = drv_data->rx + transfer->len;
  557. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  558. transfer->rx_buf, drv_data->rx_end);
  559. } else {
  560. drv_data->rx = NULL;
  561. }
  562. drv_data->rx_dma = transfer->rx_dma;
  563. drv_data->tx_dma = transfer->tx_dma;
  564. drv_data->len_in_bytes = transfer->len;
  565. drv_data->cs_change = transfer->cs_change;
  566. /* Bits per word setup */
  567. switch (transfer->bits_per_word) {
  568. case 8:
  569. drv_data->n_bytes = 1;
  570. width = CFG_SPI_WORDSIZE8;
  571. drv_data->read = chip->cs_change_per_word ?
  572. u8_cs_chg_reader : u8_reader;
  573. drv_data->write = chip->cs_change_per_word ?
  574. u8_cs_chg_writer : u8_writer;
  575. drv_data->duplex = chip->cs_change_per_word ?
  576. u8_cs_chg_duplex : u8_duplex;
  577. break;
  578. case 16:
  579. drv_data->n_bytes = 2;
  580. width = CFG_SPI_WORDSIZE16;
  581. drv_data->read = chip->cs_change_per_word ?
  582. u16_cs_chg_reader : u16_reader;
  583. drv_data->write = chip->cs_change_per_word ?
  584. u16_cs_chg_writer : u16_writer;
  585. drv_data->duplex = chip->cs_change_per_word ?
  586. u16_cs_chg_duplex : u16_duplex;
  587. break;
  588. default:
  589. /* No change, the same as default setting */
  590. drv_data->n_bytes = chip->n_bytes;
  591. width = chip->width;
  592. drv_data->write = drv_data->tx ? chip->write : null_writer;
  593. drv_data->read = drv_data->rx ? chip->read : null_reader;
  594. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  595. break;
  596. }
  597. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  598. cr |= (width << 8);
  599. write_CTRL(drv_data, cr);
  600. if (width == CFG_SPI_WORDSIZE16) {
  601. drv_data->len = (transfer->len) >> 1;
  602. } else {
  603. drv_data->len = transfer->len;
  604. }
  605. dev_dbg(&drv_data->pdev->dev,
  606. "transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  607. drv_data->write, chip->write, null_writer);
  608. /* speed and width has been set on per message */
  609. message->state = RUNNING_STATE;
  610. dma_config = 0;
  611. /* Speed setup (surely valid because already checked) */
  612. if (transfer->speed_hz)
  613. write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
  614. else
  615. write_BAUD(drv_data, chip->baud);
  616. write_STAT(drv_data, BIT_STAT_CLR);
  617. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  618. if (drv_data->cs_change)
  619. cs_active(drv_data, chip);
  620. dev_dbg(&drv_data->pdev->dev,
  621. "now pumping a transfer: width is %d, len is %d\n",
  622. width, transfer->len);
  623. /*
  624. * Try to map dma buffer and do a dma transfer. If successful use,
  625. * different way to r/w according to the enable_dma settings and if
  626. * we are not doing a full duplex transfer (since the hardware does
  627. * not support full duplex DMA transfers).
  628. */
  629. if (!full_duplex && drv_data->cur_chip->enable_dma
  630. && drv_data->len > 6) {
  631. unsigned long dma_start_addr, flags;
  632. disable_dma(drv_data->dma_channel);
  633. clear_dma_irqstat(drv_data->dma_channel);
  634. /* config dma channel */
  635. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  636. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  637. if (width == CFG_SPI_WORDSIZE16) {
  638. set_dma_x_modify(drv_data->dma_channel, 2);
  639. dma_width = WDSIZE_16;
  640. } else {
  641. set_dma_x_modify(drv_data->dma_channel, 1);
  642. dma_width = WDSIZE_8;
  643. }
  644. /* poll for SPI completion before start */
  645. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  646. cpu_relax();
  647. /* dirty hack for autobuffer DMA mode */
  648. if (drv_data->tx_dma == 0xFFFF) {
  649. dev_dbg(&drv_data->pdev->dev,
  650. "doing autobuffer DMA out.\n");
  651. /* no irq in autobuffer mode */
  652. dma_config =
  653. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  654. set_dma_config(drv_data->dma_channel, dma_config);
  655. set_dma_start_addr(drv_data->dma_channel,
  656. (unsigned long)drv_data->tx);
  657. enable_dma(drv_data->dma_channel);
  658. /* start SPI transfer */
  659. write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
  660. /* just return here, there can only be one transfer
  661. * in this mode
  662. */
  663. message->status = 0;
  664. giveback(drv_data);
  665. return;
  666. }
  667. /* In dma mode, rx or tx must be NULL in one transfer */
  668. dma_config = (RESTART | dma_width | DI_EN);
  669. if (drv_data->rx != NULL) {
  670. /* set transfer mode, and enable SPI */
  671. dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
  672. drv_data->rx, drv_data->len_in_bytes);
  673. /* invalidate caches, if needed */
  674. if (bfin_addr_dcachable((unsigned long) drv_data->rx))
  675. invalidate_dcache_range((unsigned long) drv_data->rx,
  676. (unsigned long) (drv_data->rx +
  677. drv_data->len_in_bytes));
  678. /* clear tx reg soformer data is not shifted out */
  679. write_TDBR(drv_data, 0xFFFF);
  680. dma_config |= WNR;
  681. dma_start_addr = (unsigned long)drv_data->rx;
  682. cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
  683. } else if (drv_data->tx != NULL) {
  684. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  685. /* flush caches, if needed */
  686. if (bfin_addr_dcachable((unsigned long) drv_data->tx))
  687. flush_dcache_range((unsigned long) drv_data->tx,
  688. (unsigned long) (drv_data->tx +
  689. drv_data->len_in_bytes));
  690. dma_start_addr = (unsigned long)drv_data->tx;
  691. cr |= BIT_CTL_TIMOD_DMA_TX;
  692. } else
  693. BUG();
  694. /* oh man, here there be monsters ... and i dont mean the
  695. * fluffy cute ones from pixar, i mean the kind that'll eat
  696. * your data, kick your dog, and love it all. do *not* try
  697. * and change these lines unless you (1) heavily test DMA
  698. * with SPI flashes on a loaded system (e.g. ping floods),
  699. * (2) know just how broken the DMA engine interaction with
  700. * the SPI peripheral is, and (3) have someone else to blame
  701. * when you screw it all up anyways.
  702. */
  703. set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
  704. set_dma_config(drv_data->dma_channel, dma_config);
  705. local_irq_save(flags);
  706. SSYNC();
  707. write_CTRL(drv_data, cr);
  708. enable_dma(drv_data->dma_channel);
  709. dma_enable_irq(drv_data->dma_channel);
  710. local_irq_restore(flags);
  711. } else {
  712. /* IO mode write then read */
  713. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  714. if (full_duplex) {
  715. /* full duplex mode */
  716. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  717. (drv_data->rx_end - drv_data->rx));
  718. dev_dbg(&drv_data->pdev->dev,
  719. "IO duplex: cr is 0x%x\n", cr);
  720. /* set SPI transfer mode */
  721. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  722. drv_data->duplex(drv_data);
  723. if (drv_data->tx != drv_data->tx_end)
  724. tranf_success = 0;
  725. } else if (drv_data->tx != NULL) {
  726. /* write only half duplex */
  727. dev_dbg(&drv_data->pdev->dev,
  728. "IO write: cr is 0x%x\n", cr);
  729. /* set SPI transfer mode */
  730. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  731. drv_data->write(drv_data);
  732. if (drv_data->tx != drv_data->tx_end)
  733. tranf_success = 0;
  734. } else if (drv_data->rx != NULL) {
  735. /* read only half duplex */
  736. dev_dbg(&drv_data->pdev->dev,
  737. "IO read: cr is 0x%x\n", cr);
  738. /* set SPI transfer mode */
  739. write_CTRL(drv_data, (cr | CFG_SPI_READ));
  740. drv_data->read(drv_data);
  741. if (drv_data->rx != drv_data->rx_end)
  742. tranf_success = 0;
  743. }
  744. if (!tranf_success) {
  745. dev_dbg(&drv_data->pdev->dev,
  746. "IO write error!\n");
  747. message->state = ERROR_STATE;
  748. } else {
  749. /* Update total byte transfered */
  750. message->actual_length += drv_data->len_in_bytes;
  751. /* Move to next transfer of this msg */
  752. message->state = next_transfer(drv_data);
  753. if (drv_data->cs_change)
  754. cs_deactive(drv_data, chip);
  755. }
  756. /* Schedule next transfer tasklet */
  757. tasklet_schedule(&drv_data->pump_transfers);
  758. }
  759. }
  760. /* pop a msg from queue and kick off real transfer */
  761. static void pump_messages(struct work_struct *work)
  762. {
  763. struct driver_data *drv_data;
  764. unsigned long flags;
  765. drv_data = container_of(work, struct driver_data, pump_messages);
  766. /* Lock queue and check for queue work */
  767. spin_lock_irqsave(&drv_data->lock, flags);
  768. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  769. /* pumper kicked off but no work to do */
  770. drv_data->busy = 0;
  771. spin_unlock_irqrestore(&drv_data->lock, flags);
  772. return;
  773. }
  774. /* Make sure we are not already running a message */
  775. if (drv_data->cur_msg) {
  776. spin_unlock_irqrestore(&drv_data->lock, flags);
  777. return;
  778. }
  779. /* Extract head of queue */
  780. drv_data->cur_msg = list_entry(drv_data->queue.next,
  781. struct spi_message, queue);
  782. /* Setup the SSP using the per chip configuration */
  783. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  784. restore_state(drv_data);
  785. list_del_init(&drv_data->cur_msg->queue);
  786. /* Initial message state */
  787. drv_data->cur_msg->state = START_STATE;
  788. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  789. struct spi_transfer, transfer_list);
  790. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  791. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  792. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  793. drv_data->cur_chip->ctl_reg);
  794. dev_dbg(&drv_data->pdev->dev,
  795. "the first transfer len is %d\n",
  796. drv_data->cur_transfer->len);
  797. /* Mark as busy and launch transfers */
  798. tasklet_schedule(&drv_data->pump_transfers);
  799. drv_data->busy = 1;
  800. spin_unlock_irqrestore(&drv_data->lock, flags);
  801. }
  802. /*
  803. * got a msg to transfer, queue it in drv_data->queue.
  804. * And kick off message pumper
  805. */
  806. static int transfer(struct spi_device *spi, struct spi_message *msg)
  807. {
  808. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  809. unsigned long flags;
  810. spin_lock_irqsave(&drv_data->lock, flags);
  811. if (drv_data->run == QUEUE_STOPPED) {
  812. spin_unlock_irqrestore(&drv_data->lock, flags);
  813. return -ESHUTDOWN;
  814. }
  815. msg->actual_length = 0;
  816. msg->status = -EINPROGRESS;
  817. msg->state = START_STATE;
  818. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  819. list_add_tail(&msg->queue, &drv_data->queue);
  820. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  821. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  822. spin_unlock_irqrestore(&drv_data->lock, flags);
  823. return 0;
  824. }
  825. #define MAX_SPI_SSEL 7
  826. static u16 ssel[][MAX_SPI_SSEL] = {
  827. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  828. P_SPI0_SSEL4, P_SPI0_SSEL5,
  829. P_SPI0_SSEL6, P_SPI0_SSEL7},
  830. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  831. P_SPI1_SSEL4, P_SPI1_SSEL5,
  832. P_SPI1_SSEL6, P_SPI1_SSEL7},
  833. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  834. P_SPI2_SSEL4, P_SPI2_SSEL5,
  835. P_SPI2_SSEL6, P_SPI2_SSEL7},
  836. };
  837. /* first setup for new devices */
  838. static int setup(struct spi_device *spi)
  839. {
  840. struct bfin5xx_spi_chip *chip_info = NULL;
  841. struct chip_data *chip;
  842. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  843. /* Abort device setup if requested features are not supported */
  844. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  845. dev_err(&spi->dev, "requested mode not fully supported\n");
  846. return -EINVAL;
  847. }
  848. /* Zero (the default) here means 8 bits */
  849. if (!spi->bits_per_word)
  850. spi->bits_per_word = 8;
  851. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  852. return -EINVAL;
  853. /* Only alloc (or use chip_info) on first setup */
  854. chip = spi_get_ctldata(spi);
  855. if (chip == NULL) {
  856. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  857. if (!chip)
  858. return -ENOMEM;
  859. chip->enable_dma = 0;
  860. chip_info = spi->controller_data;
  861. }
  862. /* chip_info isn't always needed */
  863. if (chip_info) {
  864. /* Make sure people stop trying to set fields via ctl_reg
  865. * when they should actually be using common SPI framework.
  866. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  867. * Not sure if a user actually needs/uses any of these,
  868. * but let's assume (for now) they do.
  869. */
  870. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  871. dev_err(&spi->dev, "do not set bits in ctl_reg "
  872. "that the SPI framework manages\n");
  873. return -EINVAL;
  874. }
  875. chip->enable_dma = chip_info->enable_dma != 0
  876. && drv_data->master_info->enable_dma;
  877. chip->ctl_reg = chip_info->ctl_reg;
  878. chip->bits_per_word = chip_info->bits_per_word;
  879. chip->cs_change_per_word = chip_info->cs_change_per_word;
  880. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  881. }
  882. /* translate common spi framework into our register */
  883. if (spi->mode & SPI_CPOL)
  884. chip->ctl_reg |= CPOL;
  885. if (spi->mode & SPI_CPHA)
  886. chip->ctl_reg |= CPHA;
  887. if (spi->mode & SPI_LSB_FIRST)
  888. chip->ctl_reg |= LSBF;
  889. /* we dont support running in slave mode (yet?) */
  890. chip->ctl_reg |= MSTR;
  891. /*
  892. * if any one SPI chip is registered and wants DMA, request the
  893. * DMA channel for it
  894. */
  895. if (chip->enable_dma && !drv_data->dma_requested) {
  896. /* register dma irq handler */
  897. if (request_dma(drv_data->dma_channel, "BFIN_SPI_DMA") < 0) {
  898. dev_dbg(&spi->dev,
  899. "Unable to request BlackFin SPI DMA channel\n");
  900. return -ENODEV;
  901. }
  902. if (set_dma_callback(drv_data->dma_channel,
  903. dma_irq_handler, drv_data) < 0) {
  904. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  905. return -EPERM;
  906. }
  907. dma_disable_irq(drv_data->dma_channel);
  908. drv_data->dma_requested = 1;
  909. }
  910. /*
  911. * Notice: for blackfin, the speed_hz is the value of register
  912. * SPI_BAUD, not the real baudrate
  913. */
  914. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  915. chip->flag = 1 << (spi->chip_select);
  916. chip->chip_select_num = spi->chip_select;
  917. switch (chip->bits_per_word) {
  918. case 8:
  919. chip->n_bytes = 1;
  920. chip->width = CFG_SPI_WORDSIZE8;
  921. chip->read = chip->cs_change_per_word ?
  922. u8_cs_chg_reader : u8_reader;
  923. chip->write = chip->cs_change_per_word ?
  924. u8_cs_chg_writer : u8_writer;
  925. chip->duplex = chip->cs_change_per_word ?
  926. u8_cs_chg_duplex : u8_duplex;
  927. break;
  928. case 16:
  929. chip->n_bytes = 2;
  930. chip->width = CFG_SPI_WORDSIZE16;
  931. chip->read = chip->cs_change_per_word ?
  932. u16_cs_chg_reader : u16_reader;
  933. chip->write = chip->cs_change_per_word ?
  934. u16_cs_chg_writer : u16_writer;
  935. chip->duplex = chip->cs_change_per_word ?
  936. u16_cs_chg_duplex : u16_duplex;
  937. break;
  938. default:
  939. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  940. chip->bits_per_word);
  941. kfree(chip);
  942. return -ENODEV;
  943. }
  944. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  945. spi->modalias, chip->width, chip->enable_dma);
  946. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  947. chip->ctl_reg, chip->flag);
  948. spi_set_ctldata(spi, chip);
  949. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  950. if ((chip->chip_select_num > 0)
  951. && (chip->chip_select_num <= spi->master->num_chipselect))
  952. peripheral_request(ssel[spi->master->bus_num]
  953. [chip->chip_select_num-1], spi->modalias);
  954. cs_deactive(drv_data, chip);
  955. return 0;
  956. }
  957. /*
  958. * callback for spi framework.
  959. * clean driver specific data
  960. */
  961. static void cleanup(struct spi_device *spi)
  962. {
  963. struct chip_data *chip = spi_get_ctldata(spi);
  964. if ((chip->chip_select_num > 0)
  965. && (chip->chip_select_num <= spi->master->num_chipselect))
  966. peripheral_free(ssel[spi->master->bus_num]
  967. [chip->chip_select_num-1]);
  968. kfree(chip);
  969. }
  970. static inline int init_queue(struct driver_data *drv_data)
  971. {
  972. INIT_LIST_HEAD(&drv_data->queue);
  973. spin_lock_init(&drv_data->lock);
  974. drv_data->run = QUEUE_STOPPED;
  975. drv_data->busy = 0;
  976. /* init transfer tasklet */
  977. tasklet_init(&drv_data->pump_transfers,
  978. pump_transfers, (unsigned long)drv_data);
  979. /* init messages workqueue */
  980. INIT_WORK(&drv_data->pump_messages, pump_messages);
  981. drv_data->workqueue = create_singlethread_workqueue(
  982. dev_name(drv_data->master->dev.parent));
  983. if (drv_data->workqueue == NULL)
  984. return -EBUSY;
  985. return 0;
  986. }
  987. static inline int start_queue(struct driver_data *drv_data)
  988. {
  989. unsigned long flags;
  990. spin_lock_irqsave(&drv_data->lock, flags);
  991. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  992. spin_unlock_irqrestore(&drv_data->lock, flags);
  993. return -EBUSY;
  994. }
  995. drv_data->run = QUEUE_RUNNING;
  996. drv_data->cur_msg = NULL;
  997. drv_data->cur_transfer = NULL;
  998. drv_data->cur_chip = NULL;
  999. spin_unlock_irqrestore(&drv_data->lock, flags);
  1000. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1001. return 0;
  1002. }
  1003. static inline int stop_queue(struct driver_data *drv_data)
  1004. {
  1005. unsigned long flags;
  1006. unsigned limit = 500;
  1007. int status = 0;
  1008. spin_lock_irqsave(&drv_data->lock, flags);
  1009. /*
  1010. * This is a bit lame, but is optimized for the common execution path.
  1011. * A wait_queue on the drv_data->busy could be used, but then the common
  1012. * execution path (pump_messages) would be required to call wake_up or
  1013. * friends on every SPI message. Do this instead
  1014. */
  1015. drv_data->run = QUEUE_STOPPED;
  1016. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1017. spin_unlock_irqrestore(&drv_data->lock, flags);
  1018. msleep(10);
  1019. spin_lock_irqsave(&drv_data->lock, flags);
  1020. }
  1021. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1022. status = -EBUSY;
  1023. spin_unlock_irqrestore(&drv_data->lock, flags);
  1024. return status;
  1025. }
  1026. static inline int destroy_queue(struct driver_data *drv_data)
  1027. {
  1028. int status;
  1029. status = stop_queue(drv_data);
  1030. if (status != 0)
  1031. return status;
  1032. destroy_workqueue(drv_data->workqueue);
  1033. return 0;
  1034. }
  1035. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1036. {
  1037. struct device *dev = &pdev->dev;
  1038. struct bfin5xx_spi_master *platform_info;
  1039. struct spi_master *master;
  1040. struct driver_data *drv_data = 0;
  1041. struct resource *res;
  1042. int status = 0;
  1043. platform_info = dev->platform_data;
  1044. /* Allocate master with space for drv_data */
  1045. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1046. if (!master) {
  1047. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1048. return -ENOMEM;
  1049. }
  1050. drv_data = spi_master_get_devdata(master);
  1051. drv_data->master = master;
  1052. drv_data->master_info = platform_info;
  1053. drv_data->pdev = pdev;
  1054. drv_data->pin_req = platform_info->pin_req;
  1055. master->bus_num = pdev->id;
  1056. master->num_chipselect = platform_info->num_chipselect;
  1057. master->cleanup = cleanup;
  1058. master->setup = setup;
  1059. master->transfer = transfer;
  1060. /* Find and map our resources */
  1061. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1062. if (res == NULL) {
  1063. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1064. status = -ENOENT;
  1065. goto out_error_get_res;
  1066. }
  1067. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1068. if (drv_data->regs_base == NULL) {
  1069. dev_err(dev, "Cannot map IO\n");
  1070. status = -ENXIO;
  1071. goto out_error_ioremap;
  1072. }
  1073. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1074. if (drv_data->dma_channel < 0) {
  1075. dev_err(dev, "No DMA channel specified\n");
  1076. status = -ENOENT;
  1077. goto out_error_no_dma_ch;
  1078. }
  1079. /* Initial and start queue */
  1080. status = init_queue(drv_data);
  1081. if (status != 0) {
  1082. dev_err(dev, "problem initializing queue\n");
  1083. goto out_error_queue_alloc;
  1084. }
  1085. status = start_queue(drv_data);
  1086. if (status != 0) {
  1087. dev_err(dev, "problem starting queue\n");
  1088. goto out_error_queue_alloc;
  1089. }
  1090. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1091. if (status != 0) {
  1092. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1093. goto out_error_queue_alloc;
  1094. }
  1095. /* Register with the SPI framework */
  1096. platform_set_drvdata(pdev, drv_data);
  1097. status = spi_register_master(master);
  1098. if (status != 0) {
  1099. dev_err(dev, "problem registering spi master\n");
  1100. goto out_error_queue_alloc;
  1101. }
  1102. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1103. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1104. drv_data->dma_channel);
  1105. return status;
  1106. out_error_queue_alloc:
  1107. destroy_queue(drv_data);
  1108. out_error_no_dma_ch:
  1109. iounmap((void *) drv_data->regs_base);
  1110. out_error_ioremap:
  1111. out_error_get_res:
  1112. spi_master_put(master);
  1113. return status;
  1114. }
  1115. /* stop hardware and remove the driver */
  1116. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1117. {
  1118. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1119. int status = 0;
  1120. if (!drv_data)
  1121. return 0;
  1122. /* Remove the queue */
  1123. status = destroy_queue(drv_data);
  1124. if (status != 0)
  1125. return status;
  1126. /* Disable the SSP at the peripheral and SOC level */
  1127. bfin_spi_disable(drv_data);
  1128. /* Release DMA */
  1129. if (drv_data->master_info->enable_dma) {
  1130. if (dma_channel_active(drv_data->dma_channel))
  1131. free_dma(drv_data->dma_channel);
  1132. }
  1133. /* Disconnect from the SPI framework */
  1134. spi_unregister_master(drv_data->master);
  1135. peripheral_free_list(drv_data->pin_req);
  1136. /* Prevent double remove */
  1137. platform_set_drvdata(pdev, NULL);
  1138. return 0;
  1139. }
  1140. #ifdef CONFIG_PM
  1141. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1142. {
  1143. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1144. int status = 0;
  1145. status = stop_queue(drv_data);
  1146. if (status != 0)
  1147. return status;
  1148. /* stop hardware */
  1149. bfin_spi_disable(drv_data);
  1150. return 0;
  1151. }
  1152. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1153. {
  1154. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1155. int status = 0;
  1156. /* Enable the SPI interface */
  1157. bfin_spi_enable(drv_data);
  1158. /* Start the queue running */
  1159. status = start_queue(drv_data);
  1160. if (status != 0) {
  1161. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1162. return status;
  1163. }
  1164. return 0;
  1165. }
  1166. #else
  1167. #define bfin5xx_spi_suspend NULL
  1168. #define bfin5xx_spi_resume NULL
  1169. #endif /* CONFIG_PM */
  1170. MODULE_ALIAS("platform:bfin-spi");
  1171. static struct platform_driver bfin5xx_spi_driver = {
  1172. .driver = {
  1173. .name = DRV_NAME,
  1174. .owner = THIS_MODULE,
  1175. },
  1176. .suspend = bfin5xx_spi_suspend,
  1177. .resume = bfin5xx_spi_resume,
  1178. .remove = __devexit_p(bfin5xx_spi_remove),
  1179. };
  1180. static int __init bfin5xx_spi_init(void)
  1181. {
  1182. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1183. }
  1184. module_init(bfin5xx_spi_init);
  1185. static void __exit bfin5xx_spi_exit(void)
  1186. {
  1187. platform_driver_unregister(&bfin5xx_spi_driver);
  1188. }
  1189. module_exit(bfin5xx_spi_exit);