hw.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9340 0x0031
  41. #define AR9300_DEVID_AR9485_PCIE 0x0032
  42. #define AR5416_AR9100_DEVID 0x000b
  43. #define AR_SUBVENDOR_ID_NOG 0x0e11
  44. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  45. #define AR5416_MAGIC 0x19641014
  46. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  47. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  48. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  49. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  50. #define ATH_DEFAULT_NOISE_FLOOR -95
  51. #define ATH9K_RSSI_BAD -128
  52. #define ATH9K_NUM_CHANNELS 38
  53. /* Register read/write primitives */
  54. #define REG_WRITE(_ah, _reg, _val) \
  55. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  56. #define REG_READ(_ah, _reg) \
  57. (_ah)->reg_ops.read((_ah), (_reg))
  58. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  59. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  60. #define REG_RMW(_ah, _reg, _set, _clr) \
  61. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  62. #define ENABLE_REGWRITE_BUFFER(_ah) \
  63. do { \
  64. if ((_ah)->reg_ops.enable_write_buffer) \
  65. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  66. } while (0)
  67. #define REGWRITE_BUFFER_FLUSH(_ah) \
  68. do { \
  69. if ((_ah)->reg_ops.write_flush) \
  70. (_ah)->reg_ops.write_flush((_ah)); \
  71. } while (0)
  72. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  73. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  74. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  75. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  76. #define REG_READ_FIELD(_a, _r, _f) \
  77. (((REG_READ(_a, _r) & _f) >> _f##_S))
  78. #define REG_SET_BIT(_a, _r, _f) \
  79. REG_RMW(_a, _r, (_f), 0)
  80. #define REG_CLR_BIT(_a, _r, _f) \
  81. REG_RMW(_a, _r, 0, (_f))
  82. #define DO_DELAY(x) do { \
  83. if (((++(x) % 64) == 0) && \
  84. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  85. != ATH_USB)) \
  86. udelay(1); \
  87. } while (0)
  88. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  89. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  90. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  91. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  92. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  93. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  94. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  95. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  96. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  97. #define AR_GPIOD_MASK 0x00001FFF
  98. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  99. #define BASE_ACTIVATE_DELAY 100
  100. #define RTC_PLL_SETTLE_DELAY 100
  101. #define COEF_SCALE_S 24
  102. #define HT40_CHANNEL_CENTER_SHIFT 10
  103. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  104. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  105. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  106. #define ATH9K_NUM_QUEUES 10
  107. #define MAX_RATE_POWER 63
  108. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  109. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  110. #define AH_TIME_QUANTUM 10
  111. #define AR_KEYTABLE_SIZE 128
  112. #define POWER_UP_TIME 10000
  113. #define SPUR_RSSI_THRESH 40
  114. #define CAB_TIMEOUT_VAL 10
  115. #define BEACON_TIMEOUT_VAL 10
  116. #define MIN_BEACON_TIMEOUT_VAL 1
  117. #define SLEEP_SLOP 3
  118. #define INIT_CONFIG_STATUS 0x00000000
  119. #define INIT_RSSI_THR 0x00000700
  120. #define INIT_BCON_CNTRL_REG 0x00000000
  121. #define TU_TO_USEC(_tu) ((_tu) << 10)
  122. #define ATH9K_HW_RX_HP_QDEPTH 16
  123. #define ATH9K_HW_RX_LP_QDEPTH 128
  124. #define PAPRD_GAIN_TABLE_ENTRIES 32
  125. #define PAPRD_TABLE_SZ 24
  126. enum ath_hw_txq_subtype {
  127. ATH_TXQ_AC_BE = 0,
  128. ATH_TXQ_AC_BK = 1,
  129. ATH_TXQ_AC_VI = 2,
  130. ATH_TXQ_AC_VO = 3,
  131. };
  132. enum ath_ini_subsys {
  133. ATH_INI_PRE = 0,
  134. ATH_INI_CORE,
  135. ATH_INI_POST,
  136. ATH_INI_NUM_SPLIT,
  137. };
  138. enum ath9k_hw_caps {
  139. ATH9K_HW_CAP_HT = BIT(0),
  140. ATH9K_HW_CAP_RFSILENT = BIT(1),
  141. ATH9K_HW_CAP_CST = BIT(2),
  142. ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
  143. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
  144. ATH9K_HW_CAP_EDMA = BIT(6),
  145. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
  146. ATH9K_HW_CAP_LDPC = BIT(8),
  147. ATH9K_HW_CAP_FASTCLOCK = BIT(9),
  148. ATH9K_HW_CAP_SGI_20 = BIT(10),
  149. ATH9K_HW_CAP_PAPRD = BIT(11),
  150. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
  151. ATH9K_HW_CAP_2GHZ = BIT(13),
  152. ATH9K_HW_CAP_5GHZ = BIT(14),
  153. ATH9K_HW_CAP_APM = BIT(15),
  154. };
  155. struct ath9k_hw_capabilities {
  156. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  157. u16 rts_aggr_limit;
  158. u8 tx_chainmask;
  159. u8 rx_chainmask;
  160. u8 max_txchains;
  161. u8 max_rxchains;
  162. u8 num_gpio_pins;
  163. u8 rx_hp_qdepth;
  164. u8 rx_lp_qdepth;
  165. u8 rx_status_len;
  166. u8 tx_desc_len;
  167. u8 txs_len;
  168. u16 pcie_lcr_offset;
  169. bool pcie_lcr_extsync_en;
  170. };
  171. struct ath9k_ops_config {
  172. int dma_beacon_response_time;
  173. int sw_beacon_response_time;
  174. int additional_swba_backoff;
  175. int ack_6mb;
  176. u32 cwm_ignore_extcca;
  177. u8 pcie_powersave_enable;
  178. bool pcieSerDesWrite;
  179. u8 pcie_clock_req;
  180. u32 pcie_waen;
  181. u8 analog_shiftreg;
  182. u8 paprd_disable;
  183. u32 ofdm_trig_low;
  184. u32 ofdm_trig_high;
  185. u32 cck_trig_high;
  186. u32 cck_trig_low;
  187. u32 enable_ani;
  188. int serialize_regmode;
  189. bool rx_intr_mitigation;
  190. bool tx_intr_mitigation;
  191. #define SPUR_DISABLE 0
  192. #define SPUR_ENABLE_IOCTL 1
  193. #define SPUR_ENABLE_EEPROM 2
  194. #define AR_SPUR_5413_1 1640
  195. #define AR_SPUR_5413_2 1200
  196. #define AR_NO_SPUR 0x8000
  197. #define AR_BASE_FREQ_2GHZ 2300
  198. #define AR_BASE_FREQ_5GHZ 4900
  199. #define AR_SPUR_FEEQ_BOUND_HT40 19
  200. #define AR_SPUR_FEEQ_BOUND_HT20 10
  201. int spurmode;
  202. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  203. u8 max_txtrig_level;
  204. u16 ani_poll_interval; /* ANI poll interval in ms */
  205. };
  206. enum ath9k_int {
  207. ATH9K_INT_RX = 0x00000001,
  208. ATH9K_INT_RXDESC = 0x00000002,
  209. ATH9K_INT_RXHP = 0x00000001,
  210. ATH9K_INT_RXLP = 0x00000002,
  211. ATH9K_INT_RXNOFRM = 0x00000008,
  212. ATH9K_INT_RXEOL = 0x00000010,
  213. ATH9K_INT_RXORN = 0x00000020,
  214. ATH9K_INT_TX = 0x00000040,
  215. ATH9K_INT_TXDESC = 0x00000080,
  216. ATH9K_INT_TIM_TIMER = 0x00000100,
  217. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  218. ATH9K_INT_TXURN = 0x00000800,
  219. ATH9K_INT_MIB = 0x00001000,
  220. ATH9K_INT_RXPHY = 0x00004000,
  221. ATH9K_INT_RXKCM = 0x00008000,
  222. ATH9K_INT_SWBA = 0x00010000,
  223. ATH9K_INT_BMISS = 0x00040000,
  224. ATH9K_INT_BNR = 0x00100000,
  225. ATH9K_INT_TIM = 0x00200000,
  226. ATH9K_INT_DTIM = 0x00400000,
  227. ATH9K_INT_DTIMSYNC = 0x00800000,
  228. ATH9K_INT_GPIO = 0x01000000,
  229. ATH9K_INT_CABEND = 0x02000000,
  230. ATH9K_INT_TSFOOR = 0x04000000,
  231. ATH9K_INT_GENTIMER = 0x08000000,
  232. ATH9K_INT_CST = 0x10000000,
  233. ATH9K_INT_GTT = 0x20000000,
  234. ATH9K_INT_FATAL = 0x40000000,
  235. ATH9K_INT_GLOBAL = 0x80000000,
  236. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  237. ATH9K_INT_DTIM |
  238. ATH9K_INT_DTIMSYNC |
  239. ATH9K_INT_TSFOOR |
  240. ATH9K_INT_CABEND,
  241. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  242. ATH9K_INT_RXDESC |
  243. ATH9K_INT_RXEOL |
  244. ATH9K_INT_RXORN |
  245. ATH9K_INT_TXURN |
  246. ATH9K_INT_TXDESC |
  247. ATH9K_INT_MIB |
  248. ATH9K_INT_RXPHY |
  249. ATH9K_INT_RXKCM |
  250. ATH9K_INT_SWBA |
  251. ATH9K_INT_BMISS |
  252. ATH9K_INT_GPIO,
  253. ATH9K_INT_NOCARD = 0xffffffff
  254. };
  255. #define CHANNEL_CW_INT 0x00002
  256. #define CHANNEL_CCK 0x00020
  257. #define CHANNEL_OFDM 0x00040
  258. #define CHANNEL_2GHZ 0x00080
  259. #define CHANNEL_5GHZ 0x00100
  260. #define CHANNEL_PASSIVE 0x00200
  261. #define CHANNEL_DYN 0x00400
  262. #define CHANNEL_HALF 0x04000
  263. #define CHANNEL_QUARTER 0x08000
  264. #define CHANNEL_HT20 0x10000
  265. #define CHANNEL_HT40PLUS 0x20000
  266. #define CHANNEL_HT40MINUS 0x40000
  267. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  268. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  269. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  270. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  271. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  272. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  273. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  274. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  275. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  276. #define CHANNEL_ALL \
  277. (CHANNEL_OFDM| \
  278. CHANNEL_CCK| \
  279. CHANNEL_2GHZ | \
  280. CHANNEL_5GHZ | \
  281. CHANNEL_HT20 | \
  282. CHANNEL_HT40PLUS | \
  283. CHANNEL_HT40MINUS)
  284. struct ath9k_hw_cal_data {
  285. u16 channel;
  286. u32 channelFlags;
  287. int32_t CalValid;
  288. int8_t iCoff;
  289. int8_t qCoff;
  290. bool paprd_done;
  291. bool nfcal_pending;
  292. bool nfcal_interference;
  293. u16 small_signal_gain[AR9300_MAX_CHAINS];
  294. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  295. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  296. };
  297. struct ath9k_channel {
  298. struct ieee80211_channel *chan;
  299. struct ar5416AniState ani;
  300. u16 channel;
  301. u32 channelFlags;
  302. u32 chanmode;
  303. s16 noisefloor;
  304. };
  305. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  306. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  307. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  308. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  309. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  310. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  311. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  312. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  313. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  314. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  315. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  316. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  317. /* These macros check chanmode and not channelFlags */
  318. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  319. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  320. ((_c)->chanmode == CHANNEL_G_HT20))
  321. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  322. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  323. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  324. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  325. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  326. enum ath9k_power_mode {
  327. ATH9K_PM_AWAKE = 0,
  328. ATH9K_PM_FULL_SLEEP,
  329. ATH9K_PM_NETWORK_SLEEP,
  330. ATH9K_PM_UNDEFINED
  331. };
  332. enum ath9k_tp_scale {
  333. ATH9K_TP_SCALE_MAX = 0,
  334. ATH9K_TP_SCALE_50,
  335. ATH9K_TP_SCALE_25,
  336. ATH9K_TP_SCALE_12,
  337. ATH9K_TP_SCALE_MIN
  338. };
  339. enum ser_reg_mode {
  340. SER_REG_MODE_OFF = 0,
  341. SER_REG_MODE_ON = 1,
  342. SER_REG_MODE_AUTO = 2,
  343. };
  344. enum ath9k_rx_qtype {
  345. ATH9K_RX_QUEUE_HP,
  346. ATH9K_RX_QUEUE_LP,
  347. ATH9K_RX_QUEUE_MAX,
  348. };
  349. struct ath9k_beacon_state {
  350. u32 bs_nexttbtt;
  351. u32 bs_nextdtim;
  352. u32 bs_intval;
  353. #define ATH9K_BEACON_PERIOD 0x0000ffff
  354. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  355. u32 bs_dtimperiod;
  356. u16 bs_cfpperiod;
  357. u16 bs_cfpmaxduration;
  358. u32 bs_cfpnext;
  359. u16 bs_timoffset;
  360. u16 bs_bmissthreshold;
  361. u32 bs_sleepduration;
  362. u32 bs_tsfoor_threshold;
  363. };
  364. struct chan_centers {
  365. u16 synth_center;
  366. u16 ctl_center;
  367. u16 ext_center;
  368. };
  369. enum {
  370. ATH9K_RESET_POWER_ON,
  371. ATH9K_RESET_WARM,
  372. ATH9K_RESET_COLD,
  373. };
  374. struct ath9k_hw_version {
  375. u32 magic;
  376. u16 devid;
  377. u16 subvendorid;
  378. u32 macVersion;
  379. u16 macRev;
  380. u16 phyRev;
  381. u16 analog5GhzRev;
  382. u16 analog2GhzRev;
  383. u16 subsysid;
  384. enum ath_usb_dev usbdev;
  385. };
  386. /* Generic TSF timer definitions */
  387. #define ATH_MAX_GEN_TIMER 16
  388. #define AR_GENTMR_BIT(_index) (1 << (_index))
  389. /*
  390. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  391. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  392. */
  393. #define debruijn32 0x077CB531U
  394. struct ath_gen_timer_configuration {
  395. u32 next_addr;
  396. u32 period_addr;
  397. u32 mode_addr;
  398. u32 mode_mask;
  399. };
  400. struct ath_gen_timer {
  401. void (*trigger)(void *arg);
  402. void (*overflow)(void *arg);
  403. void *arg;
  404. u8 index;
  405. };
  406. struct ath_gen_timer_table {
  407. u32 gen_timer_index[32];
  408. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  409. union {
  410. unsigned long timer_bits;
  411. u16 val;
  412. } timer_mask;
  413. };
  414. struct ath_hw_antcomb_conf {
  415. u8 main_lna_conf;
  416. u8 alt_lna_conf;
  417. u8 fast_div_bias;
  418. };
  419. /**
  420. * struct ath_hw_radar_conf - radar detection initialization parameters
  421. *
  422. * @pulse_inband: threshold for checking the ratio of in-band power
  423. * to total power for short radar pulses (half dB steps)
  424. * @pulse_inband_step: threshold for checking an in-band power to total
  425. * power ratio increase for short radar pulses (half dB steps)
  426. * @pulse_height: threshold for detecting the beginning of a short
  427. * radar pulse (dB step)
  428. * @pulse_rssi: threshold for detecting if a short radar pulse is
  429. * gone (dB step)
  430. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  431. *
  432. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  433. * @radar_inband: threshold for checking the ratio of in-band power
  434. * to total power for long radar pulses (half dB steps)
  435. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  436. *
  437. * @ext_channel: enable extension channel radar detection
  438. */
  439. struct ath_hw_radar_conf {
  440. unsigned int pulse_inband;
  441. unsigned int pulse_inband_step;
  442. unsigned int pulse_height;
  443. unsigned int pulse_rssi;
  444. unsigned int pulse_maxlen;
  445. unsigned int radar_rssi;
  446. unsigned int radar_inband;
  447. int fir_power;
  448. bool ext_channel;
  449. };
  450. /**
  451. * struct ath_hw_private_ops - callbacks used internally by hardware code
  452. *
  453. * This structure contains private callbacks designed to only be used internally
  454. * by the hardware core.
  455. *
  456. * @init_cal_settings: setup types of calibrations supported
  457. * @init_cal: starts actual calibration
  458. *
  459. * @init_mode_regs: Initializes mode registers
  460. * @init_mode_gain_regs: Initialize TX/RX gain registers
  461. *
  462. * @rf_set_freq: change frequency
  463. * @spur_mitigate_freq: spur mitigation
  464. * @rf_alloc_ext_banks:
  465. * @rf_free_ext_banks:
  466. * @set_rf_regs:
  467. * @compute_pll_control: compute the PLL control value to use for
  468. * AR_RTC_PLL_CONTROL for a given channel
  469. * @setup_calibration: set up calibration
  470. * @iscal_supported: used to query if a type of calibration is supported
  471. *
  472. * @ani_cache_ini_regs: cache the values for ANI from the initial
  473. * register settings through the register initialization.
  474. */
  475. struct ath_hw_private_ops {
  476. /* Calibration ops */
  477. void (*init_cal_settings)(struct ath_hw *ah);
  478. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  479. void (*init_mode_regs)(struct ath_hw *ah);
  480. void (*init_mode_gain_regs)(struct ath_hw *ah);
  481. void (*setup_calibration)(struct ath_hw *ah,
  482. struct ath9k_cal_list *currCal);
  483. /* PHY ops */
  484. int (*rf_set_freq)(struct ath_hw *ah,
  485. struct ath9k_channel *chan);
  486. void (*spur_mitigate_freq)(struct ath_hw *ah,
  487. struct ath9k_channel *chan);
  488. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  489. void (*rf_free_ext_banks)(struct ath_hw *ah);
  490. bool (*set_rf_regs)(struct ath_hw *ah,
  491. struct ath9k_channel *chan,
  492. u16 modesIndex);
  493. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  494. void (*init_bb)(struct ath_hw *ah,
  495. struct ath9k_channel *chan);
  496. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  497. void (*olc_init)(struct ath_hw *ah);
  498. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  499. void (*mark_phy_inactive)(struct ath_hw *ah);
  500. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  501. bool (*rfbus_req)(struct ath_hw *ah);
  502. void (*rfbus_done)(struct ath_hw *ah);
  503. void (*restore_chainmask)(struct ath_hw *ah);
  504. void (*set_diversity)(struct ath_hw *ah, bool value);
  505. u32 (*compute_pll_control)(struct ath_hw *ah,
  506. struct ath9k_channel *chan);
  507. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  508. int param);
  509. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  510. void (*set_radar_params)(struct ath_hw *ah,
  511. struct ath_hw_radar_conf *conf);
  512. /* ANI */
  513. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  514. };
  515. /**
  516. * struct ath_hw_ops - callbacks used by hardware code and driver code
  517. *
  518. * This structure contains callbacks designed to to be used internally by
  519. * hardware code and also by the lower level driver.
  520. *
  521. * @config_pci_powersave:
  522. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  523. */
  524. struct ath_hw_ops {
  525. void (*config_pci_powersave)(struct ath_hw *ah,
  526. int restore,
  527. int power_off);
  528. void (*rx_enable)(struct ath_hw *ah);
  529. void (*set_desc_link)(void *ds, u32 link);
  530. void (*get_desc_link)(void *ds, u32 **link);
  531. bool (*calibrate)(struct ath_hw *ah,
  532. struct ath9k_channel *chan,
  533. u8 rxchainmask,
  534. bool longcal);
  535. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  536. void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
  537. bool is_firstseg, bool is_is_lastseg,
  538. const void *ds0, dma_addr_t buf_addr,
  539. unsigned int qcu);
  540. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  541. struct ath_tx_status *ts);
  542. void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
  543. u32 pktLen, enum ath9k_pkt_type type,
  544. u32 txPower, u32 keyIx,
  545. enum ath9k_key_type keyType,
  546. u32 flags);
  547. void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
  548. void *lastds,
  549. u32 durUpdateEn, u32 rtsctsRate,
  550. u32 rtsctsDuration,
  551. struct ath9k_11n_rate_series series[],
  552. u32 nseries, u32 flags);
  553. void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
  554. u32 aggrLen);
  555. void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
  556. u32 numDelims);
  557. void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
  558. void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
  559. void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
  560. u32 burstDuration);
  561. void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
  562. };
  563. struct ath_nf_limits {
  564. s16 max;
  565. s16 min;
  566. s16 nominal;
  567. };
  568. /* ah_flags */
  569. #define AH_USE_EEPROM 0x1
  570. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  571. struct ath_hw {
  572. struct ath_ops reg_ops;
  573. struct ieee80211_hw *hw;
  574. struct ath_common common;
  575. struct ath9k_hw_version hw_version;
  576. struct ath9k_ops_config config;
  577. struct ath9k_hw_capabilities caps;
  578. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  579. struct ath9k_channel *curchan;
  580. union {
  581. struct ar5416_eeprom_def def;
  582. struct ar5416_eeprom_4k map4k;
  583. struct ar9287_eeprom map9287;
  584. struct ar9300_eeprom ar9300_eep;
  585. } eeprom;
  586. const struct eeprom_ops *eep_ops;
  587. bool sw_mgmt_crypto;
  588. bool is_pciexpress;
  589. bool is_monitoring;
  590. bool need_an_top2_fixup;
  591. u16 tx_trig_level;
  592. u32 nf_regs[6];
  593. struct ath_nf_limits nf_2g;
  594. struct ath_nf_limits nf_5g;
  595. u16 rfsilent;
  596. u32 rfkill_gpio;
  597. u32 rfkill_polarity;
  598. u32 ah_flags;
  599. bool htc_reset_init;
  600. enum nl80211_iftype opmode;
  601. enum ath9k_power_mode power_mode;
  602. struct ath9k_hw_cal_data *caldata;
  603. struct ath9k_pacal_info pacal_info;
  604. struct ar5416Stats stats;
  605. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  606. int16_t curchan_rad_index;
  607. enum ath9k_int imask;
  608. u32 imrs2_reg;
  609. u32 txok_interrupt_mask;
  610. u32 txerr_interrupt_mask;
  611. u32 txdesc_interrupt_mask;
  612. u32 txeol_interrupt_mask;
  613. u32 txurn_interrupt_mask;
  614. bool chip_fullsleep;
  615. u32 atim_window;
  616. /* Calibration */
  617. u32 supp_cals;
  618. struct ath9k_cal_list iq_caldata;
  619. struct ath9k_cal_list adcgain_caldata;
  620. struct ath9k_cal_list adcdc_caldata;
  621. struct ath9k_cal_list tempCompCalData;
  622. struct ath9k_cal_list *cal_list;
  623. struct ath9k_cal_list *cal_list_last;
  624. struct ath9k_cal_list *cal_list_curr;
  625. #define totalPowerMeasI meas0.unsign
  626. #define totalPowerMeasQ meas1.unsign
  627. #define totalIqCorrMeas meas2.sign
  628. #define totalAdcIOddPhase meas0.unsign
  629. #define totalAdcIEvenPhase meas1.unsign
  630. #define totalAdcQOddPhase meas2.unsign
  631. #define totalAdcQEvenPhase meas3.unsign
  632. #define totalAdcDcOffsetIOddPhase meas0.sign
  633. #define totalAdcDcOffsetIEvenPhase meas1.sign
  634. #define totalAdcDcOffsetQOddPhase meas2.sign
  635. #define totalAdcDcOffsetQEvenPhase meas3.sign
  636. union {
  637. u32 unsign[AR5416_MAX_CHAINS];
  638. int32_t sign[AR5416_MAX_CHAINS];
  639. } meas0;
  640. union {
  641. u32 unsign[AR5416_MAX_CHAINS];
  642. int32_t sign[AR5416_MAX_CHAINS];
  643. } meas1;
  644. union {
  645. u32 unsign[AR5416_MAX_CHAINS];
  646. int32_t sign[AR5416_MAX_CHAINS];
  647. } meas2;
  648. union {
  649. u32 unsign[AR5416_MAX_CHAINS];
  650. int32_t sign[AR5416_MAX_CHAINS];
  651. } meas3;
  652. u16 cal_samples;
  653. u32 sta_id1_defaults;
  654. u32 misc_mode;
  655. enum {
  656. AUTO_32KHZ,
  657. USE_32KHZ,
  658. DONT_USE_32KHZ,
  659. } enable_32kHz_clock;
  660. /* Private to hardware code */
  661. struct ath_hw_private_ops private_ops;
  662. /* Accessed by the lower level driver */
  663. struct ath_hw_ops ops;
  664. /* Used to program the radio on non single-chip devices */
  665. u32 *analogBank0Data;
  666. u32 *analogBank1Data;
  667. u32 *analogBank2Data;
  668. u32 *analogBank3Data;
  669. u32 *analogBank6Data;
  670. u32 *analogBank6TPCData;
  671. u32 *analogBank7Data;
  672. u32 *addac5416_21;
  673. u32 *bank6Temp;
  674. u8 txpower_limit;
  675. int coverage_class;
  676. u32 slottime;
  677. u32 globaltxtimeout;
  678. /* ANI */
  679. u32 proc_phyerr;
  680. u32 aniperiod;
  681. int totalSizeDesired[5];
  682. int coarse_high[5];
  683. int coarse_low[5];
  684. int firpwr[5];
  685. enum ath9k_ani_cmd ani_function;
  686. /* Bluetooth coexistance */
  687. struct ath_btcoex_hw btcoex_hw;
  688. u32 intr_txqs;
  689. u8 txchainmask;
  690. u8 rxchainmask;
  691. struct ath_hw_radar_conf radar_conf;
  692. u32 originalGain[22];
  693. int initPDADC;
  694. int PDADCdelta;
  695. int led_pin;
  696. u32 gpio_mask;
  697. u32 gpio_val;
  698. struct ar5416IniArray iniModes;
  699. struct ar5416IniArray iniCommon;
  700. struct ar5416IniArray iniBank0;
  701. struct ar5416IniArray iniBB_RfGain;
  702. struct ar5416IniArray iniBank1;
  703. struct ar5416IniArray iniBank2;
  704. struct ar5416IniArray iniBank3;
  705. struct ar5416IniArray iniBank6;
  706. struct ar5416IniArray iniBank6TPC;
  707. struct ar5416IniArray iniBank7;
  708. struct ar5416IniArray iniAddac;
  709. struct ar5416IniArray iniPcieSerdes;
  710. struct ar5416IniArray iniPcieSerdesLowPower;
  711. struct ar5416IniArray iniModesAdditional;
  712. struct ar5416IniArray iniModesRxGain;
  713. struct ar5416IniArray iniModesTxGain;
  714. struct ar5416IniArray iniModes_9271_1_0_only;
  715. struct ar5416IniArray iniCckfirNormal;
  716. struct ar5416IniArray iniCckfirJapan2484;
  717. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  718. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  719. struct ar5416IniArray iniModes_9271_ANI_reg;
  720. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  721. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  722. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  723. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  724. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  725. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  726. u32 intr_gen_timer_trigger;
  727. u32 intr_gen_timer_thresh;
  728. struct ath_gen_timer_table hw_gen_timers;
  729. struct ar9003_txs *ts_ring;
  730. void *ts_start;
  731. u32 ts_paddr_start;
  732. u32 ts_paddr_end;
  733. u16 ts_tail;
  734. u8 ts_size;
  735. u32 bb_watchdog_last_status;
  736. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  737. unsigned int paprd_target_power;
  738. unsigned int paprd_training_power;
  739. unsigned int paprd_ratemask;
  740. unsigned int paprd_ratemask_ht40;
  741. bool paprd_table_write_done;
  742. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  743. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  744. /*
  745. * Store the permanent value of Reg 0x4004in WARegVal
  746. * so we dont have to R/M/W. We should not be reading
  747. * this register when in sleep states.
  748. */
  749. u32 WARegVal;
  750. /* Enterprise mode cap */
  751. u32 ent_mode;
  752. };
  753. struct ath_bus_ops {
  754. enum ath_bus_type ath_bus_type;
  755. void (*read_cachesize)(struct ath_common *common, int *csz);
  756. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  757. void (*bt_coex_prep)(struct ath_common *common);
  758. void (*extn_synch_en)(struct ath_common *common);
  759. };
  760. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  761. {
  762. return &ah->common;
  763. }
  764. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  765. {
  766. return &(ath9k_hw_common(ah)->regulatory);
  767. }
  768. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  769. {
  770. return &ah->private_ops;
  771. }
  772. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  773. {
  774. return &ah->ops;
  775. }
  776. static inline u8 get_streams(int mask)
  777. {
  778. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  779. }
  780. /* Initialization, Detach, Reset */
  781. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  782. void ath9k_hw_deinit(struct ath_hw *ah);
  783. int ath9k_hw_init(struct ath_hw *ah);
  784. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  785. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  786. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  787. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  788. /* GPIO / RFKILL / Antennae */
  789. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  790. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  791. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  792. u32 ah_signal_type);
  793. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  794. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  795. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  796. void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  797. struct ath_hw_antcomb_conf *antconf);
  798. void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  799. struct ath_hw_antcomb_conf *antconf);
  800. /* General Operation */
  801. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  802. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  803. int column, unsigned int *writecnt);
  804. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  805. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  806. u8 phy, int kbps,
  807. u32 frameLen, u16 rateix, bool shortPreamble);
  808. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  809. struct ath9k_channel *chan,
  810. struct chan_centers *centers);
  811. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  812. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  813. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  814. bool ath9k_hw_disable(struct ath_hw *ah);
  815. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  816. void ath9k_hw_setopmode(struct ath_hw *ah);
  817. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  818. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  819. void ath9k_hw_write_associd(struct ath_hw *ah);
  820. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  821. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  822. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  823. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  824. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  825. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  826. unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  827. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  828. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  829. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  830. const struct ath9k_beacon_state *bs);
  831. bool ath9k_hw_check_alive(struct ath_hw *ah);
  832. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  833. /* Generic hw timer primitives */
  834. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  835. void (*trigger)(void *),
  836. void (*overflow)(void *),
  837. void *arg,
  838. u8 timer_index);
  839. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  840. struct ath_gen_timer *timer,
  841. u32 timer_next,
  842. u32 timer_period);
  843. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  844. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  845. void ath_gen_timer_isr(struct ath_hw *hw);
  846. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  847. /* HTC */
  848. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  849. /* PHY */
  850. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  851. u32 *coef_mantissa, u32 *coef_exponent);
  852. /*
  853. * Code Specific to AR5008, AR9001 or AR9002,
  854. * we stuff these here to avoid callbacks for AR9003.
  855. */
  856. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  857. int ar9002_hw_rf_claim(struct ath_hw *ah);
  858. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  859. void ar9002_hw_update_async_fifo(struct ath_hw *ah);
  860. void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
  861. /*
  862. * Code specific to AR9003, we stuff these here to avoid callbacks
  863. * for older families
  864. */
  865. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  866. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  867. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  868. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  869. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  870. struct ath9k_hw_cal_data *caldata,
  871. int chain);
  872. int ar9003_paprd_create_curve(struct ath_hw *ah,
  873. struct ath9k_hw_cal_data *caldata, int chain);
  874. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  875. int ar9003_paprd_init_table(struct ath_hw *ah);
  876. bool ar9003_paprd_is_done(struct ath_hw *ah);
  877. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  878. /* Hardware family op attach helpers */
  879. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  880. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  881. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  882. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  883. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  884. void ar9002_hw_attach_ops(struct ath_hw *ah);
  885. void ar9003_hw_attach_ops(struct ath_hw *ah);
  886. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  887. /*
  888. * ANI work can be shared between all families but a next
  889. * generation implementation of ANI will be used only for AR9003 only
  890. * for now as the other families still need to be tested with the same
  891. * next generation ANI. Feel free to start testing it though for the
  892. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  893. */
  894. extern int modparam_force_new_ani;
  895. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  896. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  897. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  898. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  899. #define ATH_PCIE_CAP_LINK_L0S 1
  900. #define ATH_PCIE_CAP_LINK_L1 2
  901. #define ATH9K_CLOCK_RATE_CCK 22
  902. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  903. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  904. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  905. #endif