base.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct device *dev);
  185. static int ath5k_pci_resume(struct device *dev);
  186. SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  187. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  188. #else
  189. #define ATH5K_PM_OPS NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .driver.pm = ATH5K_PM_OPS,
  197. };
  198. /*
  199. * Prototypes - MAC 802.11 stack related functions
  200. */
  201. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  202. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  203. struct ath5k_txq *txq);
  204. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  205. static int ath5k_reset_wake(struct ath5k_softc *sc);
  206. static int ath5k_start(struct ieee80211_hw *hw);
  207. static void ath5k_stop(struct ieee80211_hw *hw);
  208. static int ath5k_add_interface(struct ieee80211_hw *hw,
  209. struct ieee80211_if_init_conf *conf);
  210. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  211. struct ieee80211_if_init_conf *conf);
  212. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  213. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  214. int mc_count, struct dev_addr_list *mc_list);
  215. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  216. unsigned int changed_flags,
  217. unsigned int *new_flags,
  218. u64 multicast);
  219. static int ath5k_set_key(struct ieee80211_hw *hw,
  220. enum set_key_cmd cmd,
  221. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  222. struct ieee80211_key_conf *key);
  223. static int ath5k_get_stats(struct ieee80211_hw *hw,
  224. struct ieee80211_low_level_stats *stats);
  225. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  226. struct ieee80211_tx_queue_stats *stats);
  227. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  228. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  229. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  230. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  231. struct ieee80211_vif *vif);
  232. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  233. struct ieee80211_vif *vif,
  234. struct ieee80211_bss_conf *bss_conf,
  235. u32 changes);
  236. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  237. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  238. static const struct ieee80211_ops ath5k_hw_ops = {
  239. .tx = ath5k_tx,
  240. .start = ath5k_start,
  241. .stop = ath5k_stop,
  242. .add_interface = ath5k_add_interface,
  243. .remove_interface = ath5k_remove_interface,
  244. .config = ath5k_config,
  245. .prepare_multicast = ath5k_prepare_multicast,
  246. .configure_filter = ath5k_configure_filter,
  247. .set_key = ath5k_set_key,
  248. .get_stats = ath5k_get_stats,
  249. .conf_tx = NULL,
  250. .get_tx_stats = ath5k_get_tx_stats,
  251. .get_tsf = ath5k_get_tsf,
  252. .set_tsf = ath5k_set_tsf,
  253. .reset_tsf = ath5k_reset_tsf,
  254. .bss_info_changed = ath5k_bss_info_changed,
  255. .sw_scan_start = ath5k_sw_scan_start,
  256. .sw_scan_complete = ath5k_sw_scan_complete,
  257. };
  258. /*
  259. * Prototypes - Internal functions
  260. */
  261. /* Attach detach */
  262. static int ath5k_attach(struct pci_dev *pdev,
  263. struct ieee80211_hw *hw);
  264. static void ath5k_detach(struct pci_dev *pdev,
  265. struct ieee80211_hw *hw);
  266. /* Channel/mode setup */
  267. static inline short ath5k_ieee2mhz(short chan);
  268. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  269. struct ieee80211_channel *channels,
  270. unsigned int mode,
  271. unsigned int max);
  272. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  273. static int ath5k_chan_set(struct ath5k_softc *sc,
  274. struct ieee80211_channel *chan);
  275. static void ath5k_setcurmode(struct ath5k_softc *sc,
  276. unsigned int mode);
  277. static void ath5k_mode_setup(struct ath5k_softc *sc);
  278. /* Descriptor setup */
  279. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  280. struct pci_dev *pdev);
  281. static void ath5k_desc_free(struct ath5k_softc *sc,
  282. struct pci_dev *pdev);
  283. /* Buffers setup */
  284. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  285. struct ath5k_buf *bf);
  286. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  287. struct ath5k_buf *bf,
  288. struct ath5k_txq *txq);
  289. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  290. struct ath5k_buf *bf)
  291. {
  292. BUG_ON(!bf);
  293. if (!bf->skb)
  294. return;
  295. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  296. PCI_DMA_TODEVICE);
  297. dev_kfree_skb_any(bf->skb);
  298. bf->skb = NULL;
  299. }
  300. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  301. struct ath5k_buf *bf)
  302. {
  303. BUG_ON(!bf);
  304. if (!bf->skb)
  305. return;
  306. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  307. PCI_DMA_FROMDEVICE);
  308. dev_kfree_skb_any(bf->skb);
  309. bf->skb = NULL;
  310. }
  311. /* Queues setup */
  312. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  313. int qtype, int subtype);
  314. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  315. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  316. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  317. struct ath5k_txq *txq);
  318. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  319. static void ath5k_txq_release(struct ath5k_softc *sc);
  320. /* Rx handling */
  321. static int ath5k_rx_start(struct ath5k_softc *sc);
  322. static void ath5k_rx_stop(struct ath5k_softc *sc);
  323. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  324. struct ath5k_desc *ds,
  325. struct sk_buff *skb,
  326. struct ath5k_rx_status *rs);
  327. static void ath5k_tasklet_rx(unsigned long data);
  328. /* Tx handling */
  329. static void ath5k_tx_processq(struct ath5k_softc *sc,
  330. struct ath5k_txq *txq);
  331. static void ath5k_tasklet_tx(unsigned long data);
  332. /* Beacon handling */
  333. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  334. struct ath5k_buf *bf);
  335. static void ath5k_beacon_send(struct ath5k_softc *sc);
  336. static void ath5k_beacon_config(struct ath5k_softc *sc);
  337. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  338. static void ath5k_tasklet_beacon(unsigned long data);
  339. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  340. {
  341. u64 tsf = ath5k_hw_get_tsf64(ah);
  342. if ((tsf & 0x7fff) < rstamp)
  343. tsf -= 0x8000;
  344. return (tsf & ~0x7fff) | rstamp;
  345. }
  346. /* Interrupt handling */
  347. static int ath5k_init(struct ath5k_softc *sc);
  348. static int ath5k_stop_locked(struct ath5k_softc *sc);
  349. static int ath5k_stop_hw(struct ath5k_softc *sc);
  350. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  351. static void ath5k_tasklet_reset(unsigned long data);
  352. static void ath5k_tasklet_calibrate(unsigned long data);
  353. /*
  354. * Module init/exit functions
  355. */
  356. static int __init
  357. init_ath5k_pci(void)
  358. {
  359. int ret;
  360. ath5k_debug_init();
  361. ret = pci_register_driver(&ath5k_pci_driver);
  362. if (ret) {
  363. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  364. return ret;
  365. }
  366. return 0;
  367. }
  368. static void __exit
  369. exit_ath5k_pci(void)
  370. {
  371. pci_unregister_driver(&ath5k_pci_driver);
  372. ath5k_debug_finish();
  373. }
  374. module_init(init_ath5k_pci);
  375. module_exit(exit_ath5k_pci);
  376. /********************\
  377. * PCI Initialization *
  378. \********************/
  379. static const char *
  380. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  381. {
  382. const char *name = "xxxxx";
  383. unsigned int i;
  384. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  385. if (srev_names[i].sr_type != type)
  386. continue;
  387. if ((val & 0xf0) == srev_names[i].sr_val)
  388. name = srev_names[i].sr_name;
  389. if ((val & 0xff) == srev_names[i].sr_val) {
  390. name = srev_names[i].sr_name;
  391. break;
  392. }
  393. }
  394. return name;
  395. }
  396. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  397. {
  398. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  399. return ath5k_hw_reg_read(ah, reg_offset);
  400. }
  401. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  402. {
  403. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  404. ath5k_hw_reg_write(ah, val, reg_offset);
  405. }
  406. static const struct ath_ops ath5k_common_ops = {
  407. .read = ath5k_ioread32,
  408. .write = ath5k_iowrite32,
  409. };
  410. static int __devinit
  411. ath5k_pci_probe(struct pci_dev *pdev,
  412. const struct pci_device_id *id)
  413. {
  414. void __iomem *mem;
  415. struct ath5k_softc *sc;
  416. struct ath_common *common;
  417. struct ieee80211_hw *hw;
  418. int ret;
  419. u8 csz;
  420. ret = pci_enable_device(pdev);
  421. if (ret) {
  422. dev_err(&pdev->dev, "can't enable device\n");
  423. goto err;
  424. }
  425. /* XXX 32-bit addressing only */
  426. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  427. if (ret) {
  428. dev_err(&pdev->dev, "32-bit DMA not available\n");
  429. goto err_dis;
  430. }
  431. /*
  432. * Cache line size is used to size and align various
  433. * structures used to communicate with the hardware.
  434. */
  435. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  436. if (csz == 0) {
  437. /*
  438. * Linux 2.4.18 (at least) writes the cache line size
  439. * register as a 16-bit wide register which is wrong.
  440. * We must have this setup properly for rx buffer
  441. * DMA to work so force a reasonable value here if it
  442. * comes up zero.
  443. */
  444. csz = L1_CACHE_BYTES >> 2;
  445. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  446. }
  447. /*
  448. * The default setting of latency timer yields poor results,
  449. * set it to the value used by other systems. It may be worth
  450. * tweaking this setting more.
  451. */
  452. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  453. /* Enable bus mastering */
  454. pci_set_master(pdev);
  455. /*
  456. * Disable the RETRY_TIMEOUT register (0x41) to keep
  457. * PCI Tx retries from interfering with C3 CPU state.
  458. */
  459. pci_write_config_byte(pdev, 0x41, 0);
  460. ret = pci_request_region(pdev, 0, "ath5k");
  461. if (ret) {
  462. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  463. goto err_dis;
  464. }
  465. mem = pci_iomap(pdev, 0, 0);
  466. if (!mem) {
  467. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  468. ret = -EIO;
  469. goto err_reg;
  470. }
  471. /*
  472. * Allocate hw (mac80211 main struct)
  473. * and hw->priv (driver private data)
  474. */
  475. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  476. if (hw == NULL) {
  477. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  478. ret = -ENOMEM;
  479. goto err_map;
  480. }
  481. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  482. /* Initialize driver private data */
  483. SET_IEEE80211_DEV(hw, &pdev->dev);
  484. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  485. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  486. IEEE80211_HW_SIGNAL_DBM |
  487. IEEE80211_HW_NOISE_DBM;
  488. hw->wiphy->interface_modes =
  489. BIT(NL80211_IFTYPE_AP) |
  490. BIT(NL80211_IFTYPE_STATION) |
  491. BIT(NL80211_IFTYPE_ADHOC) |
  492. BIT(NL80211_IFTYPE_MESH_POINT);
  493. hw->extra_tx_headroom = 2;
  494. hw->channel_change_time = 5000;
  495. sc = hw->priv;
  496. sc->hw = hw;
  497. sc->pdev = pdev;
  498. ath5k_debug_init_device(sc);
  499. /*
  500. * Mark the device as detached to avoid processing
  501. * interrupts until setup is complete.
  502. */
  503. __set_bit(ATH_STAT_INVALID, sc->status);
  504. sc->iobase = mem; /* So we can unmap it on detach */
  505. sc->opmode = NL80211_IFTYPE_STATION;
  506. sc->bintval = 1000;
  507. mutex_init(&sc->lock);
  508. spin_lock_init(&sc->rxbuflock);
  509. spin_lock_init(&sc->txbuflock);
  510. spin_lock_init(&sc->block);
  511. /* Set private data */
  512. pci_set_drvdata(pdev, hw);
  513. /* Setup interrupt handler */
  514. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  515. if (ret) {
  516. ATH5K_ERR(sc, "request_irq failed\n");
  517. goto err_free;
  518. }
  519. /*If we passed the test malloc a ath5k_hw struct*/
  520. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  521. if (!sc->ah) {
  522. ret = -ENOMEM;
  523. ATH5K_ERR(sc, "out of memory\n");
  524. goto err_irq;
  525. }
  526. sc->ah->ah_sc = sc;
  527. sc->ah->ah_iobase = sc->iobase;
  528. common = ath5k_hw_common(sc->ah);
  529. common->ops = &ath5k_common_ops;
  530. common->ah = sc->ah;
  531. common->hw = hw;
  532. common->cachelsz = csz << 2; /* convert to bytes */
  533. /* Initialize device */
  534. ret = ath5k_hw_attach(sc);
  535. if (ret) {
  536. goto err_free_ah;
  537. }
  538. /* set up multi-rate retry capabilities */
  539. if (sc->ah->ah_version == AR5K_AR5212) {
  540. hw->max_rates = 4;
  541. hw->max_rate_tries = 11;
  542. }
  543. /* Finish private driver data initialization */
  544. ret = ath5k_attach(pdev, hw);
  545. if (ret)
  546. goto err_ah;
  547. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  548. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  549. sc->ah->ah_mac_srev,
  550. sc->ah->ah_phy_revision);
  551. if (!sc->ah->ah_single_chip) {
  552. /* Single chip radio (!RF5111) */
  553. if (sc->ah->ah_radio_5ghz_revision &&
  554. !sc->ah->ah_radio_2ghz_revision) {
  555. /* No 5GHz support -> report 2GHz radio */
  556. if (!test_bit(AR5K_MODE_11A,
  557. sc->ah->ah_capabilities.cap_mode)) {
  558. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  559. ath5k_chip_name(AR5K_VERSION_RAD,
  560. sc->ah->ah_radio_5ghz_revision),
  561. sc->ah->ah_radio_5ghz_revision);
  562. /* No 2GHz support (5110 and some
  563. * 5Ghz only cards) -> report 5Ghz radio */
  564. } else if (!test_bit(AR5K_MODE_11B,
  565. sc->ah->ah_capabilities.cap_mode)) {
  566. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  567. ath5k_chip_name(AR5K_VERSION_RAD,
  568. sc->ah->ah_radio_5ghz_revision),
  569. sc->ah->ah_radio_5ghz_revision);
  570. /* Multiband radio */
  571. } else {
  572. ATH5K_INFO(sc, "RF%s multiband radio found"
  573. " (0x%x)\n",
  574. ath5k_chip_name(AR5K_VERSION_RAD,
  575. sc->ah->ah_radio_5ghz_revision),
  576. sc->ah->ah_radio_5ghz_revision);
  577. }
  578. }
  579. /* Multi chip radio (RF5111 - RF2111) ->
  580. * report both 2GHz/5GHz radios */
  581. else if (sc->ah->ah_radio_5ghz_revision &&
  582. sc->ah->ah_radio_2ghz_revision){
  583. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  584. ath5k_chip_name(AR5K_VERSION_RAD,
  585. sc->ah->ah_radio_5ghz_revision),
  586. sc->ah->ah_radio_5ghz_revision);
  587. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  588. ath5k_chip_name(AR5K_VERSION_RAD,
  589. sc->ah->ah_radio_2ghz_revision),
  590. sc->ah->ah_radio_2ghz_revision);
  591. }
  592. }
  593. /* ready to process interrupts */
  594. __clear_bit(ATH_STAT_INVALID, sc->status);
  595. return 0;
  596. err_ah:
  597. ath5k_hw_detach(sc->ah);
  598. err_irq:
  599. free_irq(pdev->irq, sc);
  600. err_free_ah:
  601. kfree(sc->ah);
  602. err_free:
  603. ieee80211_free_hw(hw);
  604. err_map:
  605. pci_iounmap(pdev, mem);
  606. err_reg:
  607. pci_release_region(pdev, 0);
  608. err_dis:
  609. pci_disable_device(pdev);
  610. err:
  611. return ret;
  612. }
  613. static void __devexit
  614. ath5k_pci_remove(struct pci_dev *pdev)
  615. {
  616. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  617. struct ath5k_softc *sc = hw->priv;
  618. ath5k_debug_finish_device(sc);
  619. ath5k_detach(pdev, hw);
  620. ath5k_hw_detach(sc->ah);
  621. kfree(sc->ah);
  622. free_irq(pdev->irq, sc);
  623. pci_iounmap(pdev, sc->iobase);
  624. pci_release_region(pdev, 0);
  625. pci_disable_device(pdev);
  626. ieee80211_free_hw(hw);
  627. }
  628. #ifdef CONFIG_PM
  629. static int ath5k_pci_suspend(struct device *dev)
  630. {
  631. struct ieee80211_hw *hw = pci_get_drvdata(to_pci_dev(dev));
  632. struct ath5k_softc *sc = hw->priv;
  633. ath5k_led_off(sc);
  634. return 0;
  635. }
  636. static int ath5k_pci_resume(struct device *dev)
  637. {
  638. struct pci_dev *pdev = to_pci_dev(dev);
  639. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  640. struct ath5k_softc *sc = hw->priv;
  641. /*
  642. * Suspend/Resume resets the PCI configuration space, so we have to
  643. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  644. * PCI Tx retries from interfering with C3 CPU state
  645. */
  646. pci_write_config_byte(pdev, 0x41, 0);
  647. ath5k_led_enable(sc);
  648. return 0;
  649. }
  650. #endif /* CONFIG_PM */
  651. /***********************\
  652. * Driver Initialization *
  653. \***********************/
  654. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  655. {
  656. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  657. struct ath5k_softc *sc = hw->priv;
  658. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  659. return ath_reg_notifier_apply(wiphy, request, regulatory);
  660. }
  661. static int
  662. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  663. {
  664. struct ath5k_softc *sc = hw->priv;
  665. struct ath5k_hw *ah = sc->ah;
  666. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  667. u8 mac[ETH_ALEN] = {};
  668. int ret;
  669. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  670. /*
  671. * Check if the MAC has multi-rate retry support.
  672. * We do this by trying to setup a fake extended
  673. * descriptor. MAC's that don't have support will
  674. * return false w/o doing anything. MAC's that do
  675. * support it will return true w/o doing anything.
  676. */
  677. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  678. if (ret < 0)
  679. goto err;
  680. if (ret > 0)
  681. __set_bit(ATH_STAT_MRRETRY, sc->status);
  682. /*
  683. * Collect the channel list. The 802.11 layer
  684. * is resposible for filtering this list based
  685. * on settings like the phy mode and regulatory
  686. * domain restrictions.
  687. */
  688. ret = ath5k_setup_bands(hw);
  689. if (ret) {
  690. ATH5K_ERR(sc, "can't get channels\n");
  691. goto err;
  692. }
  693. /* NB: setup here so ath5k_rate_update is happy */
  694. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  695. ath5k_setcurmode(sc, AR5K_MODE_11A);
  696. else
  697. ath5k_setcurmode(sc, AR5K_MODE_11B);
  698. /*
  699. * Allocate tx+rx descriptors and populate the lists.
  700. */
  701. ret = ath5k_desc_alloc(sc, pdev);
  702. if (ret) {
  703. ATH5K_ERR(sc, "can't allocate descriptors\n");
  704. goto err;
  705. }
  706. /*
  707. * Allocate hardware transmit queues: one queue for
  708. * beacon frames and one data queue for each QoS
  709. * priority. Note that hw functions handle reseting
  710. * these queues at the needed time.
  711. */
  712. ret = ath5k_beaconq_setup(ah);
  713. if (ret < 0) {
  714. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  715. goto err_desc;
  716. }
  717. sc->bhalq = ret;
  718. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  719. if (IS_ERR(sc->cabq)) {
  720. ATH5K_ERR(sc, "can't setup cab queue\n");
  721. ret = PTR_ERR(sc->cabq);
  722. goto err_bhal;
  723. }
  724. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  725. if (IS_ERR(sc->txq)) {
  726. ATH5K_ERR(sc, "can't setup xmit queue\n");
  727. ret = PTR_ERR(sc->txq);
  728. goto err_queues;
  729. }
  730. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  731. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  732. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  733. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  734. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  735. ret = ath5k_eeprom_read_mac(ah, mac);
  736. if (ret) {
  737. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  738. sc->pdev->device);
  739. goto err_queues;
  740. }
  741. SET_IEEE80211_PERM_ADDR(hw, mac);
  742. /* All MAC address bits matter for ACKs */
  743. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  744. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  745. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  746. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  747. if (ret) {
  748. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  749. goto err_queues;
  750. }
  751. ret = ieee80211_register_hw(hw);
  752. if (ret) {
  753. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  754. goto err_queues;
  755. }
  756. if (!ath_is_world_regd(regulatory))
  757. regulatory_hint(hw->wiphy, regulatory->alpha2);
  758. ath5k_init_leds(sc);
  759. return 0;
  760. err_queues:
  761. ath5k_txq_release(sc);
  762. err_bhal:
  763. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  764. err_desc:
  765. ath5k_desc_free(sc, pdev);
  766. err:
  767. return ret;
  768. }
  769. static void
  770. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  771. {
  772. struct ath5k_softc *sc = hw->priv;
  773. /*
  774. * NB: the order of these is important:
  775. * o call the 802.11 layer before detaching ath5k_hw to
  776. * insure callbacks into the driver to delete global
  777. * key cache entries can be handled
  778. * o reclaim the tx queue data structures after calling
  779. * the 802.11 layer as we'll get called back to reclaim
  780. * node state and potentially want to use them
  781. * o to cleanup the tx queues the hal is called, so detach
  782. * it last
  783. * XXX: ??? detach ath5k_hw ???
  784. * Other than that, it's straightforward...
  785. */
  786. ieee80211_unregister_hw(hw);
  787. ath5k_desc_free(sc, pdev);
  788. ath5k_txq_release(sc);
  789. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  790. ath5k_unregister_leds(sc);
  791. /*
  792. * NB: can't reclaim these until after ieee80211_ifdetach
  793. * returns because we'll get called back to reclaim node
  794. * state and potentially want to use them.
  795. */
  796. }
  797. /********************\
  798. * Channel/mode setup *
  799. \********************/
  800. /*
  801. * Convert IEEE channel number to MHz frequency.
  802. */
  803. static inline short
  804. ath5k_ieee2mhz(short chan)
  805. {
  806. if (chan <= 14 || chan >= 27)
  807. return ieee80211chan2mhz(chan);
  808. else
  809. return 2212 + chan * 20;
  810. }
  811. /*
  812. * Returns true for the channel numbers used without all_channels modparam.
  813. */
  814. static bool ath5k_is_standard_channel(short chan)
  815. {
  816. return ((chan <= 14) ||
  817. /* UNII 1,2 */
  818. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  819. /* midband */
  820. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  821. /* UNII-3 */
  822. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  823. }
  824. static unsigned int
  825. ath5k_copy_channels(struct ath5k_hw *ah,
  826. struct ieee80211_channel *channels,
  827. unsigned int mode,
  828. unsigned int max)
  829. {
  830. unsigned int i, count, size, chfreq, freq, ch;
  831. if (!test_bit(mode, ah->ah_modes))
  832. return 0;
  833. switch (mode) {
  834. case AR5K_MODE_11A:
  835. case AR5K_MODE_11A_TURBO:
  836. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  837. size = 220 ;
  838. chfreq = CHANNEL_5GHZ;
  839. break;
  840. case AR5K_MODE_11B:
  841. case AR5K_MODE_11G:
  842. case AR5K_MODE_11G_TURBO:
  843. size = 26;
  844. chfreq = CHANNEL_2GHZ;
  845. break;
  846. default:
  847. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  848. return 0;
  849. }
  850. for (i = 0, count = 0; i < size && max > 0; i++) {
  851. ch = i + 1 ;
  852. freq = ath5k_ieee2mhz(ch);
  853. /* Check if channel is supported by the chipset */
  854. if (!ath5k_channel_ok(ah, freq, chfreq))
  855. continue;
  856. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  857. continue;
  858. /* Write channel info and increment counter */
  859. channels[count].center_freq = freq;
  860. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  861. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  862. switch (mode) {
  863. case AR5K_MODE_11A:
  864. case AR5K_MODE_11G:
  865. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  866. break;
  867. case AR5K_MODE_11A_TURBO:
  868. case AR5K_MODE_11G_TURBO:
  869. channels[count].hw_value = chfreq |
  870. CHANNEL_OFDM | CHANNEL_TURBO;
  871. break;
  872. case AR5K_MODE_11B:
  873. channels[count].hw_value = CHANNEL_B;
  874. }
  875. count++;
  876. max--;
  877. }
  878. return count;
  879. }
  880. static void
  881. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  882. {
  883. u8 i;
  884. for (i = 0; i < AR5K_MAX_RATES; i++)
  885. sc->rate_idx[b->band][i] = -1;
  886. for (i = 0; i < b->n_bitrates; i++) {
  887. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  888. if (b->bitrates[i].hw_value_short)
  889. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  890. }
  891. }
  892. static int
  893. ath5k_setup_bands(struct ieee80211_hw *hw)
  894. {
  895. struct ath5k_softc *sc = hw->priv;
  896. struct ath5k_hw *ah = sc->ah;
  897. struct ieee80211_supported_band *sband;
  898. int max_c, count_c = 0;
  899. int i;
  900. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  901. max_c = ARRAY_SIZE(sc->channels);
  902. /* 2GHz band */
  903. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  904. sband->band = IEEE80211_BAND_2GHZ;
  905. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  906. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  907. /* G mode */
  908. memcpy(sband->bitrates, &ath5k_rates[0],
  909. sizeof(struct ieee80211_rate) * 12);
  910. sband->n_bitrates = 12;
  911. sband->channels = sc->channels;
  912. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  913. AR5K_MODE_11G, max_c);
  914. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  915. count_c = sband->n_channels;
  916. max_c -= count_c;
  917. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  918. /* B mode */
  919. memcpy(sband->bitrates, &ath5k_rates[0],
  920. sizeof(struct ieee80211_rate) * 4);
  921. sband->n_bitrates = 4;
  922. /* 5211 only supports B rates and uses 4bit rate codes
  923. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  924. * fix them up here:
  925. */
  926. if (ah->ah_version == AR5K_AR5211) {
  927. for (i = 0; i < 4; i++) {
  928. sband->bitrates[i].hw_value =
  929. sband->bitrates[i].hw_value & 0xF;
  930. sband->bitrates[i].hw_value_short =
  931. sband->bitrates[i].hw_value_short & 0xF;
  932. }
  933. }
  934. sband->channels = sc->channels;
  935. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  936. AR5K_MODE_11B, max_c);
  937. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  938. count_c = sband->n_channels;
  939. max_c -= count_c;
  940. }
  941. ath5k_setup_rate_idx(sc, sband);
  942. /* 5GHz band, A mode */
  943. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  944. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  945. sband->band = IEEE80211_BAND_5GHZ;
  946. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  947. memcpy(sband->bitrates, &ath5k_rates[4],
  948. sizeof(struct ieee80211_rate) * 8);
  949. sband->n_bitrates = 8;
  950. sband->channels = &sc->channels[count_c];
  951. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  952. AR5K_MODE_11A, max_c);
  953. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  954. }
  955. ath5k_setup_rate_idx(sc, sband);
  956. ath5k_debug_dump_bands(sc);
  957. return 0;
  958. }
  959. /*
  960. * Set/change channels. We always reset the chip.
  961. * To accomplish this we must first cleanup any pending DMA,
  962. * then restart stuff after a la ath5k_init.
  963. *
  964. * Called with sc->lock.
  965. */
  966. static int
  967. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  968. {
  969. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  970. sc->curchan->center_freq, chan->center_freq);
  971. /*
  972. * To switch channels clear any pending DMA operations;
  973. * wait long enough for the RX fifo to drain, reset the
  974. * hardware at the new frequency, and then re-enable
  975. * the relevant bits of the h/w.
  976. */
  977. return ath5k_reset(sc, chan);
  978. }
  979. static void
  980. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  981. {
  982. sc->curmode = mode;
  983. if (mode == AR5K_MODE_11A) {
  984. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  985. } else {
  986. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  987. }
  988. }
  989. static void
  990. ath5k_mode_setup(struct ath5k_softc *sc)
  991. {
  992. struct ath5k_hw *ah = sc->ah;
  993. u32 rfilt;
  994. ah->ah_op_mode = sc->opmode;
  995. /* configure rx filter */
  996. rfilt = sc->filter_flags;
  997. ath5k_hw_set_rx_filter(ah, rfilt);
  998. if (ath5k_hw_hasbssidmask(ah))
  999. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  1000. /* configure operational mode */
  1001. ath5k_hw_set_opmode(ah);
  1002. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  1003. }
  1004. static inline int
  1005. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  1006. {
  1007. int rix;
  1008. /* return base rate on errors */
  1009. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  1010. "hw_rix out of bounds: %x\n", hw_rix))
  1011. return 0;
  1012. rix = sc->rate_idx[sc->curband->band][hw_rix];
  1013. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  1014. rix = 0;
  1015. return rix;
  1016. }
  1017. /***************\
  1018. * Buffers setup *
  1019. \***************/
  1020. static
  1021. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1022. {
  1023. struct ath_common *common = ath5k_hw_common(sc->ah);
  1024. struct sk_buff *skb;
  1025. /*
  1026. * Allocate buffer with headroom_needed space for the
  1027. * fake physical layer header at the start.
  1028. */
  1029. skb = ath_rxbuf_alloc(common,
  1030. sc->rxbufsize + common->cachelsz - 1,
  1031. GFP_ATOMIC);
  1032. if (!skb) {
  1033. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1034. sc->rxbufsize + common->cachelsz - 1);
  1035. return NULL;
  1036. }
  1037. *skb_addr = pci_map_single(sc->pdev,
  1038. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1039. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1040. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1041. dev_kfree_skb(skb);
  1042. return NULL;
  1043. }
  1044. return skb;
  1045. }
  1046. static int
  1047. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1048. {
  1049. struct ath5k_hw *ah = sc->ah;
  1050. struct sk_buff *skb = bf->skb;
  1051. struct ath5k_desc *ds;
  1052. if (!skb) {
  1053. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1054. if (!skb)
  1055. return -ENOMEM;
  1056. bf->skb = skb;
  1057. }
  1058. /*
  1059. * Setup descriptors. For receive we always terminate
  1060. * the descriptor list with a self-linked entry so we'll
  1061. * not get overrun under high load (as can happen with a
  1062. * 5212 when ANI processing enables PHY error frames).
  1063. *
  1064. * To insure the last descriptor is self-linked we create
  1065. * each descriptor as self-linked and add it to the end. As
  1066. * each additional descriptor is added the previous self-linked
  1067. * entry is ``fixed'' naturally. This should be safe even
  1068. * if DMA is happening. When processing RX interrupts we
  1069. * never remove/process the last, self-linked, entry on the
  1070. * descriptor list. This insures the hardware always has
  1071. * someplace to write a new frame.
  1072. */
  1073. ds = bf->desc;
  1074. ds->ds_link = bf->daddr; /* link to self */
  1075. ds->ds_data = bf->skbaddr;
  1076. ah->ah_setup_rx_desc(ah, ds,
  1077. skb_tailroom(skb), /* buffer size */
  1078. 0);
  1079. if (sc->rxlink != NULL)
  1080. *sc->rxlink = bf->daddr;
  1081. sc->rxlink = &ds->ds_link;
  1082. return 0;
  1083. }
  1084. static int
  1085. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1086. struct ath5k_txq *txq)
  1087. {
  1088. struct ath5k_hw *ah = sc->ah;
  1089. struct ath5k_desc *ds = bf->desc;
  1090. struct sk_buff *skb = bf->skb;
  1091. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1092. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1093. struct ieee80211_rate *rate;
  1094. unsigned int mrr_rate[3], mrr_tries[3];
  1095. int i, ret;
  1096. u16 hw_rate;
  1097. u16 cts_rate = 0;
  1098. u16 duration = 0;
  1099. u8 rc_flags;
  1100. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1101. /* XXX endianness */
  1102. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1103. PCI_DMA_TODEVICE);
  1104. rate = ieee80211_get_tx_rate(sc->hw, info);
  1105. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1106. flags |= AR5K_TXDESC_NOACK;
  1107. rc_flags = info->control.rates[0].flags;
  1108. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1109. rate->hw_value_short : rate->hw_value;
  1110. pktlen = skb->len;
  1111. /* FIXME: If we are in g mode and rate is a CCK rate
  1112. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1113. * from tx power (value is in dB units already) */
  1114. if (info->control.hw_key) {
  1115. keyidx = info->control.hw_key->hw_key_idx;
  1116. pktlen += info->control.hw_key->icv_len;
  1117. }
  1118. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1119. flags |= AR5K_TXDESC_RTSENA;
  1120. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1121. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1122. sc->vif, pktlen, info));
  1123. }
  1124. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1125. flags |= AR5K_TXDESC_CTSENA;
  1126. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1127. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1128. sc->vif, pktlen, info));
  1129. }
  1130. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1131. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1132. (sc->power_level * 2),
  1133. hw_rate,
  1134. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1135. cts_rate, duration);
  1136. if (ret)
  1137. goto err_unmap;
  1138. memset(mrr_rate, 0, sizeof(mrr_rate));
  1139. memset(mrr_tries, 0, sizeof(mrr_tries));
  1140. for (i = 0; i < 3; i++) {
  1141. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1142. if (!rate)
  1143. break;
  1144. mrr_rate[i] = rate->hw_value;
  1145. mrr_tries[i] = info->control.rates[i + 1].count;
  1146. }
  1147. ah->ah_setup_mrr_tx_desc(ah, ds,
  1148. mrr_rate[0], mrr_tries[0],
  1149. mrr_rate[1], mrr_tries[1],
  1150. mrr_rate[2], mrr_tries[2]);
  1151. ds->ds_link = 0;
  1152. ds->ds_data = bf->skbaddr;
  1153. spin_lock_bh(&txq->lock);
  1154. list_add_tail(&bf->list, &txq->q);
  1155. sc->tx_stats[txq->qnum].len++;
  1156. if (txq->link == NULL) /* is this first packet? */
  1157. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1158. else /* no, so only link it */
  1159. *txq->link = bf->daddr;
  1160. txq->link = &ds->ds_link;
  1161. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1162. mmiowb();
  1163. spin_unlock_bh(&txq->lock);
  1164. return 0;
  1165. err_unmap:
  1166. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1167. return ret;
  1168. }
  1169. /*******************\
  1170. * Descriptors setup *
  1171. \*******************/
  1172. static int
  1173. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1174. {
  1175. struct ath5k_desc *ds;
  1176. struct ath5k_buf *bf;
  1177. dma_addr_t da;
  1178. unsigned int i;
  1179. int ret;
  1180. /* allocate descriptors */
  1181. sc->desc_len = sizeof(struct ath5k_desc) *
  1182. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1183. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1184. if (sc->desc == NULL) {
  1185. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1186. ret = -ENOMEM;
  1187. goto err;
  1188. }
  1189. ds = sc->desc;
  1190. da = sc->desc_daddr;
  1191. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1192. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1193. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1194. sizeof(struct ath5k_buf), GFP_KERNEL);
  1195. if (bf == NULL) {
  1196. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1197. ret = -ENOMEM;
  1198. goto err_free;
  1199. }
  1200. sc->bufptr = bf;
  1201. INIT_LIST_HEAD(&sc->rxbuf);
  1202. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1203. bf->desc = ds;
  1204. bf->daddr = da;
  1205. list_add_tail(&bf->list, &sc->rxbuf);
  1206. }
  1207. INIT_LIST_HEAD(&sc->txbuf);
  1208. sc->txbuf_len = ATH_TXBUF;
  1209. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1210. da += sizeof(*ds)) {
  1211. bf->desc = ds;
  1212. bf->daddr = da;
  1213. list_add_tail(&bf->list, &sc->txbuf);
  1214. }
  1215. /* beacon buffer */
  1216. bf->desc = ds;
  1217. bf->daddr = da;
  1218. sc->bbuf = bf;
  1219. return 0;
  1220. err_free:
  1221. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1222. err:
  1223. sc->desc = NULL;
  1224. return ret;
  1225. }
  1226. static void
  1227. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1228. {
  1229. struct ath5k_buf *bf;
  1230. ath5k_txbuf_free(sc, sc->bbuf);
  1231. list_for_each_entry(bf, &sc->txbuf, list)
  1232. ath5k_txbuf_free(sc, bf);
  1233. list_for_each_entry(bf, &sc->rxbuf, list)
  1234. ath5k_rxbuf_free(sc, bf);
  1235. /* Free memory associated with all descriptors */
  1236. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1237. kfree(sc->bufptr);
  1238. sc->bufptr = NULL;
  1239. }
  1240. /**************\
  1241. * Queues setup *
  1242. \**************/
  1243. static struct ath5k_txq *
  1244. ath5k_txq_setup(struct ath5k_softc *sc,
  1245. int qtype, int subtype)
  1246. {
  1247. struct ath5k_hw *ah = sc->ah;
  1248. struct ath5k_txq *txq;
  1249. struct ath5k_txq_info qi = {
  1250. .tqi_subtype = subtype,
  1251. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1252. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1253. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1254. };
  1255. int qnum;
  1256. /*
  1257. * Enable interrupts only for EOL and DESC conditions.
  1258. * We mark tx descriptors to receive a DESC interrupt
  1259. * when a tx queue gets deep; otherwise waiting for the
  1260. * EOL to reap descriptors. Note that this is done to
  1261. * reduce interrupt load and this only defers reaping
  1262. * descriptors, never transmitting frames. Aside from
  1263. * reducing interrupts this also permits more concurrency.
  1264. * The only potential downside is if the tx queue backs
  1265. * up in which case the top half of the kernel may backup
  1266. * due to a lack of tx descriptors.
  1267. */
  1268. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1269. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1270. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1271. if (qnum < 0) {
  1272. /*
  1273. * NB: don't print a message, this happens
  1274. * normally on parts with too few tx queues
  1275. */
  1276. return ERR_PTR(qnum);
  1277. }
  1278. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1279. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1280. qnum, ARRAY_SIZE(sc->txqs));
  1281. ath5k_hw_release_tx_queue(ah, qnum);
  1282. return ERR_PTR(-EINVAL);
  1283. }
  1284. txq = &sc->txqs[qnum];
  1285. if (!txq->setup) {
  1286. txq->qnum = qnum;
  1287. txq->link = NULL;
  1288. INIT_LIST_HEAD(&txq->q);
  1289. spin_lock_init(&txq->lock);
  1290. txq->setup = true;
  1291. }
  1292. return &sc->txqs[qnum];
  1293. }
  1294. static int
  1295. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1296. {
  1297. struct ath5k_txq_info qi = {
  1298. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1299. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1300. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1301. /* NB: for dynamic turbo, don't enable any other interrupts */
  1302. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1303. };
  1304. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1305. }
  1306. static int
  1307. ath5k_beaconq_config(struct ath5k_softc *sc)
  1308. {
  1309. struct ath5k_hw *ah = sc->ah;
  1310. struct ath5k_txq_info qi;
  1311. int ret;
  1312. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1313. if (ret)
  1314. return ret;
  1315. if (sc->opmode == NL80211_IFTYPE_AP ||
  1316. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1317. /*
  1318. * Always burst out beacon and CAB traffic
  1319. * (aifs = cwmin = cwmax = 0)
  1320. */
  1321. qi.tqi_aifs = 0;
  1322. qi.tqi_cw_min = 0;
  1323. qi.tqi_cw_max = 0;
  1324. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1325. /*
  1326. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1327. */
  1328. qi.tqi_aifs = 0;
  1329. qi.tqi_cw_min = 0;
  1330. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1331. }
  1332. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1333. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1334. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1335. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1336. if (ret) {
  1337. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1338. "hardware queue!\n", __func__);
  1339. return ret;
  1340. }
  1341. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1342. }
  1343. static void
  1344. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1345. {
  1346. struct ath5k_buf *bf, *bf0;
  1347. /*
  1348. * NB: this assumes output has been stopped and
  1349. * we do not need to block ath5k_tx_tasklet
  1350. */
  1351. spin_lock_bh(&txq->lock);
  1352. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1353. ath5k_debug_printtxbuf(sc, bf);
  1354. ath5k_txbuf_free(sc, bf);
  1355. spin_lock_bh(&sc->txbuflock);
  1356. sc->tx_stats[txq->qnum].len--;
  1357. list_move_tail(&bf->list, &sc->txbuf);
  1358. sc->txbuf_len++;
  1359. spin_unlock_bh(&sc->txbuflock);
  1360. }
  1361. txq->link = NULL;
  1362. spin_unlock_bh(&txq->lock);
  1363. }
  1364. /*
  1365. * Drain the transmit queues and reclaim resources.
  1366. */
  1367. static void
  1368. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1369. {
  1370. struct ath5k_hw *ah = sc->ah;
  1371. unsigned int i;
  1372. /* XXX return value */
  1373. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1374. /* don't touch the hardware if marked invalid */
  1375. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1376. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1377. ath5k_hw_get_txdp(ah, sc->bhalq));
  1378. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1379. if (sc->txqs[i].setup) {
  1380. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1381. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1382. "link %p\n",
  1383. sc->txqs[i].qnum,
  1384. ath5k_hw_get_txdp(ah,
  1385. sc->txqs[i].qnum),
  1386. sc->txqs[i].link);
  1387. }
  1388. }
  1389. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1390. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1391. if (sc->txqs[i].setup)
  1392. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1393. }
  1394. static void
  1395. ath5k_txq_release(struct ath5k_softc *sc)
  1396. {
  1397. struct ath5k_txq *txq = sc->txqs;
  1398. unsigned int i;
  1399. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1400. if (txq->setup) {
  1401. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1402. txq->setup = false;
  1403. }
  1404. }
  1405. /*************\
  1406. * RX Handling *
  1407. \*************/
  1408. /*
  1409. * Enable the receive h/w following a reset.
  1410. */
  1411. static int
  1412. ath5k_rx_start(struct ath5k_softc *sc)
  1413. {
  1414. struct ath5k_hw *ah = sc->ah;
  1415. struct ath_common *common = ath5k_hw_common(ah);
  1416. struct ath5k_buf *bf;
  1417. int ret;
  1418. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
  1419. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1420. common->cachelsz, sc->rxbufsize);
  1421. spin_lock_bh(&sc->rxbuflock);
  1422. sc->rxlink = NULL;
  1423. list_for_each_entry(bf, &sc->rxbuf, list) {
  1424. ret = ath5k_rxbuf_setup(sc, bf);
  1425. if (ret != 0) {
  1426. spin_unlock_bh(&sc->rxbuflock);
  1427. goto err;
  1428. }
  1429. }
  1430. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1431. ath5k_hw_set_rxdp(ah, bf->daddr);
  1432. spin_unlock_bh(&sc->rxbuflock);
  1433. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1434. ath5k_mode_setup(sc); /* set filters, etc. */
  1435. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1436. return 0;
  1437. err:
  1438. return ret;
  1439. }
  1440. /*
  1441. * Disable the receive h/w in preparation for a reset.
  1442. */
  1443. static void
  1444. ath5k_rx_stop(struct ath5k_softc *sc)
  1445. {
  1446. struct ath5k_hw *ah = sc->ah;
  1447. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1448. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1449. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1450. ath5k_debug_printrxbuffs(sc, ah);
  1451. sc->rxlink = NULL; /* just in case */
  1452. }
  1453. static unsigned int
  1454. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1455. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1456. {
  1457. struct ieee80211_hdr *hdr = (void *)skb->data;
  1458. unsigned int keyix, hlen;
  1459. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1460. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1461. return RX_FLAG_DECRYPTED;
  1462. /* Apparently when a default key is used to decrypt the packet
  1463. the hw does not set the index used to decrypt. In such cases
  1464. get the index from the packet. */
  1465. hlen = ieee80211_hdrlen(hdr->frame_control);
  1466. if (ieee80211_has_protected(hdr->frame_control) &&
  1467. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1468. skb->len >= hlen + 4) {
  1469. keyix = skb->data[hlen + 3] >> 6;
  1470. if (test_bit(keyix, sc->keymap))
  1471. return RX_FLAG_DECRYPTED;
  1472. }
  1473. return 0;
  1474. }
  1475. static void
  1476. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1477. struct ieee80211_rx_status *rxs)
  1478. {
  1479. struct ath_common *common = ath5k_hw_common(sc->ah);
  1480. u64 tsf, bc_tstamp;
  1481. u32 hw_tu;
  1482. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1483. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1484. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1485. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1486. /*
  1487. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1488. * have updated the local TSF. We have to work around various
  1489. * hardware bugs, though...
  1490. */
  1491. tsf = ath5k_hw_get_tsf64(sc->ah);
  1492. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1493. hw_tu = TSF_TO_TU(tsf);
  1494. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1495. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1496. (unsigned long long)bc_tstamp,
  1497. (unsigned long long)rxs->mactime,
  1498. (unsigned long long)(rxs->mactime - bc_tstamp),
  1499. (unsigned long long)tsf);
  1500. /*
  1501. * Sometimes the HW will give us a wrong tstamp in the rx
  1502. * status, causing the timestamp extension to go wrong.
  1503. * (This seems to happen especially with beacon frames bigger
  1504. * than 78 byte (incl. FCS))
  1505. * But we know that the receive timestamp must be later than the
  1506. * timestamp of the beacon since HW must have synced to that.
  1507. *
  1508. * NOTE: here we assume mactime to be after the frame was
  1509. * received, not like mac80211 which defines it at the start.
  1510. */
  1511. if (bc_tstamp > rxs->mactime) {
  1512. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1513. "fixing mactime from %llx to %llx\n",
  1514. (unsigned long long)rxs->mactime,
  1515. (unsigned long long)tsf);
  1516. rxs->mactime = tsf;
  1517. }
  1518. /*
  1519. * Local TSF might have moved higher than our beacon timers,
  1520. * in that case we have to update them to continue sending
  1521. * beacons. This also takes care of synchronizing beacon sending
  1522. * times with other stations.
  1523. */
  1524. if (hw_tu >= sc->nexttbtt)
  1525. ath5k_beacon_update_timers(sc, bc_tstamp);
  1526. }
  1527. }
  1528. static void
  1529. ath5k_tasklet_rx(unsigned long data)
  1530. {
  1531. struct ieee80211_rx_status *rxs;
  1532. struct ath5k_rx_status rs = {};
  1533. struct sk_buff *skb, *next_skb;
  1534. dma_addr_t next_skb_addr;
  1535. struct ath5k_softc *sc = (void *)data;
  1536. struct ath5k_buf *bf;
  1537. struct ath5k_desc *ds;
  1538. int ret;
  1539. int hdrlen;
  1540. int padsize;
  1541. int rx_flag;
  1542. spin_lock(&sc->rxbuflock);
  1543. if (list_empty(&sc->rxbuf)) {
  1544. ATH5K_WARN(sc, "empty rx buf pool\n");
  1545. goto unlock;
  1546. }
  1547. do {
  1548. rx_flag = 0;
  1549. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1550. BUG_ON(bf->skb == NULL);
  1551. skb = bf->skb;
  1552. ds = bf->desc;
  1553. /* bail if HW is still using self-linked descriptor */
  1554. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1555. break;
  1556. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1557. if (unlikely(ret == -EINPROGRESS))
  1558. break;
  1559. else if (unlikely(ret)) {
  1560. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1561. spin_unlock(&sc->rxbuflock);
  1562. return;
  1563. }
  1564. if (unlikely(rs.rs_more)) {
  1565. ATH5K_WARN(sc, "unsupported jumbo\n");
  1566. goto next;
  1567. }
  1568. if (unlikely(rs.rs_status)) {
  1569. if (rs.rs_status & AR5K_RXERR_PHY)
  1570. goto next;
  1571. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1572. /*
  1573. * Decrypt error. If the error occurred
  1574. * because there was no hardware key, then
  1575. * let the frame through so the upper layers
  1576. * can process it. This is necessary for 5210
  1577. * parts which have no way to setup a ``clear''
  1578. * key cache entry.
  1579. *
  1580. * XXX do key cache faulting
  1581. */
  1582. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1583. !(rs.rs_status & AR5K_RXERR_CRC))
  1584. goto accept;
  1585. }
  1586. if (rs.rs_status & AR5K_RXERR_MIC) {
  1587. rx_flag |= RX_FLAG_MMIC_ERROR;
  1588. goto accept;
  1589. }
  1590. /* let crypto-error packets fall through in MNTR */
  1591. if ((rs.rs_status &
  1592. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1593. sc->opmode != NL80211_IFTYPE_MONITOR)
  1594. goto next;
  1595. }
  1596. accept:
  1597. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1598. /*
  1599. * If we can't replace bf->skb with a new skb under memory
  1600. * pressure, just skip this packet
  1601. */
  1602. if (!next_skb)
  1603. goto next;
  1604. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1605. PCI_DMA_FROMDEVICE);
  1606. skb_put(skb, rs.rs_datalen);
  1607. /* The MAC header is padded to have 32-bit boundary if the
  1608. * packet payload is non-zero. The general calculation for
  1609. * padsize would take into account odd header lengths:
  1610. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1611. * even-length headers are used, padding can only be 0 or 2
  1612. * bytes and we can optimize this a bit. In addition, we must
  1613. * not try to remove padding from short control frames that do
  1614. * not have payload. */
  1615. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1616. padsize = ath5k_pad_size(hdrlen);
  1617. if (padsize) {
  1618. memmove(skb->data + padsize, skb->data, hdrlen);
  1619. skb_pull(skb, padsize);
  1620. }
  1621. rxs = IEEE80211_SKB_RXCB(skb);
  1622. /*
  1623. * always extend the mac timestamp, since this information is
  1624. * also needed for proper IBSS merging.
  1625. *
  1626. * XXX: it might be too late to do it here, since rs_tstamp is
  1627. * 15bit only. that means TSF extension has to be done within
  1628. * 32768usec (about 32ms). it might be necessary to move this to
  1629. * the interrupt handler, like it is done in madwifi.
  1630. *
  1631. * Unfortunately we don't know when the hardware takes the rx
  1632. * timestamp (beginning of phy frame, data frame, end of rx?).
  1633. * The only thing we know is that it is hardware specific...
  1634. * On AR5213 it seems the rx timestamp is at the end of the
  1635. * frame, but i'm not sure.
  1636. *
  1637. * NOTE: mac80211 defines mactime at the beginning of the first
  1638. * data symbol. Since we don't have any time references it's
  1639. * impossible to comply to that. This affects IBSS merge only
  1640. * right now, so it's not too bad...
  1641. */
  1642. rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1643. rxs->flag = rx_flag | RX_FLAG_TSFT;
  1644. rxs->freq = sc->curchan->center_freq;
  1645. rxs->band = sc->curband->band;
  1646. rxs->noise = sc->ah->ah_noise_floor;
  1647. rxs->signal = rxs->noise + rs.rs_rssi;
  1648. /* An rssi of 35 indicates you should be able use
  1649. * 54 Mbps reliably. A more elaborate scheme can be used
  1650. * here but it requires a map of SNR/throughput for each
  1651. * possible mode used */
  1652. rxs->qual = rs.rs_rssi * 100 / 35;
  1653. /* rssi can be more than 35 though, anything above that
  1654. * should be considered at 100% */
  1655. if (rxs->qual > 100)
  1656. rxs->qual = 100;
  1657. rxs->antenna = rs.rs_antenna;
  1658. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1659. rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1660. if (rxs->rate_idx >= 0 && rs.rs_rate ==
  1661. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1662. rxs->flag |= RX_FLAG_SHORTPRE;
  1663. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1664. /* check beacons in IBSS mode */
  1665. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1666. ath5k_check_ibss_tsf(sc, skb, rxs);
  1667. ieee80211_rx(sc->hw, skb);
  1668. bf->skb = next_skb;
  1669. bf->skbaddr = next_skb_addr;
  1670. next:
  1671. list_move_tail(&bf->list, &sc->rxbuf);
  1672. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1673. unlock:
  1674. spin_unlock(&sc->rxbuflock);
  1675. }
  1676. /*************\
  1677. * TX Handling *
  1678. \*************/
  1679. static void
  1680. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1681. {
  1682. struct ath5k_tx_status ts = {};
  1683. struct ath5k_buf *bf, *bf0;
  1684. struct ath5k_desc *ds;
  1685. struct sk_buff *skb;
  1686. struct ieee80211_tx_info *info;
  1687. int i, ret;
  1688. spin_lock(&txq->lock);
  1689. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1690. ds = bf->desc;
  1691. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1692. if (unlikely(ret == -EINPROGRESS))
  1693. break;
  1694. else if (unlikely(ret)) {
  1695. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1696. ret, txq->qnum);
  1697. break;
  1698. }
  1699. skb = bf->skb;
  1700. info = IEEE80211_SKB_CB(skb);
  1701. bf->skb = NULL;
  1702. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1703. PCI_DMA_TODEVICE);
  1704. ieee80211_tx_info_clear_status(info);
  1705. for (i = 0; i < 4; i++) {
  1706. struct ieee80211_tx_rate *r =
  1707. &info->status.rates[i];
  1708. if (ts.ts_rate[i]) {
  1709. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1710. r->count = ts.ts_retry[i];
  1711. } else {
  1712. r->idx = -1;
  1713. r->count = 0;
  1714. }
  1715. }
  1716. /* count the successful attempt as well */
  1717. info->status.rates[ts.ts_final_idx].count++;
  1718. if (unlikely(ts.ts_status)) {
  1719. sc->ll_stats.dot11ACKFailureCount++;
  1720. if (ts.ts_status & AR5K_TXERR_FILT)
  1721. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1722. } else {
  1723. info->flags |= IEEE80211_TX_STAT_ACK;
  1724. info->status.ack_signal = ts.ts_rssi;
  1725. }
  1726. ieee80211_tx_status(sc->hw, skb);
  1727. sc->tx_stats[txq->qnum].count++;
  1728. spin_lock(&sc->txbuflock);
  1729. sc->tx_stats[txq->qnum].len--;
  1730. list_move_tail(&bf->list, &sc->txbuf);
  1731. sc->txbuf_len++;
  1732. spin_unlock(&sc->txbuflock);
  1733. }
  1734. if (likely(list_empty(&txq->q)))
  1735. txq->link = NULL;
  1736. spin_unlock(&txq->lock);
  1737. if (sc->txbuf_len > ATH_TXBUF / 5)
  1738. ieee80211_wake_queues(sc->hw);
  1739. }
  1740. static void
  1741. ath5k_tasklet_tx(unsigned long data)
  1742. {
  1743. int i;
  1744. struct ath5k_softc *sc = (void *)data;
  1745. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1746. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1747. ath5k_tx_processq(sc, &sc->txqs[i]);
  1748. }
  1749. /*****************\
  1750. * Beacon handling *
  1751. \*****************/
  1752. /*
  1753. * Setup the beacon frame for transmit.
  1754. */
  1755. static int
  1756. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1757. {
  1758. struct sk_buff *skb = bf->skb;
  1759. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1760. struct ath5k_hw *ah = sc->ah;
  1761. struct ath5k_desc *ds;
  1762. int ret = 0;
  1763. u8 antenna;
  1764. u32 flags;
  1765. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1766. PCI_DMA_TODEVICE);
  1767. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1768. "skbaddr %llx\n", skb, skb->data, skb->len,
  1769. (unsigned long long)bf->skbaddr);
  1770. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1771. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1772. return -EIO;
  1773. }
  1774. ds = bf->desc;
  1775. antenna = ah->ah_tx_ant;
  1776. flags = AR5K_TXDESC_NOACK;
  1777. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1778. ds->ds_link = bf->daddr; /* self-linked */
  1779. flags |= AR5K_TXDESC_VEOL;
  1780. } else
  1781. ds->ds_link = 0;
  1782. /*
  1783. * If we use multiple antennas on AP and use
  1784. * the Sectored AP scenario, switch antenna every
  1785. * 4 beacons to make sure everybody hears our AP.
  1786. * When a client tries to associate, hw will keep
  1787. * track of the tx antenna to be used for this client
  1788. * automaticaly, based on ACKed packets.
  1789. *
  1790. * Note: AP still listens and transmits RTS on the
  1791. * default antenna which is supposed to be an omni.
  1792. *
  1793. * Note2: On sectored scenarios it's possible to have
  1794. * multiple antennas (1omni -the default- and 14 sectors)
  1795. * so if we choose to actually support this mode we need
  1796. * to allow user to set how many antennas we have and tweak
  1797. * the code below to send beacons on all of them.
  1798. */
  1799. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1800. antenna = sc->bsent & 4 ? 2 : 1;
  1801. /* FIXME: If we are in g mode and rate is a CCK rate
  1802. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1803. * from tx power (value is in dB units already) */
  1804. ds->ds_data = bf->skbaddr;
  1805. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1806. ieee80211_get_hdrlen_from_skb(skb),
  1807. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1808. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1809. 1, AR5K_TXKEYIX_INVALID,
  1810. antenna, flags, 0, 0);
  1811. if (ret)
  1812. goto err_unmap;
  1813. return 0;
  1814. err_unmap:
  1815. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1816. return ret;
  1817. }
  1818. /*
  1819. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1820. * frame contents are done as needed and the slot time is
  1821. * also adjusted based on current state.
  1822. *
  1823. * This is called from software irq context (beacontq or restq
  1824. * tasklets) or user context from ath5k_beacon_config.
  1825. */
  1826. static void
  1827. ath5k_beacon_send(struct ath5k_softc *sc)
  1828. {
  1829. struct ath5k_buf *bf = sc->bbuf;
  1830. struct ath5k_hw *ah = sc->ah;
  1831. struct sk_buff *skb;
  1832. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1833. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1834. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1835. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1836. return;
  1837. }
  1838. /*
  1839. * Check if the previous beacon has gone out. If
  1840. * not don't don't try to post another, skip this
  1841. * period and wait for the next. Missed beacons
  1842. * indicate a problem and should not occur. If we
  1843. * miss too many consecutive beacons reset the device.
  1844. */
  1845. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1846. sc->bmisscount++;
  1847. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1848. "missed %u consecutive beacons\n", sc->bmisscount);
  1849. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1850. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1851. "stuck beacon time (%u missed)\n",
  1852. sc->bmisscount);
  1853. tasklet_schedule(&sc->restq);
  1854. }
  1855. return;
  1856. }
  1857. if (unlikely(sc->bmisscount != 0)) {
  1858. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1859. "resume beacon xmit after %u misses\n",
  1860. sc->bmisscount);
  1861. sc->bmisscount = 0;
  1862. }
  1863. /*
  1864. * Stop any current dma and put the new frame on the queue.
  1865. * This should never fail since we check above that no frames
  1866. * are still pending on the queue.
  1867. */
  1868. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1869. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1870. /* NB: hw still stops DMA, so proceed */
  1871. }
  1872. /* refresh the beacon for AP mode */
  1873. if (sc->opmode == NL80211_IFTYPE_AP)
  1874. ath5k_beacon_update(sc->hw, sc->vif);
  1875. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1876. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1877. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1878. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1879. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1880. while (skb) {
  1881. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1882. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1883. }
  1884. sc->bsent++;
  1885. }
  1886. /**
  1887. * ath5k_beacon_update_timers - update beacon timers
  1888. *
  1889. * @sc: struct ath5k_softc pointer we are operating on
  1890. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1891. * beacon timer update based on the current HW TSF.
  1892. *
  1893. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1894. * of a received beacon or the current local hardware TSF and write it to the
  1895. * beacon timer registers.
  1896. *
  1897. * This is called in a variety of situations, e.g. when a beacon is received,
  1898. * when a TSF update has been detected, but also when an new IBSS is created or
  1899. * when we otherwise know we have to update the timers, but we keep it in this
  1900. * function to have it all together in one place.
  1901. */
  1902. static void
  1903. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1904. {
  1905. struct ath5k_hw *ah = sc->ah;
  1906. u32 nexttbtt, intval, hw_tu, bc_tu;
  1907. u64 hw_tsf;
  1908. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1909. if (WARN_ON(!intval))
  1910. return;
  1911. /* beacon TSF converted to TU */
  1912. bc_tu = TSF_TO_TU(bc_tsf);
  1913. /* current TSF converted to TU */
  1914. hw_tsf = ath5k_hw_get_tsf64(ah);
  1915. hw_tu = TSF_TO_TU(hw_tsf);
  1916. #define FUDGE 3
  1917. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1918. if (bc_tsf == -1) {
  1919. /*
  1920. * no beacons received, called internally.
  1921. * just need to refresh timers based on HW TSF.
  1922. */
  1923. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1924. } else if (bc_tsf == 0) {
  1925. /*
  1926. * no beacon received, probably called by ath5k_reset_tsf().
  1927. * reset TSF to start with 0.
  1928. */
  1929. nexttbtt = intval;
  1930. intval |= AR5K_BEACON_RESET_TSF;
  1931. } else if (bc_tsf > hw_tsf) {
  1932. /*
  1933. * beacon received, SW merge happend but HW TSF not yet updated.
  1934. * not possible to reconfigure timers yet, but next time we
  1935. * receive a beacon with the same BSSID, the hardware will
  1936. * automatically update the TSF and then we need to reconfigure
  1937. * the timers.
  1938. */
  1939. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1940. "need to wait for HW TSF sync\n");
  1941. return;
  1942. } else {
  1943. /*
  1944. * most important case for beacon synchronization between STA.
  1945. *
  1946. * beacon received and HW TSF has been already updated by HW.
  1947. * update next TBTT based on the TSF of the beacon, but make
  1948. * sure it is ahead of our local TSF timer.
  1949. */
  1950. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1951. }
  1952. #undef FUDGE
  1953. sc->nexttbtt = nexttbtt;
  1954. intval |= AR5K_BEACON_ENA;
  1955. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1956. /*
  1957. * debugging output last in order to preserve the time critical aspect
  1958. * of this function
  1959. */
  1960. if (bc_tsf == -1)
  1961. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1962. "reconfigured timers based on HW TSF\n");
  1963. else if (bc_tsf == 0)
  1964. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1965. "reset HW TSF and timers\n");
  1966. else
  1967. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1968. "updated timers based on beacon TSF\n");
  1969. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1970. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1971. (unsigned long long) bc_tsf,
  1972. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1973. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1974. intval & AR5K_BEACON_PERIOD,
  1975. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1976. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1977. }
  1978. /**
  1979. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1980. *
  1981. * @sc: struct ath5k_softc pointer we are operating on
  1982. *
  1983. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1984. * interrupts to detect TSF updates only.
  1985. */
  1986. static void
  1987. ath5k_beacon_config(struct ath5k_softc *sc)
  1988. {
  1989. struct ath5k_hw *ah = sc->ah;
  1990. unsigned long flags;
  1991. spin_lock_irqsave(&sc->block, flags);
  1992. sc->bmisscount = 0;
  1993. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1994. if (sc->enable_beacon) {
  1995. /*
  1996. * In IBSS mode we use a self-linked tx descriptor and let the
  1997. * hardware send the beacons automatically. We have to load it
  1998. * only once here.
  1999. * We use the SWBA interrupt only to keep track of the beacon
  2000. * timers in order to detect automatic TSF updates.
  2001. */
  2002. ath5k_beaconq_config(sc);
  2003. sc->imask |= AR5K_INT_SWBA;
  2004. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2005. if (ath5k_hw_hasveol(ah))
  2006. ath5k_beacon_send(sc);
  2007. } else
  2008. ath5k_beacon_update_timers(sc, -1);
  2009. } else {
  2010. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  2011. }
  2012. ath5k_hw_set_imr(ah, sc->imask);
  2013. mmiowb();
  2014. spin_unlock_irqrestore(&sc->block, flags);
  2015. }
  2016. static void ath5k_tasklet_beacon(unsigned long data)
  2017. {
  2018. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  2019. /*
  2020. * Software beacon alert--time to send a beacon.
  2021. *
  2022. * In IBSS mode we use this interrupt just to
  2023. * keep track of the next TBTT (target beacon
  2024. * transmission time) in order to detect wether
  2025. * automatic TSF updates happened.
  2026. */
  2027. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2028. /* XXX: only if VEOL suppported */
  2029. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2030. sc->nexttbtt += sc->bintval;
  2031. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2032. "SWBA nexttbtt: %x hw_tu: %x "
  2033. "TSF: %llx\n",
  2034. sc->nexttbtt,
  2035. TSF_TO_TU(tsf),
  2036. (unsigned long long) tsf);
  2037. } else {
  2038. spin_lock(&sc->block);
  2039. ath5k_beacon_send(sc);
  2040. spin_unlock(&sc->block);
  2041. }
  2042. }
  2043. /********************\
  2044. * Interrupt handling *
  2045. \********************/
  2046. static int
  2047. ath5k_init(struct ath5k_softc *sc)
  2048. {
  2049. struct ath5k_hw *ah = sc->ah;
  2050. int ret, i;
  2051. mutex_lock(&sc->lock);
  2052. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2053. /*
  2054. * Stop anything previously setup. This is safe
  2055. * no matter this is the first time through or not.
  2056. */
  2057. ath5k_stop_locked(sc);
  2058. /*
  2059. * The basic interface to setting the hardware in a good
  2060. * state is ``reset''. On return the hardware is known to
  2061. * be powered up and with interrupts disabled. This must
  2062. * be followed by initialization of the appropriate bits
  2063. * and then setup of the interrupt mask.
  2064. */
  2065. sc->curchan = sc->hw->conf.channel;
  2066. sc->curband = &sc->sbands[sc->curchan->band];
  2067. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2068. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2069. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
  2070. ret = ath5k_reset(sc, NULL);
  2071. if (ret)
  2072. goto done;
  2073. ath5k_rfkill_hw_start(ah);
  2074. /*
  2075. * Reset the key cache since some parts do not reset the
  2076. * contents on initial power up or resume from suspend.
  2077. */
  2078. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2079. ath5k_hw_reset_key(ah, i);
  2080. /* Set ack to be sent at low bit-rates */
  2081. ath5k_hw_set_ack_bitrate_high(ah, false);
  2082. /* Set PHY calibration inteval */
  2083. ah->ah_cal_intval = ath5k_calinterval;
  2084. ret = 0;
  2085. done:
  2086. mmiowb();
  2087. mutex_unlock(&sc->lock);
  2088. return ret;
  2089. }
  2090. static int
  2091. ath5k_stop_locked(struct ath5k_softc *sc)
  2092. {
  2093. struct ath5k_hw *ah = sc->ah;
  2094. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2095. test_bit(ATH_STAT_INVALID, sc->status));
  2096. /*
  2097. * Shutdown the hardware and driver:
  2098. * stop output from above
  2099. * disable interrupts
  2100. * turn off timers
  2101. * turn off the radio
  2102. * clear transmit machinery
  2103. * clear receive machinery
  2104. * drain and release tx queues
  2105. * reclaim beacon resources
  2106. * power down hardware
  2107. *
  2108. * Note that some of this work is not possible if the
  2109. * hardware is gone (invalid).
  2110. */
  2111. ieee80211_stop_queues(sc->hw);
  2112. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2113. ath5k_led_off(sc);
  2114. ath5k_hw_set_imr(ah, 0);
  2115. synchronize_irq(sc->pdev->irq);
  2116. }
  2117. ath5k_txq_cleanup(sc);
  2118. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2119. ath5k_rx_stop(sc);
  2120. ath5k_hw_phy_disable(ah);
  2121. } else
  2122. sc->rxlink = NULL;
  2123. return 0;
  2124. }
  2125. /*
  2126. * Stop the device, grabbing the top-level lock to protect
  2127. * against concurrent entry through ath5k_init (which can happen
  2128. * if another thread does a system call and the thread doing the
  2129. * stop is preempted).
  2130. */
  2131. static int
  2132. ath5k_stop_hw(struct ath5k_softc *sc)
  2133. {
  2134. int ret;
  2135. mutex_lock(&sc->lock);
  2136. ret = ath5k_stop_locked(sc);
  2137. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2138. /*
  2139. * Don't set the card in full sleep mode!
  2140. *
  2141. * a) When the device is in this state it must be carefully
  2142. * woken up or references to registers in the PCI clock
  2143. * domain may freeze the bus (and system). This varies
  2144. * by chip and is mostly an issue with newer parts
  2145. * (madwifi sources mentioned srev >= 0x78) that go to
  2146. * sleep more quickly.
  2147. *
  2148. * b) On older chips full sleep results a weird behaviour
  2149. * during wakeup. I tested various cards with srev < 0x78
  2150. * and they don't wake up after module reload, a second
  2151. * module reload is needed to bring the card up again.
  2152. *
  2153. * Until we figure out what's going on don't enable
  2154. * full chip reset on any chip (this is what Legacy HAL
  2155. * and Sam's HAL do anyway). Instead Perform a full reset
  2156. * on the device (same as initial state after attach) and
  2157. * leave it idle (keep MAC/BB on warm reset) */
  2158. ret = ath5k_hw_on_hold(sc->ah);
  2159. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2160. "putting device to sleep\n");
  2161. }
  2162. ath5k_txbuf_free(sc, sc->bbuf);
  2163. mmiowb();
  2164. mutex_unlock(&sc->lock);
  2165. tasklet_kill(&sc->rxtq);
  2166. tasklet_kill(&sc->txtq);
  2167. tasklet_kill(&sc->restq);
  2168. tasklet_kill(&sc->calib);
  2169. tasklet_kill(&sc->beacontq);
  2170. ath5k_rfkill_hw_stop(sc->ah);
  2171. return ret;
  2172. }
  2173. static irqreturn_t
  2174. ath5k_intr(int irq, void *dev_id)
  2175. {
  2176. struct ath5k_softc *sc = dev_id;
  2177. struct ath5k_hw *ah = sc->ah;
  2178. enum ath5k_int status;
  2179. unsigned int counter = 1000;
  2180. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2181. !ath5k_hw_is_intr_pending(ah)))
  2182. return IRQ_NONE;
  2183. do {
  2184. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2185. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2186. status, sc->imask);
  2187. if (unlikely(status & AR5K_INT_FATAL)) {
  2188. /*
  2189. * Fatal errors are unrecoverable.
  2190. * Typically these are caused by DMA errors.
  2191. */
  2192. tasklet_schedule(&sc->restq);
  2193. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2194. tasklet_schedule(&sc->restq);
  2195. } else {
  2196. if (status & AR5K_INT_SWBA) {
  2197. tasklet_hi_schedule(&sc->beacontq);
  2198. }
  2199. if (status & AR5K_INT_RXEOL) {
  2200. /*
  2201. * NB: the hardware should re-read the link when
  2202. * RXE bit is written, but it doesn't work at
  2203. * least on older hardware revs.
  2204. */
  2205. sc->rxlink = NULL;
  2206. }
  2207. if (status & AR5K_INT_TXURN) {
  2208. /* bump tx trigger level */
  2209. ath5k_hw_update_tx_triglevel(ah, true);
  2210. }
  2211. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2212. tasklet_schedule(&sc->rxtq);
  2213. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2214. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2215. tasklet_schedule(&sc->txtq);
  2216. if (status & AR5K_INT_BMISS) {
  2217. /* TODO */
  2218. }
  2219. if (status & AR5K_INT_SWI) {
  2220. tasklet_schedule(&sc->calib);
  2221. }
  2222. if (status & AR5K_INT_MIB) {
  2223. /*
  2224. * These stats are also used for ANI i think
  2225. * so how about updating them more often ?
  2226. */
  2227. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2228. }
  2229. if (status & AR5K_INT_GPIO)
  2230. tasklet_schedule(&sc->rf_kill.toggleq);
  2231. }
  2232. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2233. if (unlikely(!counter))
  2234. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2235. ath5k_hw_calibration_poll(ah);
  2236. return IRQ_HANDLED;
  2237. }
  2238. static void
  2239. ath5k_tasklet_reset(unsigned long data)
  2240. {
  2241. struct ath5k_softc *sc = (void *)data;
  2242. ath5k_reset_wake(sc);
  2243. }
  2244. /*
  2245. * Periodically recalibrate the PHY to account
  2246. * for temperature/environment changes.
  2247. */
  2248. static void
  2249. ath5k_tasklet_calibrate(unsigned long data)
  2250. {
  2251. struct ath5k_softc *sc = (void *)data;
  2252. struct ath5k_hw *ah = sc->ah;
  2253. /* Only full calibration for now */
  2254. if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
  2255. return;
  2256. /* Stop queues so that calibration
  2257. * doesn't interfere with tx */
  2258. ieee80211_stop_queues(sc->hw);
  2259. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2260. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2261. sc->curchan->hw_value);
  2262. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2263. /*
  2264. * Rfgain is out of bounds, reset the chip
  2265. * to load new gain values.
  2266. */
  2267. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2268. ath5k_reset_wake(sc);
  2269. }
  2270. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2271. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2272. ieee80211_frequency_to_channel(
  2273. sc->curchan->center_freq));
  2274. ah->ah_swi_mask = 0;
  2275. /* Wake queues */
  2276. ieee80211_wake_queues(sc->hw);
  2277. }
  2278. /********************\
  2279. * Mac80211 functions *
  2280. \********************/
  2281. static int
  2282. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2283. {
  2284. struct ath5k_softc *sc = hw->priv;
  2285. return ath5k_tx_queue(hw, skb, sc->txq);
  2286. }
  2287. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2288. struct ath5k_txq *txq)
  2289. {
  2290. struct ath5k_softc *sc = hw->priv;
  2291. struct ath5k_buf *bf;
  2292. unsigned long flags;
  2293. int hdrlen;
  2294. int padsize;
  2295. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2296. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2297. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2298. /*
  2299. * the hardware expects the header padded to 4 byte boundaries
  2300. * if this is not the case we add the padding after the header
  2301. */
  2302. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2303. padsize = ath5k_pad_size(hdrlen);
  2304. if (padsize) {
  2305. if (skb_headroom(skb) < padsize) {
  2306. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2307. " headroom to pad %d\n", hdrlen, padsize);
  2308. goto drop_packet;
  2309. }
  2310. skb_push(skb, padsize);
  2311. memmove(skb->data, skb->data+padsize, hdrlen);
  2312. }
  2313. spin_lock_irqsave(&sc->txbuflock, flags);
  2314. if (list_empty(&sc->txbuf)) {
  2315. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2316. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2317. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2318. goto drop_packet;
  2319. }
  2320. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2321. list_del(&bf->list);
  2322. sc->txbuf_len--;
  2323. if (list_empty(&sc->txbuf))
  2324. ieee80211_stop_queues(hw);
  2325. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2326. bf->skb = skb;
  2327. if (ath5k_txbuf_setup(sc, bf, txq)) {
  2328. bf->skb = NULL;
  2329. spin_lock_irqsave(&sc->txbuflock, flags);
  2330. list_add_tail(&bf->list, &sc->txbuf);
  2331. sc->txbuf_len++;
  2332. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2333. goto drop_packet;
  2334. }
  2335. return NETDEV_TX_OK;
  2336. drop_packet:
  2337. dev_kfree_skb_any(skb);
  2338. return NETDEV_TX_OK;
  2339. }
  2340. /*
  2341. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2342. * and change to the given channel.
  2343. */
  2344. static int
  2345. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2346. {
  2347. struct ath5k_hw *ah = sc->ah;
  2348. int ret;
  2349. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2350. if (chan) {
  2351. ath5k_hw_set_imr(ah, 0);
  2352. ath5k_txq_cleanup(sc);
  2353. ath5k_rx_stop(sc);
  2354. sc->curchan = chan;
  2355. sc->curband = &sc->sbands[chan->band];
  2356. }
  2357. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2358. if (ret) {
  2359. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2360. goto err;
  2361. }
  2362. ret = ath5k_rx_start(sc);
  2363. if (ret) {
  2364. ATH5K_ERR(sc, "can't start recv logic\n");
  2365. goto err;
  2366. }
  2367. /*
  2368. * Change channels and update the h/w rate map if we're switching;
  2369. * e.g. 11a to 11b/g.
  2370. *
  2371. * We may be doing a reset in response to an ioctl that changes the
  2372. * channel so update any state that might change as a result.
  2373. *
  2374. * XXX needed?
  2375. */
  2376. /* ath5k_chan_change(sc, c); */
  2377. ath5k_beacon_config(sc);
  2378. /* intrs are enabled by ath5k_beacon_config */
  2379. return 0;
  2380. err:
  2381. return ret;
  2382. }
  2383. static int
  2384. ath5k_reset_wake(struct ath5k_softc *sc)
  2385. {
  2386. int ret;
  2387. ret = ath5k_reset(sc, sc->curchan);
  2388. if (!ret)
  2389. ieee80211_wake_queues(sc->hw);
  2390. return ret;
  2391. }
  2392. static int ath5k_start(struct ieee80211_hw *hw)
  2393. {
  2394. return ath5k_init(hw->priv);
  2395. }
  2396. static void ath5k_stop(struct ieee80211_hw *hw)
  2397. {
  2398. ath5k_stop_hw(hw->priv);
  2399. }
  2400. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2401. struct ieee80211_if_init_conf *conf)
  2402. {
  2403. struct ath5k_softc *sc = hw->priv;
  2404. int ret;
  2405. mutex_lock(&sc->lock);
  2406. if (sc->vif) {
  2407. ret = 0;
  2408. goto end;
  2409. }
  2410. sc->vif = conf->vif;
  2411. switch (conf->type) {
  2412. case NL80211_IFTYPE_AP:
  2413. case NL80211_IFTYPE_STATION:
  2414. case NL80211_IFTYPE_ADHOC:
  2415. case NL80211_IFTYPE_MESH_POINT:
  2416. case NL80211_IFTYPE_MONITOR:
  2417. sc->opmode = conf->type;
  2418. break;
  2419. default:
  2420. ret = -EOPNOTSUPP;
  2421. goto end;
  2422. }
  2423. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2424. ath5k_mode_setup(sc);
  2425. ret = 0;
  2426. end:
  2427. mutex_unlock(&sc->lock);
  2428. return ret;
  2429. }
  2430. static void
  2431. ath5k_remove_interface(struct ieee80211_hw *hw,
  2432. struct ieee80211_if_init_conf *conf)
  2433. {
  2434. struct ath5k_softc *sc = hw->priv;
  2435. u8 mac[ETH_ALEN] = {};
  2436. mutex_lock(&sc->lock);
  2437. if (sc->vif != conf->vif)
  2438. goto end;
  2439. ath5k_hw_set_lladdr(sc->ah, mac);
  2440. sc->vif = NULL;
  2441. end:
  2442. mutex_unlock(&sc->lock);
  2443. }
  2444. /*
  2445. * TODO: Phy disable/diversity etc
  2446. */
  2447. static int
  2448. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2449. {
  2450. struct ath5k_softc *sc = hw->priv;
  2451. struct ath5k_hw *ah = sc->ah;
  2452. struct ieee80211_conf *conf = &hw->conf;
  2453. int ret = 0;
  2454. mutex_lock(&sc->lock);
  2455. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2456. ret = ath5k_chan_set(sc, conf->channel);
  2457. if (ret < 0)
  2458. goto unlock;
  2459. }
  2460. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2461. (sc->power_level != conf->power_level)) {
  2462. sc->power_level = conf->power_level;
  2463. /* Half dB steps */
  2464. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2465. }
  2466. /* TODO:
  2467. * 1) Move this on config_interface and handle each case
  2468. * separately eg. when we have only one STA vif, use
  2469. * AR5K_ANTMODE_SINGLE_AP
  2470. *
  2471. * 2) Allow the user to change antenna mode eg. when only
  2472. * one antenna is present
  2473. *
  2474. * 3) Allow the user to set default/tx antenna when possible
  2475. *
  2476. * 4) Default mode should handle 90% of the cases, together
  2477. * with fixed a/b and single AP modes we should be able to
  2478. * handle 99%. Sectored modes are extreme cases and i still
  2479. * haven't found a usage for them. If we decide to support them,
  2480. * then we must allow the user to set how many tx antennas we
  2481. * have available
  2482. */
  2483. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2484. unlock:
  2485. mutex_unlock(&sc->lock);
  2486. return ret;
  2487. }
  2488. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2489. int mc_count, struct dev_addr_list *mclist)
  2490. {
  2491. u32 mfilt[2], val;
  2492. int i;
  2493. u8 pos;
  2494. mfilt[0] = 0;
  2495. mfilt[1] = 1;
  2496. for (i = 0; i < mc_count; i++) {
  2497. if (!mclist)
  2498. break;
  2499. /* calculate XOR of eight 6-bit values */
  2500. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2501. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2502. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2503. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2504. pos &= 0x3f;
  2505. mfilt[pos / 32] |= (1 << (pos % 32));
  2506. /* XXX: we might be able to just do this instead,
  2507. * but not sure, needs testing, if we do use this we'd
  2508. * neet to inform below to not reset the mcast */
  2509. /* ath5k_hw_set_mcast_filterindex(ah,
  2510. * mclist->dmi_addr[5]); */
  2511. mclist = mclist->next;
  2512. }
  2513. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2514. }
  2515. #define SUPPORTED_FIF_FLAGS \
  2516. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2517. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2518. FIF_BCN_PRBRESP_PROMISC
  2519. /*
  2520. * o always accept unicast, broadcast, and multicast traffic
  2521. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2522. * says it should be
  2523. * o maintain current state of phy ofdm or phy cck error reception.
  2524. * If the hardware detects any of these type of errors then
  2525. * ath5k_hw_get_rx_filter() will pass to us the respective
  2526. * hardware filters to be able to receive these type of frames.
  2527. * o probe request frames are accepted only when operating in
  2528. * hostap, adhoc, or monitor modes
  2529. * o enable promiscuous mode according to the interface state
  2530. * o accept beacons:
  2531. * - when operating in adhoc mode so the 802.11 layer creates
  2532. * node table entries for peers,
  2533. * - when operating in station mode for collecting rssi data when
  2534. * the station is otherwise quiet, or
  2535. * - when scanning
  2536. */
  2537. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2538. unsigned int changed_flags,
  2539. unsigned int *new_flags,
  2540. u64 multicast)
  2541. {
  2542. struct ath5k_softc *sc = hw->priv;
  2543. struct ath5k_hw *ah = sc->ah;
  2544. u32 mfilt[2], rfilt;
  2545. mutex_lock(&sc->lock);
  2546. mfilt[0] = multicast;
  2547. mfilt[1] = multicast >> 32;
  2548. /* Only deal with supported flags */
  2549. changed_flags &= SUPPORTED_FIF_FLAGS;
  2550. *new_flags &= SUPPORTED_FIF_FLAGS;
  2551. /* If HW detects any phy or radar errors, leave those filters on.
  2552. * Also, always enable Unicast, Broadcasts and Multicast
  2553. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2554. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2555. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2556. AR5K_RX_FILTER_MCAST);
  2557. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2558. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2559. rfilt |= AR5K_RX_FILTER_PROM;
  2560. __set_bit(ATH_STAT_PROMISC, sc->status);
  2561. } else {
  2562. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2563. }
  2564. }
  2565. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2566. if (*new_flags & FIF_ALLMULTI) {
  2567. mfilt[0] = ~0;
  2568. mfilt[1] = ~0;
  2569. }
  2570. /* This is the best we can do */
  2571. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2572. rfilt |= AR5K_RX_FILTER_PHYERR;
  2573. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2574. * and probes for any BSSID, this needs testing */
  2575. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2576. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2577. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2578. * set we should only pass on control frames for this
  2579. * station. This needs testing. I believe right now this
  2580. * enables *all* control frames, which is OK.. but
  2581. * but we should see if we can improve on granularity */
  2582. if (*new_flags & FIF_CONTROL)
  2583. rfilt |= AR5K_RX_FILTER_CONTROL;
  2584. /* Additional settings per mode -- this is per ath5k */
  2585. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2586. switch (sc->opmode) {
  2587. case NL80211_IFTYPE_MESH_POINT:
  2588. case NL80211_IFTYPE_MONITOR:
  2589. rfilt |= AR5K_RX_FILTER_CONTROL |
  2590. AR5K_RX_FILTER_BEACON |
  2591. AR5K_RX_FILTER_PROBEREQ |
  2592. AR5K_RX_FILTER_PROM;
  2593. break;
  2594. case NL80211_IFTYPE_AP:
  2595. case NL80211_IFTYPE_ADHOC:
  2596. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2597. AR5K_RX_FILTER_BEACON;
  2598. break;
  2599. case NL80211_IFTYPE_STATION:
  2600. if (sc->assoc)
  2601. rfilt |= AR5K_RX_FILTER_BEACON;
  2602. default:
  2603. break;
  2604. }
  2605. /* Set filters */
  2606. ath5k_hw_set_rx_filter(ah, rfilt);
  2607. /* Set multicast bits */
  2608. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2609. /* Set the cached hw filter flags, this will alter actually
  2610. * be set in HW */
  2611. sc->filter_flags = rfilt;
  2612. mutex_unlock(&sc->lock);
  2613. }
  2614. static int
  2615. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2616. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2617. struct ieee80211_key_conf *key)
  2618. {
  2619. struct ath5k_softc *sc = hw->priv;
  2620. int ret = 0;
  2621. if (modparam_nohwcrypt)
  2622. return -EOPNOTSUPP;
  2623. if (sc->opmode == NL80211_IFTYPE_AP)
  2624. return -EOPNOTSUPP;
  2625. switch (key->alg) {
  2626. case ALG_WEP:
  2627. case ALG_TKIP:
  2628. break;
  2629. case ALG_CCMP:
  2630. if (sc->ah->ah_aes_support)
  2631. break;
  2632. return -EOPNOTSUPP;
  2633. default:
  2634. WARN_ON(1);
  2635. return -EINVAL;
  2636. }
  2637. mutex_lock(&sc->lock);
  2638. switch (cmd) {
  2639. case SET_KEY:
  2640. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2641. sta ? sta->addr : NULL);
  2642. if (ret) {
  2643. ATH5K_ERR(sc, "can't set the key\n");
  2644. goto unlock;
  2645. }
  2646. __set_bit(key->keyidx, sc->keymap);
  2647. key->hw_key_idx = key->keyidx;
  2648. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2649. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2650. break;
  2651. case DISABLE_KEY:
  2652. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2653. __clear_bit(key->keyidx, sc->keymap);
  2654. break;
  2655. default:
  2656. ret = -EINVAL;
  2657. goto unlock;
  2658. }
  2659. unlock:
  2660. mmiowb();
  2661. mutex_unlock(&sc->lock);
  2662. return ret;
  2663. }
  2664. static int
  2665. ath5k_get_stats(struct ieee80211_hw *hw,
  2666. struct ieee80211_low_level_stats *stats)
  2667. {
  2668. struct ath5k_softc *sc = hw->priv;
  2669. struct ath5k_hw *ah = sc->ah;
  2670. /* Force update */
  2671. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2672. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2673. return 0;
  2674. }
  2675. static int
  2676. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2677. struct ieee80211_tx_queue_stats *stats)
  2678. {
  2679. struct ath5k_softc *sc = hw->priv;
  2680. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2681. return 0;
  2682. }
  2683. static u64
  2684. ath5k_get_tsf(struct ieee80211_hw *hw)
  2685. {
  2686. struct ath5k_softc *sc = hw->priv;
  2687. return ath5k_hw_get_tsf64(sc->ah);
  2688. }
  2689. static void
  2690. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2691. {
  2692. struct ath5k_softc *sc = hw->priv;
  2693. ath5k_hw_set_tsf64(sc->ah, tsf);
  2694. }
  2695. static void
  2696. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2697. {
  2698. struct ath5k_softc *sc = hw->priv;
  2699. /*
  2700. * in IBSS mode we need to update the beacon timers too.
  2701. * this will also reset the TSF if we call it with 0
  2702. */
  2703. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2704. ath5k_beacon_update_timers(sc, 0);
  2705. else
  2706. ath5k_hw_reset_tsf(sc->ah);
  2707. }
  2708. /*
  2709. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2710. * this is called only once at config_bss time, for AP we do it every
  2711. * SWBA interrupt so that the TIM will reflect buffered frames.
  2712. *
  2713. * Called with the beacon lock.
  2714. */
  2715. static int
  2716. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2717. {
  2718. int ret;
  2719. struct ath5k_softc *sc = hw->priv;
  2720. struct sk_buff *skb;
  2721. if (WARN_ON(!vif)) {
  2722. ret = -EINVAL;
  2723. goto out;
  2724. }
  2725. skb = ieee80211_beacon_get(hw, vif);
  2726. if (!skb) {
  2727. ret = -ENOMEM;
  2728. goto out;
  2729. }
  2730. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2731. ath5k_txbuf_free(sc, sc->bbuf);
  2732. sc->bbuf->skb = skb;
  2733. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2734. if (ret)
  2735. sc->bbuf->skb = NULL;
  2736. out:
  2737. return ret;
  2738. }
  2739. static void
  2740. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2741. {
  2742. struct ath5k_softc *sc = hw->priv;
  2743. struct ath5k_hw *ah = sc->ah;
  2744. u32 rfilt;
  2745. rfilt = ath5k_hw_get_rx_filter(ah);
  2746. if (enable)
  2747. rfilt |= AR5K_RX_FILTER_BEACON;
  2748. else
  2749. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2750. ath5k_hw_set_rx_filter(ah, rfilt);
  2751. sc->filter_flags = rfilt;
  2752. }
  2753. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2754. struct ieee80211_vif *vif,
  2755. struct ieee80211_bss_conf *bss_conf,
  2756. u32 changes)
  2757. {
  2758. struct ath5k_softc *sc = hw->priv;
  2759. struct ath5k_hw *ah = sc->ah;
  2760. struct ath_common *common = ath5k_hw_common(ah);
  2761. unsigned long flags;
  2762. mutex_lock(&sc->lock);
  2763. if (WARN_ON(sc->vif != vif))
  2764. goto unlock;
  2765. if (changes & BSS_CHANGED_BSSID) {
  2766. /* Cache for later use during resets */
  2767. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2768. common->curaid = 0;
  2769. ath5k_hw_set_associd(ah);
  2770. mmiowb();
  2771. }
  2772. if (changes & BSS_CHANGED_BEACON_INT)
  2773. sc->bintval = bss_conf->beacon_int;
  2774. if (changes & BSS_CHANGED_ASSOC) {
  2775. sc->assoc = bss_conf->assoc;
  2776. if (sc->opmode == NL80211_IFTYPE_STATION)
  2777. set_beacon_filter(hw, sc->assoc);
  2778. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2779. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2780. if (bss_conf->assoc) {
  2781. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2782. "Bss Info ASSOC %d, bssid: %pM\n",
  2783. bss_conf->aid, common->curbssid);
  2784. common->curaid = bss_conf->aid;
  2785. ath5k_hw_set_associd(ah);
  2786. /* Once ANI is available you would start it here */
  2787. }
  2788. }
  2789. if (changes & BSS_CHANGED_BEACON) {
  2790. spin_lock_irqsave(&sc->block, flags);
  2791. ath5k_beacon_update(hw, vif);
  2792. spin_unlock_irqrestore(&sc->block, flags);
  2793. }
  2794. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2795. sc->enable_beacon = bss_conf->enable_beacon;
  2796. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2797. BSS_CHANGED_BEACON_INT))
  2798. ath5k_beacon_config(sc);
  2799. unlock:
  2800. mutex_unlock(&sc->lock);
  2801. }
  2802. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2803. {
  2804. struct ath5k_softc *sc = hw->priv;
  2805. if (!sc->assoc)
  2806. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2807. }
  2808. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2809. {
  2810. struct ath5k_softc *sc = hw->priv;
  2811. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2812. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2813. }