dss.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <linux/platform_device.h>
  30. #include <video/omapdss.h>
  31. #include <plat/clock.h>
  32. #include "dss.h"
  33. #include "dss_features.h"
  34. #define DSS_SZ_REGS SZ_512
  35. struct dss_reg {
  36. u16 idx;
  37. };
  38. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  39. #define DSS_REVISION DSS_REG(0x0000)
  40. #define DSS_SYSCONFIG DSS_REG(0x0010)
  41. #define DSS_SYSSTATUS DSS_REG(0x0014)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  66. enum omap_dss_clk_source dispc_clk_source;
  67. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  68. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  69. } dss;
  70. static const char * const dss_generic_clk_source_names[] = {
  71. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  72. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  73. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  74. };
  75. static void dss_clk_enable_all_no_ctx(void);
  76. static void dss_clk_disable_all_no_ctx(void);
  77. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  78. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  79. static int _omap_dss_wait_reset(void);
  80. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  81. {
  82. __raw_writel(val, dss.base + idx.idx);
  83. }
  84. static inline u32 dss_read_reg(const struct dss_reg idx)
  85. {
  86. return __raw_readl(dss.base + idx.idx);
  87. }
  88. #define SR(reg) \
  89. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  90. #define RR(reg) \
  91. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  92. void dss_save_context(void)
  93. {
  94. if (cpu_is_omap24xx())
  95. return;
  96. SR(SYSCONFIG);
  97. SR(CONTROL);
  98. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  99. OMAP_DISPLAY_TYPE_SDI) {
  100. SR(SDI_CONTROL);
  101. SR(PLL_CONTROL);
  102. }
  103. }
  104. void dss_restore_context(void)
  105. {
  106. if (_omap_dss_wait_reset())
  107. DSSERR("DSS not coming out of reset after sleep\n");
  108. RR(SYSCONFIG);
  109. RR(CONTROL);
  110. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  111. OMAP_DISPLAY_TYPE_SDI) {
  112. RR(SDI_CONTROL);
  113. RR(PLL_CONTROL);
  114. }
  115. }
  116. #undef SR
  117. #undef RR
  118. void dss_sdi_init(u8 datapairs)
  119. {
  120. u32 l;
  121. BUG_ON(datapairs > 3 || datapairs < 1);
  122. l = dss_read_reg(DSS_SDI_CONTROL);
  123. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  124. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  125. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  126. dss_write_reg(DSS_SDI_CONTROL, l);
  127. l = dss_read_reg(DSS_PLL_CONTROL);
  128. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  129. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  130. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  131. dss_write_reg(DSS_PLL_CONTROL, l);
  132. }
  133. int dss_sdi_enable(void)
  134. {
  135. unsigned long timeout;
  136. dispc_pck_free_enable(1);
  137. /* Reset SDI PLL */
  138. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  139. udelay(1); /* wait 2x PCLK */
  140. /* Lock SDI PLL */
  141. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  142. /* Waiting for PLL lock request to complete */
  143. timeout = jiffies + msecs_to_jiffies(500);
  144. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  145. if (time_after_eq(jiffies, timeout)) {
  146. DSSERR("PLL lock request timed out\n");
  147. goto err1;
  148. }
  149. }
  150. /* Clearing PLL_GO bit */
  151. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  152. /* Waiting for PLL to lock */
  153. timeout = jiffies + msecs_to_jiffies(500);
  154. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  155. if (time_after_eq(jiffies, timeout)) {
  156. DSSERR("PLL lock timed out\n");
  157. goto err1;
  158. }
  159. }
  160. dispc_lcd_enable_signal(1);
  161. /* Waiting for SDI reset to complete */
  162. timeout = jiffies + msecs_to_jiffies(500);
  163. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  164. if (time_after_eq(jiffies, timeout)) {
  165. DSSERR("SDI reset timed out\n");
  166. goto err2;
  167. }
  168. }
  169. return 0;
  170. err2:
  171. dispc_lcd_enable_signal(0);
  172. err1:
  173. /* Reset SDI PLL */
  174. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  175. dispc_pck_free_enable(0);
  176. return -ETIMEDOUT;
  177. }
  178. void dss_sdi_disable(void)
  179. {
  180. dispc_lcd_enable_signal(0);
  181. dispc_pck_free_enable(0);
  182. /* Reset SDI PLL */
  183. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  184. }
  185. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  186. {
  187. return dss_generic_clk_source_names[clk_src];
  188. }
  189. void dss_dump_clocks(struct seq_file *s)
  190. {
  191. unsigned long dpll4_ck_rate;
  192. unsigned long dpll4_m4_ck_rate;
  193. const char *fclk_name, *fclk_real_name;
  194. unsigned long fclk_rate;
  195. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  196. seq_printf(s, "- DSS -\n");
  197. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  198. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  199. fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
  200. if (dss.dpll4_m4_ck) {
  201. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  202. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  203. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  204. if (cpu_is_omap3630() || cpu_is_omap44xx())
  205. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  206. fclk_name, fclk_real_name,
  207. dpll4_ck_rate,
  208. dpll4_ck_rate / dpll4_m4_ck_rate,
  209. fclk_rate);
  210. else
  211. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  212. fclk_name, fclk_real_name,
  213. dpll4_ck_rate,
  214. dpll4_ck_rate / dpll4_m4_ck_rate,
  215. fclk_rate);
  216. } else {
  217. seq_printf(s, "%s (%s) = %lu\n",
  218. fclk_name, fclk_real_name,
  219. fclk_rate);
  220. }
  221. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  222. }
  223. void dss_dump_regs(struct seq_file *s)
  224. {
  225. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  226. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  227. DUMPREG(DSS_REVISION);
  228. DUMPREG(DSS_SYSCONFIG);
  229. DUMPREG(DSS_SYSSTATUS);
  230. DUMPREG(DSS_CONTROL);
  231. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  232. OMAP_DISPLAY_TYPE_SDI) {
  233. DUMPREG(DSS_SDI_CONTROL);
  234. DUMPREG(DSS_PLL_CONTROL);
  235. DUMPREG(DSS_SDI_STATUS);
  236. }
  237. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  238. #undef DUMPREG
  239. }
  240. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  241. {
  242. struct platform_device *dsidev;
  243. int b;
  244. u8 start, end;
  245. switch (clk_src) {
  246. case OMAP_DSS_CLK_SRC_FCK:
  247. b = 0;
  248. break;
  249. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  250. b = 1;
  251. dsidev = dsi_get_dsidev_from_id(0);
  252. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  253. break;
  254. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  255. b = 2;
  256. dsidev = dsi_get_dsidev_from_id(1);
  257. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  258. break;
  259. default:
  260. BUG();
  261. }
  262. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  263. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  264. dss.dispc_clk_source = clk_src;
  265. }
  266. void dss_select_dsi_clk_source(int dsi_module,
  267. enum omap_dss_clk_source clk_src)
  268. {
  269. struct platform_device *dsidev;
  270. int b;
  271. switch (clk_src) {
  272. case OMAP_DSS_CLK_SRC_FCK:
  273. b = 0;
  274. break;
  275. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  276. BUG_ON(dsi_module != 0);
  277. b = 1;
  278. dsidev = dsi_get_dsidev_from_id(0);
  279. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  280. break;
  281. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  282. BUG_ON(dsi_module != 1);
  283. b = 1;
  284. dsidev = dsi_get_dsidev_from_id(1);
  285. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  286. break;
  287. default:
  288. BUG();
  289. }
  290. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  291. dss.dsi_clk_source[dsi_module] = clk_src;
  292. }
  293. void dss_select_lcd_clk_source(enum omap_channel channel,
  294. enum omap_dss_clk_source clk_src)
  295. {
  296. struct platform_device *dsidev;
  297. int b, ix, pos;
  298. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  299. return;
  300. switch (clk_src) {
  301. case OMAP_DSS_CLK_SRC_FCK:
  302. b = 0;
  303. break;
  304. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  305. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  306. b = 1;
  307. dsidev = dsi_get_dsidev_from_id(0);
  308. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  309. break;
  310. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  311. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  312. b = 1;
  313. dsidev = dsi_get_dsidev_from_id(1);
  314. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  315. break;
  316. default:
  317. BUG();
  318. }
  319. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  320. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  321. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  322. dss.lcd_clk_source[ix] = clk_src;
  323. }
  324. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  325. {
  326. return dss.dispc_clk_source;
  327. }
  328. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  329. {
  330. return dss.dsi_clk_source[dsi_module];
  331. }
  332. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  333. {
  334. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  335. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  336. return dss.lcd_clk_source[ix];
  337. } else {
  338. /* LCD_CLK source is the same as DISPC_FCLK source for
  339. * OMAP2 and OMAP3 */
  340. return dss.dispc_clk_source;
  341. }
  342. }
  343. /* calculate clock rates using dividers in cinfo */
  344. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  345. {
  346. if (dss.dpll4_m4_ck) {
  347. unsigned long prate;
  348. u16 fck_div_max = 16;
  349. if (cpu_is_omap3630() || cpu_is_omap44xx())
  350. fck_div_max = 32;
  351. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  352. return -EINVAL;
  353. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  354. cinfo->fck = prate / cinfo->fck_div;
  355. } else {
  356. if (cinfo->fck_div != 0)
  357. return -EINVAL;
  358. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  359. }
  360. return 0;
  361. }
  362. int dss_set_clock_div(struct dss_clock_info *cinfo)
  363. {
  364. if (dss.dpll4_m4_ck) {
  365. unsigned long prate;
  366. int r;
  367. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  368. DSSDBG("dpll4_m4 = %ld\n", prate);
  369. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  370. if (r)
  371. return r;
  372. } else {
  373. if (cinfo->fck_div != 0)
  374. return -EINVAL;
  375. }
  376. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  377. return 0;
  378. }
  379. int dss_get_clock_div(struct dss_clock_info *cinfo)
  380. {
  381. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  382. if (dss.dpll4_m4_ck) {
  383. unsigned long prate;
  384. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  385. if (cpu_is_omap3630() || cpu_is_omap44xx())
  386. cinfo->fck_div = prate / (cinfo->fck);
  387. else
  388. cinfo->fck_div = prate / (cinfo->fck / 2);
  389. } else {
  390. cinfo->fck_div = 0;
  391. }
  392. return 0;
  393. }
  394. unsigned long dss_get_dpll4_rate(void)
  395. {
  396. if (dss.dpll4_m4_ck)
  397. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  398. else
  399. return 0;
  400. }
  401. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  402. struct dss_clock_info *dss_cinfo,
  403. struct dispc_clock_info *dispc_cinfo)
  404. {
  405. unsigned long prate;
  406. struct dss_clock_info best_dss;
  407. struct dispc_clock_info best_dispc;
  408. unsigned long fck, max_dss_fck;
  409. u16 fck_div, fck_div_max = 16;
  410. int match = 0;
  411. int min_fck_per_pck;
  412. prate = dss_get_dpll4_rate();
  413. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  414. fck = dss_clk_get_rate(DSS_CLK_FCK);
  415. if (req_pck == dss.cache_req_pck &&
  416. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  417. dss.cache_dss_cinfo.fck == fck)) {
  418. DSSDBG("dispc clock info found from cache.\n");
  419. *dss_cinfo = dss.cache_dss_cinfo;
  420. *dispc_cinfo = dss.cache_dispc_cinfo;
  421. return 0;
  422. }
  423. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  424. if (min_fck_per_pck &&
  425. req_pck * min_fck_per_pck > max_dss_fck) {
  426. DSSERR("Requested pixel clock not possible with the current "
  427. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  428. "the constraint off.\n");
  429. min_fck_per_pck = 0;
  430. }
  431. retry:
  432. memset(&best_dss, 0, sizeof(best_dss));
  433. memset(&best_dispc, 0, sizeof(best_dispc));
  434. if (dss.dpll4_m4_ck == NULL) {
  435. struct dispc_clock_info cur_dispc;
  436. /* XXX can we change the clock on omap2? */
  437. fck = dss_clk_get_rate(DSS_CLK_FCK);
  438. fck_div = 1;
  439. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  440. match = 1;
  441. best_dss.fck = fck;
  442. best_dss.fck_div = fck_div;
  443. best_dispc = cur_dispc;
  444. goto found;
  445. } else {
  446. if (cpu_is_omap3630() || cpu_is_omap44xx())
  447. fck_div_max = 32;
  448. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  449. struct dispc_clock_info cur_dispc;
  450. if (fck_div_max == 32)
  451. fck = prate / fck_div;
  452. else
  453. fck = prate / fck_div * 2;
  454. if (fck > max_dss_fck)
  455. continue;
  456. if (min_fck_per_pck &&
  457. fck < req_pck * min_fck_per_pck)
  458. continue;
  459. match = 1;
  460. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  461. if (abs(cur_dispc.pck - req_pck) <
  462. abs(best_dispc.pck - req_pck)) {
  463. best_dss.fck = fck;
  464. best_dss.fck_div = fck_div;
  465. best_dispc = cur_dispc;
  466. if (cur_dispc.pck == req_pck)
  467. goto found;
  468. }
  469. }
  470. }
  471. found:
  472. if (!match) {
  473. if (min_fck_per_pck) {
  474. DSSERR("Could not find suitable clock settings.\n"
  475. "Turning FCK/PCK constraint off and"
  476. "trying again.\n");
  477. min_fck_per_pck = 0;
  478. goto retry;
  479. }
  480. DSSERR("Could not find suitable clock settings.\n");
  481. return -EINVAL;
  482. }
  483. if (dss_cinfo)
  484. *dss_cinfo = best_dss;
  485. if (dispc_cinfo)
  486. *dispc_cinfo = best_dispc;
  487. dss.cache_req_pck = req_pck;
  488. dss.cache_prate = prate;
  489. dss.cache_dss_cinfo = best_dss;
  490. dss.cache_dispc_cinfo = best_dispc;
  491. return 0;
  492. }
  493. static int _omap_dss_wait_reset(void)
  494. {
  495. int t = 0;
  496. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  497. if (++t > 1000) {
  498. DSSERR("soft reset failed\n");
  499. return -ENODEV;
  500. }
  501. udelay(1);
  502. }
  503. return 0;
  504. }
  505. static int _omap_dss_reset(void)
  506. {
  507. /* Soft reset */
  508. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  509. return _omap_dss_wait_reset();
  510. }
  511. void dss_set_venc_output(enum omap_dss_venc_type type)
  512. {
  513. int l = 0;
  514. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  515. l = 0;
  516. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  517. l = 1;
  518. else
  519. BUG();
  520. /* venc out selection. 0 = comp, 1 = svideo */
  521. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  522. }
  523. void dss_set_dac_pwrdn_bgz(bool enable)
  524. {
  525. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  526. }
  527. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  528. {
  529. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  530. }
  531. /* CONTEXT */
  532. static int dss_get_ctx_id(void)
  533. {
  534. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  535. int r;
  536. if (!pdata->board_data->get_last_off_on_transaction_id)
  537. return 0;
  538. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  539. if (r < 0) {
  540. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  541. "will force context restore\n");
  542. r = -1;
  543. }
  544. return r;
  545. }
  546. int dss_need_ctx_restore(void)
  547. {
  548. int id = dss_get_ctx_id();
  549. if (id < 0 || id != dss.ctx_id) {
  550. DSSDBG("ctx id %d -> id %d\n",
  551. dss.ctx_id, id);
  552. dss.ctx_id = id;
  553. return 1;
  554. } else {
  555. return 0;
  556. }
  557. }
  558. static void save_all_ctx(void)
  559. {
  560. DSSDBG("save context\n");
  561. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  562. dss_save_context();
  563. dispc_save_context();
  564. #ifdef CONFIG_OMAP2_DSS_DSI
  565. dsi_save_context();
  566. #endif
  567. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  568. }
  569. static void restore_all_ctx(void)
  570. {
  571. DSSDBG("restore context\n");
  572. dss_clk_enable_all_no_ctx();
  573. dss_restore_context();
  574. dispc_restore_context();
  575. #ifdef CONFIG_OMAP2_DSS_DSI
  576. dsi_restore_context();
  577. #endif
  578. dss_clk_disable_all_no_ctx();
  579. }
  580. static int dss_get_clock(struct clk **clock, const char *clk_name)
  581. {
  582. struct clk *clk;
  583. clk = clk_get(&dss.pdev->dev, clk_name);
  584. if (IS_ERR(clk)) {
  585. DSSERR("can't get clock %s", clk_name);
  586. return PTR_ERR(clk);
  587. }
  588. *clock = clk;
  589. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  590. return 0;
  591. }
  592. static int dss_get_clocks(void)
  593. {
  594. int r;
  595. struct clk *dpll4_m4_ck;
  596. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  597. dss.dss_ick = NULL;
  598. dss.dss_fck = NULL;
  599. dss.dss_sys_clk = NULL;
  600. dss.dss_tv_fck = NULL;
  601. dss.dss_video_fck = NULL;
  602. r = dss_get_clock(&dss.dss_ick, "ick");
  603. if (r)
  604. goto err;
  605. r = dss_get_clock(&dss.dss_fck, "fck");
  606. if (r)
  607. goto err;
  608. if (!pdata->opt_clock_available) {
  609. r = -ENODEV;
  610. goto err;
  611. }
  612. if (pdata->opt_clock_available("sys_clk")) {
  613. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  614. if (r)
  615. goto err;
  616. }
  617. if (pdata->opt_clock_available("tv_clk")) {
  618. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  619. if (r)
  620. goto err;
  621. }
  622. if (pdata->opt_clock_available("video_clk")) {
  623. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  624. if (r)
  625. goto err;
  626. }
  627. if (cpu_is_omap34xx()) {
  628. dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  629. if (IS_ERR(dpll4_m4_ck)) {
  630. DSSERR("Failed to get dpll4_m4_ck\n");
  631. r = PTR_ERR(dpll4_m4_ck);
  632. goto err;
  633. }
  634. } else if (cpu_is_omap44xx()) {
  635. dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
  636. if (IS_ERR(dpll4_m4_ck)) {
  637. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  638. r = PTR_ERR(dpll4_m4_ck);
  639. goto err;
  640. }
  641. } else { /* omap24xx */
  642. dpll4_m4_ck = NULL;
  643. }
  644. dss.dpll4_m4_ck = dpll4_m4_ck;
  645. return 0;
  646. err:
  647. if (dss.dss_ick)
  648. clk_put(dss.dss_ick);
  649. if (dss.dss_fck)
  650. clk_put(dss.dss_fck);
  651. if (dss.dss_sys_clk)
  652. clk_put(dss.dss_sys_clk);
  653. if (dss.dss_tv_fck)
  654. clk_put(dss.dss_tv_fck);
  655. if (dss.dss_video_fck)
  656. clk_put(dss.dss_video_fck);
  657. if (dss.dpll4_m4_ck)
  658. clk_put(dss.dpll4_m4_ck);
  659. return r;
  660. }
  661. static void dss_put_clocks(void)
  662. {
  663. if (dss.dpll4_m4_ck)
  664. clk_put(dss.dpll4_m4_ck);
  665. if (dss.dss_video_fck)
  666. clk_put(dss.dss_video_fck);
  667. if (dss.dss_tv_fck)
  668. clk_put(dss.dss_tv_fck);
  669. if (dss.dss_sys_clk)
  670. clk_put(dss.dss_sys_clk);
  671. clk_put(dss.dss_fck);
  672. clk_put(dss.dss_ick);
  673. }
  674. unsigned long dss_clk_get_rate(enum dss_clock clk)
  675. {
  676. switch (clk) {
  677. case DSS_CLK_ICK:
  678. return clk_get_rate(dss.dss_ick);
  679. case DSS_CLK_FCK:
  680. return clk_get_rate(dss.dss_fck);
  681. case DSS_CLK_SYSCK:
  682. return clk_get_rate(dss.dss_sys_clk);
  683. case DSS_CLK_TVFCK:
  684. return clk_get_rate(dss.dss_tv_fck);
  685. case DSS_CLK_VIDFCK:
  686. return clk_get_rate(dss.dss_video_fck);
  687. }
  688. BUG();
  689. return 0;
  690. }
  691. static unsigned count_clk_bits(enum dss_clock clks)
  692. {
  693. unsigned num_clks = 0;
  694. if (clks & DSS_CLK_ICK)
  695. ++num_clks;
  696. if (clks & DSS_CLK_FCK)
  697. ++num_clks;
  698. if (clks & DSS_CLK_SYSCK)
  699. ++num_clks;
  700. if (clks & DSS_CLK_TVFCK)
  701. ++num_clks;
  702. if (clks & DSS_CLK_VIDFCK)
  703. ++num_clks;
  704. return num_clks;
  705. }
  706. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  707. {
  708. unsigned num_clks = count_clk_bits(clks);
  709. if (clks & DSS_CLK_ICK)
  710. clk_enable(dss.dss_ick);
  711. if (clks & DSS_CLK_FCK)
  712. clk_enable(dss.dss_fck);
  713. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  714. clk_enable(dss.dss_sys_clk);
  715. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  716. clk_enable(dss.dss_tv_fck);
  717. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  718. clk_enable(dss.dss_video_fck);
  719. dss.num_clks_enabled += num_clks;
  720. }
  721. void dss_clk_enable(enum dss_clock clks)
  722. {
  723. bool check_ctx = dss.num_clks_enabled == 0;
  724. dss_clk_enable_no_ctx(clks);
  725. /*
  726. * HACK: On omap4 the registers may not be accessible right after
  727. * enabling the clocks. At some point this will be handled by
  728. * pm_runtime, but for the time begin this should make things work.
  729. */
  730. if (cpu_is_omap44xx() && check_ctx)
  731. udelay(10);
  732. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  733. restore_all_ctx();
  734. }
  735. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  736. {
  737. unsigned num_clks = count_clk_bits(clks);
  738. if (clks & DSS_CLK_ICK)
  739. clk_disable(dss.dss_ick);
  740. if (clks & DSS_CLK_FCK)
  741. clk_disable(dss.dss_fck);
  742. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  743. clk_disable(dss.dss_sys_clk);
  744. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  745. clk_disable(dss.dss_tv_fck);
  746. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  747. clk_disable(dss.dss_video_fck);
  748. dss.num_clks_enabled -= num_clks;
  749. }
  750. void dss_clk_disable(enum dss_clock clks)
  751. {
  752. if (cpu_is_omap34xx()) {
  753. unsigned num_clks = count_clk_bits(clks);
  754. BUG_ON(dss.num_clks_enabled < num_clks);
  755. if (dss.num_clks_enabled == num_clks)
  756. save_all_ctx();
  757. }
  758. dss_clk_disable_no_ctx(clks);
  759. }
  760. static void dss_clk_enable_all_no_ctx(void)
  761. {
  762. enum dss_clock clks;
  763. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  764. if (cpu_is_omap34xx())
  765. clks |= DSS_CLK_VIDFCK;
  766. dss_clk_enable_no_ctx(clks);
  767. }
  768. static void dss_clk_disable_all_no_ctx(void)
  769. {
  770. enum dss_clock clks;
  771. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  772. if (cpu_is_omap34xx())
  773. clks |= DSS_CLK_VIDFCK;
  774. dss_clk_disable_no_ctx(clks);
  775. }
  776. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  777. /* CLOCKS */
  778. static void core_dump_clocks(struct seq_file *s)
  779. {
  780. int i;
  781. struct clk *clocks[5] = {
  782. dss.dss_ick,
  783. dss.dss_fck,
  784. dss.dss_sys_clk,
  785. dss.dss_tv_fck,
  786. dss.dss_video_fck
  787. };
  788. const char *names[5] = {
  789. "ick",
  790. "fck",
  791. "sys_clk",
  792. "tv_fck",
  793. "video_fck"
  794. };
  795. seq_printf(s, "- CORE -\n");
  796. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  797. for (i = 0; i < 5; i++) {
  798. if (!clocks[i])
  799. continue;
  800. seq_printf(s, "%s (%s)%*s\t%lu\t%d\n",
  801. names[i],
  802. clocks[i]->name,
  803. 24 - strlen(names[i]) - strlen(clocks[i]->name),
  804. "",
  805. clk_get_rate(clocks[i]),
  806. clocks[i]->usecount);
  807. }
  808. }
  809. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  810. /* DEBUGFS */
  811. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  812. void dss_debug_dump_clocks(struct seq_file *s)
  813. {
  814. core_dump_clocks(s);
  815. dss_dump_clocks(s);
  816. dispc_dump_clocks(s);
  817. #ifdef CONFIG_OMAP2_DSS_DSI
  818. dsi_dump_clocks(s);
  819. #endif
  820. }
  821. #endif
  822. /* DSS HW IP initialisation */
  823. static int omap_dsshw_probe(struct platform_device *pdev)
  824. {
  825. struct resource *dss_mem;
  826. u32 rev;
  827. int r;
  828. dss.pdev = pdev;
  829. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  830. if (!dss_mem) {
  831. DSSERR("can't get IORESOURCE_MEM DSS\n");
  832. r = -EINVAL;
  833. goto err_ioremap;
  834. }
  835. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  836. if (!dss.base) {
  837. DSSERR("can't ioremap DSS\n");
  838. r = -ENOMEM;
  839. goto err_ioremap;
  840. }
  841. r = dss_get_clocks();
  842. if (r)
  843. goto err_clocks;
  844. dss_clk_enable_all_no_ctx();
  845. dss.ctx_id = dss_get_ctx_id();
  846. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  847. /* disable LCD and DIGIT output. This seems to fix the synclost
  848. * problem that we get, if the bootloader starts the DSS and
  849. * the kernel resets it */
  850. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  851. #ifdef CONFIG_OMAP2_DSS_SLEEP_BEFORE_RESET
  852. /* We need to wait here a bit, otherwise we sometimes start to
  853. * get synclost errors, and after that only power cycle will
  854. * restore DSS functionality. I have no idea why this happens.
  855. * And we have to wait _before_ resetting the DSS, but after
  856. * enabling clocks.
  857. *
  858. * This bug was at least present on OMAP3430. It's unknown
  859. * if it happens on OMAP2 or OMAP3630.
  860. */
  861. msleep(50);
  862. #endif
  863. _omap_dss_reset();
  864. /* autoidle */
  865. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  866. /* Select DPLL */
  867. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  868. #ifdef CONFIG_OMAP2_DSS_VENC
  869. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  870. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  871. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  872. #endif
  873. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  874. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  875. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  876. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  877. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  878. r = dpi_init();
  879. if (r) {
  880. DSSERR("Failed to initialize DPI\n");
  881. goto err_dpi;
  882. }
  883. r = sdi_init();
  884. if (r) {
  885. DSSERR("Failed to initialize SDI\n");
  886. goto err_sdi;
  887. }
  888. dss_save_context();
  889. rev = dss_read_reg(DSS_REVISION);
  890. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  891. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  892. dss_clk_disable_all_no_ctx();
  893. return 0;
  894. err_sdi:
  895. dpi_exit();
  896. err_dpi:
  897. dss_clk_disable_all_no_ctx();
  898. dss_put_clocks();
  899. err_clocks:
  900. iounmap(dss.base);
  901. err_ioremap:
  902. return r;
  903. }
  904. static int omap_dsshw_remove(struct platform_device *pdev)
  905. {
  906. dpi_exit();
  907. sdi_exit();
  908. iounmap(dss.base);
  909. /*
  910. * As part of hwmod changes, DSS is not the only controller of dss
  911. * clocks; hwmod framework itself will also enable clocks during hwmod
  912. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  913. * need to disable clocks if their usecounts > 1.
  914. */
  915. WARN_ON(dss.num_clks_enabled > 0);
  916. dss_put_clocks();
  917. return 0;
  918. }
  919. static struct platform_driver omap_dsshw_driver = {
  920. .probe = omap_dsshw_probe,
  921. .remove = omap_dsshw_remove,
  922. .driver = {
  923. .name = "omapdss_dss",
  924. .owner = THIS_MODULE,
  925. },
  926. };
  927. int dss_init_platform_driver(void)
  928. {
  929. return platform_driver_register(&omap_dsshw_driver);
  930. }
  931. void dss_uninit_platform_driver(void)
  932. {
  933. return platform_driver_unregister(&omap_dsshw_driver);
  934. }