qlcnic.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #define _QLCNIC_LINUX_MAJOR 5
  31. #define _QLCNIC_LINUX_MINOR 0
  32. #define _QLCNIC_LINUX_SUBVERSION 15
  33. #define QLCNIC_LINUX_VERSIONID "5.0.15"
  34. #define QLCNIC_DRV_IDC_VER 0x01
  35. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  36. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  37. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  38. #define _major(v) (((v) >> 24) & 0xff)
  39. #define _minor(v) (((v) >> 16) & 0xff)
  40. #define _build(v) ((v) & 0xffff)
  41. /* version in image has weird encoding:
  42. * 7:0 - major
  43. * 15:8 - minor
  44. * 31:16 - build (little endian)
  45. */
  46. #define QLCNIC_DECODE_VERSION(v) \
  47. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  48. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  49. #define QLCNIC_NUM_FLASH_SECTORS (64)
  50. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  51. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  52. * QLCNIC_FLASH_SECTOR_SIZE)
  53. #define RCV_DESC_RINGSIZE(rds_ring) \
  54. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  55. #define RCV_BUFF_RINGSIZE(rds_ring) \
  56. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  57. #define STATUS_DESC_RINGSIZE(sds_ring) \
  58. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  59. #define TX_BUFF_RINGSIZE(tx_ring) \
  60. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  61. #define TX_DESC_RINGSIZE(tx_ring) \
  62. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  63. #define QLCNIC_P3P_A0 0x50
  64. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  65. #define FIRST_PAGE_GROUP_START 0
  66. #define FIRST_PAGE_GROUP_END 0x100000
  67. #define P3P_MAX_MTU (9600)
  68. #define P3P_MIN_MTU (68)
  69. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  70. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  71. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  72. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  73. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  74. /* Opcodes to be used with the commands */
  75. #define TX_ETHER_PKT 0x01
  76. #define TX_TCP_PKT 0x02
  77. #define TX_UDP_PKT 0x03
  78. #define TX_IP_PKT 0x04
  79. #define TX_TCP_LSO 0x05
  80. #define TX_TCP_LSO6 0x06
  81. #define TX_TCPV6_PKT 0x0b
  82. #define TX_UDPV6_PKT 0x0c
  83. /* Tx defines */
  84. #define MAX_TSO_HEADER_DESC 2
  85. #define MGMT_CMD_DESC_RESV 4
  86. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  87. + MGMT_CMD_DESC_RESV)
  88. #define QLCNIC_MAX_TX_TIMEOUTS 2
  89. /*
  90. * Following are the states of the Phantom. Phantom will set them and
  91. * Host will read to check if the fields are correct.
  92. */
  93. #define PHAN_INITIALIZE_FAILED 0xffff
  94. #define PHAN_INITIALIZE_COMPLETE 0xff01
  95. /* Host writes the following to notify that it has done the init-handshake */
  96. #define PHAN_INITIALIZE_ACK 0xf00f
  97. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  98. #define NUM_RCV_DESC_RINGS 3
  99. #define NUM_STS_DESC_RINGS 4
  100. #define RCV_RING_NORMAL 0
  101. #define RCV_RING_JUMBO 1
  102. #define MIN_CMD_DESCRIPTORS 64
  103. #define MIN_RCV_DESCRIPTORS 64
  104. #define MIN_JUMBO_DESCRIPTORS 32
  105. #define MAX_CMD_DESCRIPTORS 1024
  106. #define MAX_RCV_DESCRIPTORS_1G 4096
  107. #define MAX_RCV_DESCRIPTORS_10G 8192
  108. #define MAX_RCV_DESCRIPTORS_VF 2048
  109. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  110. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  111. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  112. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  113. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  114. #define MAX_RDS_RINGS 2
  115. #define get_next_index(index, length) \
  116. (((index) + 1) & ((length) - 1))
  117. /*
  118. * Following data structures describe the descriptors that will be used.
  119. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  120. * we are doing LSO (above the 1500 size packet) only.
  121. */
  122. #define FLAGS_VLAN_TAGGED 0x10
  123. #define FLAGS_VLAN_OOB 0x40
  124. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  125. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  126. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  127. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  128. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  129. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  130. #define qlcnic_set_tx_port(_desc, _port) \
  131. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  132. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  133. ((_desc)->flags_opcode |= \
  134. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  135. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  136. ((_desc)->nfrags__length = \
  137. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  138. struct cmd_desc_type0 {
  139. u8 tcp_hdr_offset; /* For LSO only */
  140. u8 ip_hdr_offset; /* For LSO only */
  141. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  142. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  143. __le64 addr_buffer2;
  144. __le16 reference_handle;
  145. __le16 mss;
  146. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  147. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  148. __le16 conn_id; /* IPSec offoad only */
  149. __le64 addr_buffer3;
  150. __le64 addr_buffer1;
  151. __le16 buffer_length[4];
  152. __le64 addr_buffer4;
  153. u8 eth_addr[ETH_ALEN];
  154. __le16 vlan_TCI;
  155. } __attribute__ ((aligned(64)));
  156. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  157. struct rcv_desc {
  158. __le16 reference_handle;
  159. __le16 reserved;
  160. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  161. __le64 addr_buffer;
  162. } __packed;
  163. /* opcode field in status_desc */
  164. #define QLCNIC_SYN_OFFLOAD 0x03
  165. #define QLCNIC_RXPKT_DESC 0x04
  166. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  167. #define QLCNIC_RESPONSE_DESC 0x05
  168. #define QLCNIC_LRO_DESC 0x12
  169. /* for status field in status_desc */
  170. #define STATUS_CKSUM_LOOP 0
  171. #define STATUS_CKSUM_OK 2
  172. /* owner bits of status_desc */
  173. #define STATUS_OWNER_HOST (0x1ULL << 56)
  174. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  175. /* Status descriptor:
  176. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  177. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  178. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  179. */
  180. #define qlcnic_get_sts_port(sts_data) \
  181. ((sts_data) & 0x0F)
  182. #define qlcnic_get_sts_status(sts_data) \
  183. (((sts_data) >> 4) & 0x0F)
  184. #define qlcnic_get_sts_type(sts_data) \
  185. (((sts_data) >> 8) & 0x0F)
  186. #define qlcnic_get_sts_totallength(sts_data) \
  187. (((sts_data) >> 12) & 0xFFFF)
  188. #define qlcnic_get_sts_refhandle(sts_data) \
  189. (((sts_data) >> 28) & 0xFFFF)
  190. #define qlcnic_get_sts_prot(sts_data) \
  191. (((sts_data) >> 44) & 0x0F)
  192. #define qlcnic_get_sts_pkt_offset(sts_data) \
  193. (((sts_data) >> 48) & 0x1F)
  194. #define qlcnic_get_sts_desc_cnt(sts_data) \
  195. (((sts_data) >> 53) & 0x7)
  196. #define qlcnic_get_sts_opcode(sts_data) \
  197. (((sts_data) >> 58) & 0x03F)
  198. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  199. ((sts_data) & 0x0FFFF)
  200. #define qlcnic_get_lro_sts_length(sts_data) \
  201. (((sts_data) >> 16) & 0x0FFFF)
  202. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  203. (((sts_data) >> 32) & 0x0FF)
  204. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  205. (((sts_data) >> 40) & 0x0FF)
  206. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  207. (((sts_data) >> 48) & 0x1)
  208. #define qlcnic_get_lro_sts_type(sts_data) \
  209. (((sts_data) >> 49) & 0x7)
  210. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  211. (((sts_data) >> 52) & 0x1)
  212. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  213. ((sts_data) & 0x0FFFFFFFF)
  214. struct status_desc {
  215. __le64 status_desc_data[2];
  216. } __attribute__ ((aligned(16)));
  217. /* UNIFIED ROMIMAGE */
  218. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  219. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  220. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  221. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  222. /*Offsets */
  223. #define QLCNIC_UNI_CHIP_REV_OFF 10
  224. #define QLCNIC_UNI_FLAGS_OFF 11
  225. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  226. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  227. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  228. struct uni_table_desc{
  229. u32 findex;
  230. u32 num_entries;
  231. u32 entry_size;
  232. u32 reserved[5];
  233. };
  234. struct uni_data_desc{
  235. u32 findex;
  236. u32 size;
  237. u32 reserved[5];
  238. };
  239. /* Flash Defines and Structures */
  240. #define QLCNIC_FLT_LOCATION 0x3F1000
  241. #define QLCNIC_FW_IMAGE_REGION 0x74
  242. struct qlcnic_flt_header {
  243. u16 version;
  244. u16 len;
  245. u16 checksum;
  246. u16 reserved;
  247. };
  248. struct qlcnic_flt_entry {
  249. u8 region;
  250. u8 reserved0;
  251. u8 attrib;
  252. u8 reserved1;
  253. u32 size;
  254. u32 start_addr;
  255. u32 end_add;
  256. };
  257. /* Magic number to let user know flash is programmed */
  258. #define QLCNIC_BDINFO_MAGIC 0x12345678
  259. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  260. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  261. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  262. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  263. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  264. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  265. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  266. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  267. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  268. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  269. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  270. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  271. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  272. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  273. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  274. /* Flash memory map */
  275. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  276. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  277. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  278. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  279. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  280. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  281. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  282. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  283. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  284. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  285. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  286. #define QLCNIC_UNIFIED_ROMIMAGE 0
  287. #define QLCNIC_FLASH_ROMIMAGE 1
  288. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  289. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  290. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  291. extern char qlcnic_driver_name[];
  292. /* Number of status descriptors to handle per interrupt */
  293. #define MAX_STATUS_HANDLE (64)
  294. /*
  295. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  296. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  297. */
  298. struct qlcnic_skb_frag {
  299. u64 dma;
  300. u64 length;
  301. };
  302. /* Following defines are for the state of the buffers */
  303. #define QLCNIC_BUFFER_FREE 0
  304. #define QLCNIC_BUFFER_BUSY 1
  305. /*
  306. * There will be one qlcnic_buffer per skb packet. These will be
  307. * used to save the dma info for pci_unmap_page()
  308. */
  309. struct qlcnic_cmd_buffer {
  310. struct sk_buff *skb;
  311. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  312. u32 frag_count;
  313. };
  314. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  315. struct qlcnic_rx_buffer {
  316. u16 ref_handle;
  317. struct sk_buff *skb;
  318. struct list_head list;
  319. u64 dma;
  320. };
  321. /* Board types */
  322. #define QLCNIC_GBE 0x01
  323. #define QLCNIC_XGBE 0x02
  324. /*
  325. * One hardware_context{} per adapter
  326. * contains interrupt info as well shared hardware info.
  327. */
  328. struct qlcnic_hardware_context {
  329. void __iomem *pci_base0;
  330. void __iomem *ocm_win_crb;
  331. unsigned long pci_len0;
  332. rwlock_t crb_lock;
  333. struct mutex mem_lock;
  334. u8 revision_id;
  335. u8 pci_func;
  336. u8 linkup;
  337. u16 port_type;
  338. u16 board_type;
  339. };
  340. struct qlcnic_adapter_stats {
  341. u64 xmitcalled;
  342. u64 xmitfinished;
  343. u64 rxdropped;
  344. u64 txdropped;
  345. u64 csummed;
  346. u64 rx_pkts;
  347. u64 lro_pkts;
  348. u64 rxbytes;
  349. u64 txbytes;
  350. u64 lrobytes;
  351. u64 lso_frames;
  352. u64 xmit_on;
  353. u64 xmit_off;
  354. u64 skb_alloc_failure;
  355. u64 null_rxbuf;
  356. u64 rx_dma_map_error;
  357. u64 tx_dma_map_error;
  358. };
  359. /*
  360. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  361. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  362. */
  363. struct qlcnic_host_rds_ring {
  364. void __iomem *crb_rcv_producer;
  365. struct rcv_desc *desc_head;
  366. struct qlcnic_rx_buffer *rx_buf_arr;
  367. u32 num_desc;
  368. u32 producer;
  369. u32 dma_size;
  370. u32 skb_size;
  371. u32 flags;
  372. struct list_head free_list;
  373. spinlock_t lock;
  374. dma_addr_t phys_addr;
  375. } ____cacheline_internodealigned_in_smp;
  376. struct qlcnic_host_sds_ring {
  377. u32 consumer;
  378. u32 num_desc;
  379. void __iomem *crb_sts_consumer;
  380. struct status_desc *desc_head;
  381. struct qlcnic_adapter *adapter;
  382. struct napi_struct napi;
  383. struct list_head free_list[NUM_RCV_DESC_RINGS];
  384. void __iomem *crb_intr_mask;
  385. int irq;
  386. dma_addr_t phys_addr;
  387. char name[IFNAMSIZ+4];
  388. } ____cacheline_internodealigned_in_smp;
  389. struct qlcnic_host_tx_ring {
  390. u32 producer;
  391. u32 sw_consumer;
  392. u32 num_desc;
  393. void __iomem *crb_cmd_producer;
  394. struct cmd_desc_type0 *desc_head;
  395. struct qlcnic_cmd_buffer *cmd_buf_arr;
  396. __le32 *hw_consumer;
  397. dma_addr_t phys_addr;
  398. dma_addr_t hw_cons_phys_addr;
  399. struct netdev_queue *txq;
  400. } ____cacheline_internodealigned_in_smp;
  401. /*
  402. * Receive context. There is one such structure per instance of the
  403. * receive processing. Any state information that is relevant to
  404. * the receive, and is must be in this structure. The global data may be
  405. * present elsewhere.
  406. */
  407. struct qlcnic_recv_context {
  408. struct qlcnic_host_rds_ring *rds_rings;
  409. struct qlcnic_host_sds_ring *sds_rings;
  410. u32 state;
  411. u16 context_id;
  412. u16 virt_port;
  413. };
  414. /* HW context creation */
  415. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  416. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  417. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  418. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  419. /*
  420. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  421. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  422. */
  423. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  424. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  425. #define QLCNIC_CDRP_RSP_OK 0x00000001
  426. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  427. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  428. /*
  429. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  430. * the crb QLCNIC_CDRP_CRB_OFFSET.
  431. */
  432. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  433. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  434. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  435. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  436. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  437. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  438. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  439. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  440. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  441. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  442. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  443. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  444. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  445. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  446. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  447. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  448. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  449. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  450. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  451. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  452. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  453. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  454. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  455. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  456. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  457. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  458. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  459. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  460. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  461. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  462. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  463. #define QLCNIC_RCODE_SUCCESS 0
  464. #define QLCNIC_RCODE_TIMEOUT 17
  465. #define QLCNIC_DESTROY_CTX_RESET 0
  466. /*
  467. * Capabilities Announced
  468. */
  469. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  470. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  471. #define QLCNIC_CAP0_LSO (1 << 6)
  472. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  473. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  474. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  475. /*
  476. * Context state
  477. */
  478. #define QLCNIC_HOST_CTX_STATE_FREED 0
  479. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  480. /*
  481. * Rx context
  482. */
  483. struct qlcnic_hostrq_sds_ring {
  484. __le64 host_phys_addr; /* Ring base addr */
  485. __le32 ring_size; /* Ring entries */
  486. __le16 msi_index;
  487. __le16 rsvd; /* Padding */
  488. } __packed;
  489. struct qlcnic_hostrq_rds_ring {
  490. __le64 host_phys_addr; /* Ring base addr */
  491. __le64 buff_size; /* Packet buffer size */
  492. __le32 ring_size; /* Ring entries */
  493. __le32 ring_kind; /* Class of ring */
  494. } __packed;
  495. struct qlcnic_hostrq_rx_ctx {
  496. __le64 host_rsp_dma_addr; /* Response dma'd here */
  497. __le32 capabilities[4]; /* Flag bit vector */
  498. __le32 host_int_crb_mode; /* Interrupt crb usage */
  499. __le32 host_rds_crb_mode; /* RDS crb usage */
  500. /* These ring offsets are relative to data[0] below */
  501. __le32 rds_ring_offset; /* Offset to RDS config */
  502. __le32 sds_ring_offset; /* Offset to SDS config */
  503. __le16 num_rds_rings; /* Count of RDS rings */
  504. __le16 num_sds_rings; /* Count of SDS rings */
  505. __le16 valid_field_offset;
  506. u8 txrx_sds_binding;
  507. u8 msix_handler;
  508. u8 reserved[128]; /* reserve space for future expansion*/
  509. /* MUST BE 64-bit aligned.
  510. The following is packed:
  511. - N hostrq_rds_rings
  512. - N hostrq_sds_rings */
  513. char data[0];
  514. } __packed;
  515. struct qlcnic_cardrsp_rds_ring{
  516. __le32 host_producer_crb; /* Crb to use */
  517. __le32 rsvd1; /* Padding */
  518. } __packed;
  519. struct qlcnic_cardrsp_sds_ring {
  520. __le32 host_consumer_crb; /* Crb to use */
  521. __le32 interrupt_crb; /* Crb to use */
  522. } __packed;
  523. struct qlcnic_cardrsp_rx_ctx {
  524. /* These ring offsets are relative to data[0] below */
  525. __le32 rds_ring_offset; /* Offset to RDS config */
  526. __le32 sds_ring_offset; /* Offset to SDS config */
  527. __le32 host_ctx_state; /* Starting State */
  528. __le32 num_fn_per_port; /* How many PCI fn share the port */
  529. __le16 num_rds_rings; /* Count of RDS rings */
  530. __le16 num_sds_rings; /* Count of SDS rings */
  531. __le16 context_id; /* Handle for context */
  532. u8 phys_port; /* Physical id of port */
  533. u8 virt_port; /* Virtual/Logical id of port */
  534. u8 reserved[128]; /* save space for future expansion */
  535. /* MUST BE 64-bit aligned.
  536. The following is packed:
  537. - N cardrsp_rds_rings
  538. - N cardrs_sds_rings */
  539. char data[0];
  540. } __packed;
  541. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  542. (sizeof(HOSTRQ_RX) + \
  543. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  544. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  545. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  546. (sizeof(CARDRSP_RX) + \
  547. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  548. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  549. /*
  550. * Tx context
  551. */
  552. struct qlcnic_hostrq_cds_ring {
  553. __le64 host_phys_addr; /* Ring base addr */
  554. __le32 ring_size; /* Ring entries */
  555. __le32 rsvd; /* Padding */
  556. } __packed;
  557. struct qlcnic_hostrq_tx_ctx {
  558. __le64 host_rsp_dma_addr; /* Response dma'd here */
  559. __le64 cmd_cons_dma_addr; /* */
  560. __le64 dummy_dma_addr; /* */
  561. __le32 capabilities[4]; /* Flag bit vector */
  562. __le32 host_int_crb_mode; /* Interrupt crb usage */
  563. __le32 rsvd1; /* Padding */
  564. __le16 rsvd2; /* Padding */
  565. __le16 interrupt_ctl;
  566. __le16 msi_index;
  567. __le16 rsvd3; /* Padding */
  568. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  569. u8 reserved[128]; /* future expansion */
  570. } __packed;
  571. struct qlcnic_cardrsp_cds_ring {
  572. __le32 host_producer_crb; /* Crb to use */
  573. __le32 interrupt_crb; /* Crb to use */
  574. } __packed;
  575. struct qlcnic_cardrsp_tx_ctx {
  576. __le32 host_ctx_state; /* Starting state */
  577. __le16 context_id; /* Handle for context */
  578. u8 phys_port; /* Physical id of port */
  579. u8 virt_port; /* Virtual/Logical id of port */
  580. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  581. u8 reserved[128]; /* future expansion */
  582. } __packed;
  583. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  584. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  585. /* CRB */
  586. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  587. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  588. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  589. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  590. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  591. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  592. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  593. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  594. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  595. /* MAC */
  596. #define MC_COUNT_P3P 38
  597. #define QLCNIC_MAC_NOOP 0
  598. #define QLCNIC_MAC_ADD 1
  599. #define QLCNIC_MAC_DEL 2
  600. #define QLCNIC_MAC_VLAN_ADD 3
  601. #define QLCNIC_MAC_VLAN_DEL 4
  602. struct qlcnic_mac_list_s {
  603. struct list_head list;
  604. uint8_t mac_addr[ETH_ALEN+2];
  605. };
  606. /*
  607. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  608. * adjusted based on configured MTU.
  609. */
  610. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  611. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  612. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  613. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  614. #define QLCNIC_INTR_DEFAULT 0x04
  615. union qlcnic_nic_intr_coalesce_data {
  616. struct {
  617. u16 rx_packets;
  618. u16 rx_time_us;
  619. u16 tx_packets;
  620. u16 tx_time_us;
  621. } data;
  622. u64 word;
  623. };
  624. struct qlcnic_nic_intr_coalesce {
  625. u16 stats_time_us;
  626. u16 rate_sample_time;
  627. u16 flags;
  628. u16 rsvd_1;
  629. u32 low_threshold;
  630. u32 high_threshold;
  631. union qlcnic_nic_intr_coalesce_data normal;
  632. union qlcnic_nic_intr_coalesce_data low;
  633. union qlcnic_nic_intr_coalesce_data high;
  634. union qlcnic_nic_intr_coalesce_data irq;
  635. };
  636. #define QLCNIC_HOST_REQUEST 0x13
  637. #define QLCNIC_REQUEST 0x14
  638. #define QLCNIC_MAC_EVENT 0x1
  639. #define QLCNIC_IP_UP 2
  640. #define QLCNIC_IP_DOWN 3
  641. /*
  642. * Driver --> Firmware
  643. */
  644. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  645. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  646. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  647. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  648. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  649. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  650. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  651. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  652. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  653. /*
  654. * Firmware --> Driver
  655. */
  656. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  657. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  658. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  659. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  660. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  661. /* Capabilites received */
  662. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  663. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  664. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  665. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  666. /* module types */
  667. #define LINKEVENT_MODULE_NOT_PRESENT 1
  668. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  669. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  670. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  671. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  672. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  673. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  674. #define LINKEVENT_MODULE_TWINAX 8
  675. #define LINKSPEED_10GBPS 10000
  676. #define LINKSPEED_1GBPS 1000
  677. #define LINKSPEED_100MBPS 100
  678. #define LINKSPEED_10MBPS 10
  679. #define LINKSPEED_ENCODED_10MBPS 0
  680. #define LINKSPEED_ENCODED_100MBPS 1
  681. #define LINKSPEED_ENCODED_1GBPS 2
  682. #define LINKEVENT_AUTONEG_DISABLED 0
  683. #define LINKEVENT_AUTONEG_ENABLED 1
  684. #define LINKEVENT_HALF_DUPLEX 0
  685. #define LINKEVENT_FULL_DUPLEX 1
  686. #define LINKEVENT_LINKSPEED_MBPS 0
  687. #define LINKEVENT_LINKSPEED_ENCODED 1
  688. /* firmware response header:
  689. * 63:58 - message type
  690. * 57:56 - owner
  691. * 55:53 - desc count
  692. * 52:48 - reserved
  693. * 47:40 - completion id
  694. * 39:32 - opcode
  695. * 31:16 - error code
  696. * 15:00 - reserved
  697. */
  698. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  699. ((msg_hdr >> 32) & 0xFF)
  700. struct qlcnic_fw_msg {
  701. union {
  702. struct {
  703. u64 hdr;
  704. u64 body[7];
  705. };
  706. u64 words[8];
  707. };
  708. };
  709. struct qlcnic_nic_req {
  710. __le64 qhdr;
  711. __le64 req_hdr;
  712. __le64 words[6];
  713. } __packed;
  714. struct qlcnic_mac_req {
  715. u8 op;
  716. u8 tag;
  717. u8 mac_addr[6];
  718. };
  719. struct qlcnic_vlan_req {
  720. __le16 vlan_id;
  721. __le16 rsvd[3];
  722. } __packed;
  723. struct qlcnic_ipaddr {
  724. __be32 ipv4;
  725. __be32 ipv6[4];
  726. };
  727. #define QLCNIC_MSI_ENABLED 0x02
  728. #define QLCNIC_MSIX_ENABLED 0x04
  729. #define QLCNIC_LRO_ENABLED 0x08
  730. #define QLCNIC_LRO_DISABLED 0x00
  731. #define QLCNIC_BRIDGE_ENABLED 0X10
  732. #define QLCNIC_DIAG_ENABLED 0x20
  733. #define QLCNIC_ESWITCH_ENABLED 0x40
  734. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  735. #define QLCNIC_TAGGING_ENABLED 0x100
  736. #define QLCNIC_MACSPOOF 0x200
  737. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  738. #define QLCNIC_PROMISC_DISABLED 0x800
  739. #define QLCNIC_NEED_FLR 0x1000
  740. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  741. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  742. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  743. #define QLCNIC_MSIX_TBL_SPACE 8192
  744. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  745. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  746. #define QLCNIC_NETDEV_WEIGHT 128
  747. #define QLCNIC_ADAPTER_UP_MAGIC 777
  748. #define __QLCNIC_FW_ATTACHED 0
  749. #define __QLCNIC_DEV_UP 1
  750. #define __QLCNIC_RESETTING 2
  751. #define __QLCNIC_START_FW 4
  752. #define __QLCNIC_AER 5
  753. #define QLCNIC_INTERRUPT_TEST 1
  754. #define QLCNIC_LOOPBACK_TEST 2
  755. #define QLCNIC_LED_TEST 3
  756. #define QLCNIC_FILTER_AGE 80
  757. #define QLCNIC_READD_AGE 20
  758. #define QLCNIC_LB_MAX_FILTERS 64
  759. struct qlcnic_filter {
  760. struct hlist_node fnode;
  761. u8 faddr[ETH_ALEN];
  762. __le16 vlan_id;
  763. unsigned long ftime;
  764. };
  765. struct qlcnic_filter_hash {
  766. struct hlist_head *fhead;
  767. u8 fnum;
  768. u8 fmax;
  769. };
  770. struct qlcnic_adapter {
  771. struct qlcnic_hardware_context *ahw;
  772. struct qlcnic_recv_context *recv_ctx;
  773. struct qlcnic_host_tx_ring *tx_ring;
  774. struct net_device *netdev;
  775. struct pci_dev *pdev;
  776. unsigned long state;
  777. u32 flags;
  778. u16 num_txd;
  779. u16 num_rxd;
  780. u16 num_jumbo_rxd;
  781. u16 max_rxd;
  782. u16 max_jumbo_rxd;
  783. u8 max_rds_rings;
  784. u8 max_sds_rings;
  785. u8 msix_supported;
  786. u8 rx_csum;
  787. u8 portnum;
  788. u8 physical_port;
  789. u8 reset_context;
  790. u8 mc_enabled;
  791. u8 max_mc_count;
  792. u8 fw_wait_cnt;
  793. u8 fw_fail_cnt;
  794. u8 tx_timeo_cnt;
  795. u8 need_fw_reset;
  796. u8 has_link_events;
  797. u8 fw_type;
  798. u16 tx_context_id;
  799. u16 is_up;
  800. u16 link_speed;
  801. u16 link_duplex;
  802. u16 link_autoneg;
  803. u16 module_type;
  804. u16 op_mode;
  805. u16 switch_mode;
  806. u16 max_tx_ques;
  807. u16 max_rx_ques;
  808. u16 max_mtu;
  809. u16 pvid;
  810. u32 fw_hal_version;
  811. u32 capabilities;
  812. u32 irq;
  813. u32 temp;
  814. u32 int_vec_bit;
  815. u32 heartbeat;
  816. u8 max_mac_filters;
  817. u8 dev_state;
  818. u8 diag_test;
  819. u8 diag_cnt;
  820. u8 reset_ack_timeo;
  821. u8 dev_init_timeo;
  822. u16 msg_enable;
  823. u8 mac_addr[ETH_ALEN];
  824. u64 dev_rst_time;
  825. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  826. struct qlcnic_npar_info *npars;
  827. struct qlcnic_eswitch *eswitch;
  828. struct qlcnic_nic_template *nic_ops;
  829. struct qlcnic_adapter_stats stats;
  830. struct list_head mac_list;
  831. void __iomem *tgt_mask_reg;
  832. void __iomem *tgt_status_reg;
  833. void __iomem *crb_int_state_reg;
  834. void __iomem *isr_int_vec;
  835. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  836. struct delayed_work fw_work;
  837. struct qlcnic_nic_intr_coalesce coal;
  838. struct qlcnic_filter_hash fhash;
  839. spinlock_t tx_clean_lock;
  840. spinlock_t mac_learn_lock;
  841. __le32 file_prd_off; /*File fw product offset*/
  842. u32 fw_version;
  843. const struct firmware *fw;
  844. };
  845. struct qlcnic_info {
  846. __le16 pci_func;
  847. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  848. __le16 phys_port;
  849. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  850. __le32 capabilities;
  851. u8 max_mac_filters;
  852. u8 reserved1;
  853. __le16 max_mtu;
  854. __le16 max_tx_ques;
  855. __le16 max_rx_ques;
  856. __le16 min_tx_bw;
  857. __le16 max_tx_bw;
  858. u8 reserved2[104];
  859. } __packed;
  860. struct qlcnic_pci_info {
  861. __le16 id; /* pci function id */
  862. __le16 active; /* 1 = Enabled */
  863. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  864. __le16 default_port; /* default port number */
  865. __le16 tx_min_bw; /* Multiple of 100mbpc */
  866. __le16 tx_max_bw;
  867. __le16 reserved1[2];
  868. u8 mac[ETH_ALEN];
  869. u8 reserved2[106];
  870. } __packed;
  871. struct qlcnic_npar_info {
  872. u16 pvid;
  873. u16 min_bw;
  874. u16 max_bw;
  875. u8 phy_port;
  876. u8 type;
  877. u8 active;
  878. u8 enable_pm;
  879. u8 dest_npar;
  880. u8 discard_tagged;
  881. u8 mac_override;
  882. u8 mac_anti_spoof;
  883. u8 promisc_mode;
  884. u8 offload_flags;
  885. };
  886. struct qlcnic_eswitch {
  887. u8 port;
  888. u8 active_vports;
  889. u8 active_vlans;
  890. u8 active_ucast_filters;
  891. u8 max_ucast_filters;
  892. u8 max_active_vlans;
  893. u32 flags;
  894. #define QLCNIC_SWITCH_ENABLE BIT_1
  895. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  896. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  897. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  898. };
  899. /* Return codes for Error handling */
  900. #define QL_STATUS_INVALID_PARAM -1
  901. #define MAX_BW 100 /* % of link speed */
  902. #define MAX_VLAN_ID 4095
  903. #define MIN_VLAN_ID 2
  904. #define DEFAULT_MAC_LEARN 1
  905. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  906. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  907. struct qlcnic_pci_func_cfg {
  908. u16 func_type;
  909. u16 min_bw;
  910. u16 max_bw;
  911. u16 port_num;
  912. u8 pci_func;
  913. u8 func_state;
  914. u8 def_mac_addr[6];
  915. };
  916. struct qlcnic_npar_func_cfg {
  917. u32 fw_capab;
  918. u16 port_num;
  919. u16 min_bw;
  920. u16 max_bw;
  921. u16 max_tx_queues;
  922. u16 max_rx_queues;
  923. u8 pci_func;
  924. u8 op_mode;
  925. };
  926. struct qlcnic_pm_func_cfg {
  927. u8 pci_func;
  928. u8 action;
  929. u8 dest_npar;
  930. u8 reserved[5];
  931. };
  932. struct qlcnic_esw_func_cfg {
  933. u16 vlan_id;
  934. u8 op_mode;
  935. u8 op_type;
  936. u8 pci_func;
  937. u8 host_vlan_tag;
  938. u8 promisc_mode;
  939. u8 discard_tagged;
  940. u8 mac_override;
  941. u8 mac_anti_spoof;
  942. u8 offload_flags;
  943. u8 reserved[5];
  944. };
  945. #define QLCNIC_STATS_VERSION 1
  946. #define QLCNIC_STATS_PORT 1
  947. #define QLCNIC_STATS_ESWITCH 2
  948. #define QLCNIC_QUERY_RX_COUNTER 0
  949. #define QLCNIC_QUERY_TX_COUNTER 1
  950. #define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
  951. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  952. do { \
  953. if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
  954. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  955. (VAL1) = (VAL2); \
  956. else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
  957. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  958. (VAL1) += (VAL2); \
  959. } while (0)
  960. struct __qlcnic_esw_statistics {
  961. __le16 context_id;
  962. __le16 version;
  963. __le16 size;
  964. __le16 unused;
  965. __le64 unicast_frames;
  966. __le64 multicast_frames;
  967. __le64 broadcast_frames;
  968. __le64 dropped_frames;
  969. __le64 errors;
  970. __le64 local_frames;
  971. __le64 numbytes;
  972. __le64 rsvd[3];
  973. } __packed;
  974. struct qlcnic_esw_statistics {
  975. struct __qlcnic_esw_statistics rx;
  976. struct __qlcnic_esw_statistics tx;
  977. };
  978. int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
  979. int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
  980. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  981. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  982. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  983. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  984. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  985. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  986. #define ADDR_IN_RANGE(addr, low, high) \
  987. (((addr) < (high)) && ((addr) >= (low)))
  988. #define QLCRD32(adapter, off) \
  989. (qlcnic_hw_read_wx_2M(adapter, off))
  990. #define QLCWR32(adapter, off, val) \
  991. (qlcnic_hw_write_wx_2M(adapter, off, val))
  992. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  993. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  994. #define qlcnic_rom_lock(a) \
  995. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  996. #define qlcnic_rom_unlock(a) \
  997. qlcnic_pcie_sem_unlock((a), 2)
  998. #define qlcnic_phy_lock(a) \
  999. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1000. #define qlcnic_phy_unlock(a) \
  1001. qlcnic_pcie_sem_unlock((a), 3)
  1002. #define qlcnic_api_lock(a) \
  1003. qlcnic_pcie_sem_lock((a), 5, 0)
  1004. #define qlcnic_api_unlock(a) \
  1005. qlcnic_pcie_sem_unlock((a), 5)
  1006. #define qlcnic_sw_lock(a) \
  1007. qlcnic_pcie_sem_lock((a), 6, 0)
  1008. #define qlcnic_sw_unlock(a) \
  1009. qlcnic_pcie_sem_unlock((a), 6)
  1010. #define crb_win_lock(a) \
  1011. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1012. #define crb_win_unlock(a) \
  1013. qlcnic_pcie_sem_unlock((a), 7)
  1014. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1015. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1016. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1017. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1018. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1019. /* Functions from qlcnic_init.c */
  1020. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1021. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1022. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1023. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1024. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1025. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1026. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1027. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  1028. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1029. u8 *bytes, size_t size);
  1030. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1031. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1032. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1033. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1034. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1035. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1036. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1037. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1038. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1039. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1040. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1041. void qlcnic_watchdog_task(struct work_struct *work);
  1042. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1043. struct qlcnic_host_rds_ring *rds_ring);
  1044. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1045. void qlcnic_set_multi(struct net_device *netdev);
  1046. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1047. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1048. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1049. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1050. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1051. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1052. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1053. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1054. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1055. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1056. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1057. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1058. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1059. struct qlcnic_host_tx_ring *tx_ring);
  1060. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1061. /* Functions from qlcnic_main.c */
  1062. int qlcnic_reset_context(struct qlcnic_adapter *);
  1063. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1064. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  1065. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1066. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1067. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1068. /* Management functions */
  1069. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1070. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1071. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1072. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1073. /* eSwitch management functions */
  1074. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1075. struct qlcnic_esw_func_cfg *);
  1076. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1077. struct qlcnic_esw_func_cfg *);
  1078. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1079. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1080. struct __qlcnic_esw_statistics *);
  1081. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1082. struct __qlcnic_esw_statistics *);
  1083. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1084. extern int qlcnic_config_tso;
  1085. /*
  1086. * QLOGIC Board information
  1087. */
  1088. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1089. struct qlcnic_brdinfo {
  1090. unsigned short vendor;
  1091. unsigned short device;
  1092. unsigned short sub_vendor;
  1093. unsigned short sub_device;
  1094. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1095. };
  1096. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1097. {0x1077, 0x8020, 0x1077, 0x203,
  1098. "8200 Series Single Port 10GbE Converged Network Adapter "
  1099. "(TCP/IP Networking)"},
  1100. {0x1077, 0x8020, 0x1077, 0x207,
  1101. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1102. "(TCP/IP Networking)"},
  1103. {0x1077, 0x8020, 0x1077, 0x20b,
  1104. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1105. {0x1077, 0x8020, 0x1077, 0x20c,
  1106. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1107. {0x1077, 0x8020, 0x1077, 0x20f,
  1108. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1109. {0x1077, 0x8020, 0x103c, 0x3733,
  1110. "NC523SFP 10Gb 2-port Server Adapter"},
  1111. {0x1077, 0x8020, 0x103c, 0x3346,
  1112. "CN1000Q Dual Port Converged Network Adapter"},
  1113. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1114. };
  1115. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1116. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1117. {
  1118. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1119. return tx_ring->sw_consumer - tx_ring->producer;
  1120. else
  1121. return tx_ring->sw_consumer + tx_ring->num_desc -
  1122. tx_ring->producer;
  1123. }
  1124. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1125. struct qlcnic_nic_template {
  1126. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1127. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1128. int (*start_firmware) (struct qlcnic_adapter *);
  1129. };
  1130. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1131. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1132. printk(KERN_INFO "%s: %s: " _fmt, \
  1133. dev_name(&adapter->pdev->dev), \
  1134. __func__, ##_args); \
  1135. } while (0)
  1136. #endif /* __QLCNIC_H_ */