sky2.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.21"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static const struct pci_device_id sky2_id_table[] = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { 0 }
  123. };
  124. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  125. /* Avoid conditionals by using array */
  126. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  127. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  128. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  129. /* This driver supports yukon2 chipset only */
  130. static const char *yukon2_name[] = {
  131. "XL", /* 0xb3 */
  132. "EC Ultra", /* 0xb4 */
  133. "Extreme", /* 0xb5 */
  134. "EC", /* 0xb6 */
  135. "FE", /* 0xb7 */
  136. "FE+", /* 0xb8 */
  137. "Supreme", /* 0xb9 */
  138. };
  139. static void sky2_set_multicast(struct net_device *dev);
  140. /* Access to PHY via serial interconnect */
  141. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  142. {
  143. int i;
  144. gma_write16(hw, port, GM_SMI_DATA, val);
  145. gma_write16(hw, port, GM_SMI_CTRL,
  146. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  147. for (i = 0; i < PHY_RETRIES; i++) {
  148. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  149. if (ctrl == 0xffff)
  150. goto io_error;
  151. if (!(ctrl & GM_SMI_CT_BUSY))
  152. return 0;
  153. udelay(10);
  154. }
  155. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  156. return -ETIMEDOUT;
  157. io_error:
  158. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  159. return -EIO;
  160. }
  161. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  162. {
  163. int i;
  164. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  165. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  166. for (i = 0; i < PHY_RETRIES; i++) {
  167. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  168. if (ctrl == 0xffff)
  169. goto io_error;
  170. if (ctrl & GM_SMI_CT_RD_VAL) {
  171. *val = gma_read16(hw, port, GM_SMI_DATA);
  172. return 0;
  173. }
  174. udelay(10);
  175. }
  176. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  177. return -ETIMEDOUT;
  178. io_error:
  179. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  180. return -EIO;
  181. }
  182. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  183. {
  184. u16 v;
  185. __gm_phy_read(hw, port, reg, &v);
  186. return v;
  187. }
  188. static void sky2_power_on(struct sky2_hw *hw)
  189. {
  190. /* switch power to VCC (WA for VAUX problem) */
  191. sky2_write8(hw, B0_POWER_CTRL,
  192. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  193. /* disable Core Clock Division, */
  194. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  195. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  196. /* enable bits are inverted */
  197. sky2_write8(hw, B2_Y2_CLK_GATE,
  198. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  199. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  200. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  201. else
  202. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  203. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  204. u32 reg;
  205. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  206. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  207. /* set all bits to 0 except bits 15..12 and 8 */
  208. reg &= P_ASPM_CONTROL_MSK;
  209. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  210. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  211. /* set all bits to 0 except bits 28 & 27 */
  212. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  213. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  214. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  215. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  216. reg = sky2_read32(hw, B2_GP_IO);
  217. reg |= GLB_GPIO_STAT_RACE_DIS;
  218. sky2_write32(hw, B2_GP_IO, reg);
  219. sky2_read32(hw, B2_GP_IO);
  220. }
  221. }
  222. static void sky2_power_aux(struct sky2_hw *hw)
  223. {
  224. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  225. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  226. else
  227. /* enable bits are inverted */
  228. sky2_write8(hw, B2_Y2_CLK_GATE,
  229. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  230. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  231. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  232. /* switch power to VAUX */
  233. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  234. sky2_write8(hw, B0_POWER_CTRL,
  235. (PC_VAUX_ENA | PC_VCC_ENA |
  236. PC_VAUX_ON | PC_VCC_OFF));
  237. }
  238. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  239. {
  240. u16 reg;
  241. /* disable all GMAC IRQ's */
  242. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  244. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  247. reg = gma_read16(hw, port, GM_RX_CTRL);
  248. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  249. gma_write16(hw, port, GM_RX_CTRL, reg);
  250. }
  251. /* flow control to advertise bits */
  252. static const u16 copper_fc_adv[] = {
  253. [FC_NONE] = 0,
  254. [FC_TX] = PHY_M_AN_ASP,
  255. [FC_RX] = PHY_M_AN_PC,
  256. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  257. };
  258. /* flow control to advertise bits when using 1000BaseX */
  259. static const u16 fiber_fc_adv[] = {
  260. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  261. [FC_TX] = PHY_M_P_ASYM_MD_X,
  262. [FC_RX] = PHY_M_P_SYM_MD_X,
  263. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  264. };
  265. /* flow control to GMA disable bits */
  266. static const u16 gm_fc_disable[] = {
  267. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  268. [FC_TX] = GM_GPCR_FC_RX_DIS,
  269. [FC_RX] = GM_GPCR_FC_TX_DIS,
  270. [FC_BOTH] = 0,
  271. };
  272. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  273. {
  274. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  275. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  276. if (sky2->autoneg == AUTONEG_ENABLE &&
  277. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  278. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  279. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  280. PHY_M_EC_MAC_S_MSK);
  281. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  282. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  283. if (hw->chip_id == CHIP_ID_YUKON_EC)
  284. /* set downshift counter to 3x and enable downshift */
  285. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  286. else
  287. /* set master & slave downshift counter to 1x */
  288. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  289. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  290. }
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. if (sky2_is_copper(hw)) {
  293. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  294. /* enable automatic crossover */
  295. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  296. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  297. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  298. u16 spec;
  299. /* Enable Class A driver for FE+ A0 */
  300. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  301. spec |= PHY_M_FESC_SEL_CL_A;
  302. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  303. }
  304. } else {
  305. /* disable energy detect */
  306. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  307. /* enable automatic crossover */
  308. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  309. /* downshift on PHY 88E1112 and 88E1149 is changed */
  310. if (sky2->autoneg == AUTONEG_ENABLE
  311. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  312. /* set downshift counter to 3x and enable downshift */
  313. ctrl &= ~PHY_M_PC_DSC_MSK;
  314. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  315. }
  316. }
  317. } else {
  318. /* workaround for deviation #4.88 (CRC errors) */
  319. /* disable Automatic Crossover */
  320. ctrl &= ~PHY_M_PC_MDIX_MSK;
  321. }
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. /* special setup for PHY 88E1112 Fiber */
  324. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  325. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  326. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  328. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  329. ctrl &= ~PHY_M_MAC_MD_MSK;
  330. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  331. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  332. if (hw->pmd_type == 'P') {
  333. /* select page 1 to access Fiber registers */
  334. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  335. /* for SFP-module set SIGDET polarity to low */
  336. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  337. ctrl |= PHY_M_FIB_SIGD_POL;
  338. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  339. }
  340. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  341. }
  342. ctrl = PHY_CT_RESET;
  343. ct1000 = 0;
  344. adv = PHY_AN_CSMA;
  345. reg = 0;
  346. if (sky2->autoneg == AUTONEG_ENABLE) {
  347. if (sky2_is_copper(hw)) {
  348. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  349. ct1000 |= PHY_M_1000C_AFD;
  350. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  351. ct1000 |= PHY_M_1000C_AHD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Full)
  353. adv |= PHY_M_AN_100_FD;
  354. if (sky2->advertising & ADVERTISED_100baseT_Half)
  355. adv |= PHY_M_AN_100_HD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Full)
  357. adv |= PHY_M_AN_10_FD;
  358. if (sky2->advertising & ADVERTISED_10baseT_Half)
  359. adv |= PHY_M_AN_10_HD;
  360. adv |= copper_fc_adv[sky2->flow_mode];
  361. } else { /* special defines for FIBER (88E1040S only) */
  362. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  363. adv |= PHY_M_AN_1000X_AFD;
  364. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  365. adv |= PHY_M_AN_1000X_AHD;
  366. adv |= fiber_fc_adv[sky2->flow_mode];
  367. }
  368. /* Restart Auto-negotiation */
  369. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  370. } else {
  371. /* forced speed/duplex settings */
  372. ct1000 = PHY_M_1000C_MSE;
  373. /* Disable auto update for duplex flow control and speed */
  374. reg |= GM_GPCR_AU_ALL_DIS;
  375. switch (sky2->speed) {
  376. case SPEED_1000:
  377. ctrl |= PHY_CT_SP1000;
  378. reg |= GM_GPCR_SPEED_1000;
  379. break;
  380. case SPEED_100:
  381. ctrl |= PHY_CT_SP100;
  382. reg |= GM_GPCR_SPEED_100;
  383. break;
  384. }
  385. if (sky2->duplex == DUPLEX_FULL) {
  386. reg |= GM_GPCR_DUP_FULL;
  387. ctrl |= PHY_CT_DUP_MD;
  388. } else if (sky2->speed < SPEED_1000)
  389. sky2->flow_mode = FC_NONE;
  390. reg |= gm_fc_disable[sky2->flow_mode];
  391. /* Forward pause packets to GMAC? */
  392. if (sky2->flow_mode & FC_RX)
  393. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  394. else
  395. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  396. }
  397. gma_write16(hw, port, GM_GP_CTRL, reg);
  398. if (hw->flags & SKY2_HW_GIGABIT)
  399. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  400. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  401. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  402. /* Setup Phy LED's */
  403. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  404. ledover = 0;
  405. switch (hw->chip_id) {
  406. case CHIP_ID_YUKON_FE:
  407. /* on 88E3082 these bits are at 11..9 (shifted left) */
  408. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  409. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  410. /* delete ACT LED control bits */
  411. ctrl &= ~PHY_M_FELP_LED1_MSK;
  412. /* change ACT LED control to blink mode */
  413. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  414. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  415. break;
  416. case CHIP_ID_YUKON_FE_P:
  417. /* Enable Link Partner Next Page */
  418. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  419. ctrl |= PHY_M_PC_ENA_LIP_NP;
  420. /* disable Energy Detect and enable scrambler */
  421. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  422. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  423. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  424. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  425. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  426. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  427. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  428. break;
  429. case CHIP_ID_YUKON_XL:
  430. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  431. /* select page 3 to access LED control register */
  432. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  433. /* set LED Function Control register */
  434. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  435. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  436. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  437. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  438. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  439. /* set Polarity Control register */
  440. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  441. (PHY_M_POLC_LS1_P_MIX(4) |
  442. PHY_M_POLC_IS0_P_MIX(4) |
  443. PHY_M_POLC_LOS_CTRL(2) |
  444. PHY_M_POLC_INIT_CTRL(2) |
  445. PHY_M_POLC_STA1_CTRL(2) |
  446. PHY_M_POLC_STA0_CTRL(2)));
  447. /* restore page register */
  448. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  449. break;
  450. case CHIP_ID_YUKON_EC_U:
  451. case CHIP_ID_YUKON_EX:
  452. case CHIP_ID_YUKON_SUPR:
  453. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  454. /* select page 3 to access LED control register */
  455. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  456. /* set LED Function Control register */
  457. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  458. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  459. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  460. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  461. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  462. /* set Blink Rate in LED Timer Control Register */
  463. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  464. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  465. /* restore page register */
  466. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  467. break;
  468. default:
  469. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  470. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  471. /* turn off the Rx LED (LED_RX) */
  472. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  473. }
  474. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  475. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  476. /* apply fixes in PHY AFE */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  478. /* increase differential signal amplitude in 10BASE-T */
  479. gm_phy_write(hw, port, 0x18, 0xaa99);
  480. gm_phy_write(hw, port, 0x17, 0x2011);
  481. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  482. gm_phy_write(hw, port, 0x18, 0xa204);
  483. gm_phy_write(hw, port, 0x17, 0x2002);
  484. /* set page register to 0 */
  485. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  486. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  487. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  488. /* apply workaround for integrated resistors calibration */
  489. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  490. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  491. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  492. /* no effect on Yukon-XL */
  493. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  494. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  495. /* turn on 100 Mbps LED (LED_LINK100) */
  496. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  497. }
  498. if (ledover)
  499. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  500. }
  501. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  502. if (sky2->autoneg == AUTONEG_ENABLE)
  503. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  504. else
  505. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  506. }
  507. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  508. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  509. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  510. {
  511. u32 reg1;
  512. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  513. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  514. reg1 &= ~phy_power[port];
  515. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  516. reg1 |= coma_mode[port];
  517. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  518. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  519. sky2_pci_read32(hw, PCI_DEV_REG1);
  520. }
  521. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  522. {
  523. u32 reg1;
  524. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  525. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  526. reg1 |= phy_power[port];
  527. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  528. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  529. }
  530. /* Force a renegotiation */
  531. static void sky2_phy_reinit(struct sky2_port *sky2)
  532. {
  533. spin_lock_bh(&sky2->phy_lock);
  534. sky2_phy_init(sky2->hw, sky2->port);
  535. spin_unlock_bh(&sky2->phy_lock);
  536. }
  537. /* Put device in state to listen for Wake On Lan */
  538. static void sky2_wol_init(struct sky2_port *sky2)
  539. {
  540. struct sky2_hw *hw = sky2->hw;
  541. unsigned port = sky2->port;
  542. enum flow_control save_mode;
  543. u16 ctrl;
  544. u32 reg1;
  545. /* Bring hardware out of reset */
  546. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  547. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  548. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  549. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  550. /* Force to 10/100
  551. * sky2_reset will re-enable on resume
  552. */
  553. save_mode = sky2->flow_mode;
  554. ctrl = sky2->advertising;
  555. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  556. sky2->flow_mode = FC_NONE;
  557. spin_lock_bh(&sky2->phy_lock);
  558. sky2_phy_power_up(hw, port);
  559. sky2_phy_init(hw, port);
  560. spin_unlock_bh(&sky2->phy_lock);
  561. sky2->flow_mode = save_mode;
  562. sky2->advertising = ctrl;
  563. /* Set GMAC to no flow control and auto update for speed/duplex */
  564. gma_write16(hw, port, GM_GP_CTRL,
  565. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  566. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  567. /* Set WOL address */
  568. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  569. sky2->netdev->dev_addr, ETH_ALEN);
  570. /* Turn on appropriate WOL control bits */
  571. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  572. ctrl = 0;
  573. if (sky2->wol & WAKE_PHY)
  574. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  575. else
  576. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  577. if (sky2->wol & WAKE_MAGIC)
  578. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  579. else
  580. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  581. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  582. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  583. /* Turn on legacy PCI-Express PME mode */
  584. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  585. reg1 |= PCI_Y2_PME_LEGACY;
  586. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  587. /* block receiver */
  588. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  589. }
  590. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  591. {
  592. struct net_device *dev = hw->dev[port];
  593. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  594. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  595. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  596. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  597. /* Yukon-Extreme B0 and further Extreme devices */
  598. /* enable Store & Forward mode for TX */
  599. if (dev->mtu <= ETH_DATA_LEN)
  600. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  601. TX_JUMBO_DIS | TX_STFW_ENA);
  602. else
  603. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  604. TX_JUMBO_ENA| TX_STFW_ENA);
  605. } else {
  606. if (dev->mtu <= ETH_DATA_LEN)
  607. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  608. else {
  609. /* set Tx GMAC FIFO Almost Empty Threshold */
  610. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  611. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  612. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  613. /* Can't do offload because of lack of store/forward */
  614. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  615. }
  616. }
  617. }
  618. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  619. {
  620. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  621. u16 reg;
  622. u32 rx_reg;
  623. int i;
  624. const u8 *addr = hw->dev[port]->dev_addr;
  625. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  626. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  627. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  628. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  629. /* WA DEV_472 -- looks like crossed wires on port 2 */
  630. /* clear GMAC 1 Control reset */
  631. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  632. do {
  633. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  634. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  635. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  636. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  637. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  638. }
  639. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  640. /* Enable Transmit FIFO Underrun */
  641. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  642. spin_lock_bh(&sky2->phy_lock);
  643. sky2_phy_power_up(hw, port);
  644. sky2_phy_init(hw, port);
  645. spin_unlock_bh(&sky2->phy_lock);
  646. /* MIB clear */
  647. reg = gma_read16(hw, port, GM_PHY_ADDR);
  648. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  649. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  650. gma_read16(hw, port, i);
  651. gma_write16(hw, port, GM_PHY_ADDR, reg);
  652. /* transmit control */
  653. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  654. /* receive control reg: unicast + multicast + no FCS */
  655. gma_write16(hw, port, GM_RX_CTRL,
  656. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  657. /* transmit flow control */
  658. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  659. /* transmit parameter */
  660. gma_write16(hw, port, GM_TX_PARAM,
  661. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  662. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  663. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  664. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  665. /* serial mode register */
  666. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  667. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  668. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  669. reg |= GM_SMOD_JUMBO_ENA;
  670. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  671. /* virtual address for data */
  672. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  673. /* physical address: used for pause frames */
  674. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  675. /* ignore counter overflows */
  676. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  677. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  678. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  679. /* Configure Rx MAC FIFO */
  680. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  681. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  682. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  683. hw->chip_id == CHIP_ID_YUKON_FE_P)
  684. rx_reg |= GMF_RX_OVER_ON;
  685. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  686. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  687. /* Hardware errata - clear flush mask */
  688. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  689. } else {
  690. /* Flush Rx MAC FIFO on any flow control or error */
  691. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  692. }
  693. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  694. reg = RX_GMF_FL_THR_DEF + 1;
  695. /* Another magic mystery workaround from sk98lin */
  696. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  697. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  698. reg = 0x178;
  699. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  700. /* Configure Tx MAC FIFO */
  701. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  702. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  703. /* On chips without ram buffer, pause is controled by MAC level */
  704. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  705. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  706. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  707. sky2_set_tx_stfwd(hw, port);
  708. }
  709. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  710. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  711. /* disable dynamic watermark */
  712. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  713. reg &= ~TX_DYN_WM_ENA;
  714. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  715. }
  716. }
  717. /* Assign Ram Buffer allocation to queue */
  718. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  719. {
  720. u32 end;
  721. /* convert from K bytes to qwords used for hw register */
  722. start *= 1024/8;
  723. space *= 1024/8;
  724. end = start + space - 1;
  725. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  726. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  727. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  728. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  729. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  730. if (q == Q_R1 || q == Q_R2) {
  731. u32 tp = space - space/4;
  732. /* On receive queue's set the thresholds
  733. * give receiver priority when > 3/4 full
  734. * send pause when down to 2K
  735. */
  736. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  737. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  738. tp = space - 2048/8;
  739. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  740. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  741. } else {
  742. /* Enable store & forward on Tx queue's because
  743. * Tx FIFO is only 1K on Yukon
  744. */
  745. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  746. }
  747. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  748. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  749. }
  750. /* Setup Bus Memory Interface */
  751. static void sky2_qset(struct sky2_hw *hw, u16 q)
  752. {
  753. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  754. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  755. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  756. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  757. }
  758. /* Setup prefetch unit registers. This is the interface between
  759. * hardware and driver list elements
  760. */
  761. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  762. u64 addr, u32 last)
  763. {
  764. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  765. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  766. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  767. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  768. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  769. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  770. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  771. }
  772. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  773. {
  774. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  775. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  776. le->ctrl = 0;
  777. return le;
  778. }
  779. static void tx_init(struct sky2_port *sky2)
  780. {
  781. struct sky2_tx_le *le;
  782. sky2->tx_prod = sky2->tx_cons = 0;
  783. sky2->tx_tcpsum = 0;
  784. sky2->tx_last_mss = 0;
  785. le = get_tx_le(sky2);
  786. le->addr = 0;
  787. le->opcode = OP_ADDR64 | HW_OWNER;
  788. }
  789. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  790. struct sky2_tx_le *le)
  791. {
  792. return sky2->tx_ring + (le - sky2->tx_le);
  793. }
  794. /* Update chip's next pointer */
  795. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  796. {
  797. /* Make sure write' to descriptors are complete before we tell hardware */
  798. wmb();
  799. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  800. /* Synchronize I/O on since next processor may write to tail */
  801. mmiowb();
  802. }
  803. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  804. {
  805. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  806. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  807. le->ctrl = 0;
  808. return le;
  809. }
  810. /* Build description to hardware for one receive segment */
  811. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  812. dma_addr_t map, unsigned len)
  813. {
  814. struct sky2_rx_le *le;
  815. if (sizeof(dma_addr_t) > sizeof(u32)) {
  816. le = sky2_next_rx(sky2);
  817. le->addr = cpu_to_le32(upper_32_bits(map));
  818. le->opcode = OP_ADDR64 | HW_OWNER;
  819. }
  820. le = sky2_next_rx(sky2);
  821. le->addr = cpu_to_le32((u32) map);
  822. le->length = cpu_to_le16(len);
  823. le->opcode = op | HW_OWNER;
  824. }
  825. /* Build description to hardware for one possibly fragmented skb */
  826. static void sky2_rx_submit(struct sky2_port *sky2,
  827. const struct rx_ring_info *re)
  828. {
  829. int i;
  830. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  831. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  832. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  833. }
  834. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  835. unsigned size)
  836. {
  837. struct sk_buff *skb = re->skb;
  838. int i;
  839. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  840. pci_unmap_len_set(re, data_size, size);
  841. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  842. re->frag_addr[i] = pci_map_page(pdev,
  843. skb_shinfo(skb)->frags[i].page,
  844. skb_shinfo(skb)->frags[i].page_offset,
  845. skb_shinfo(skb)->frags[i].size,
  846. PCI_DMA_FROMDEVICE);
  847. }
  848. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  849. {
  850. struct sk_buff *skb = re->skb;
  851. int i;
  852. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  853. PCI_DMA_FROMDEVICE);
  854. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  855. pci_unmap_page(pdev, re->frag_addr[i],
  856. skb_shinfo(skb)->frags[i].size,
  857. PCI_DMA_FROMDEVICE);
  858. }
  859. /* Tell chip where to start receive checksum.
  860. * Actually has two checksums, but set both same to avoid possible byte
  861. * order problems.
  862. */
  863. static void rx_set_checksum(struct sky2_port *sky2)
  864. {
  865. struct sky2_rx_le *le = sky2_next_rx(sky2);
  866. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  867. le->ctrl = 0;
  868. le->opcode = OP_TCPSTART | HW_OWNER;
  869. sky2_write32(sky2->hw,
  870. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  871. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  872. }
  873. /*
  874. * The RX Stop command will not work for Yukon-2 if the BMU does not
  875. * reach the end of packet and since we can't make sure that we have
  876. * incoming data, we must reset the BMU while it is not doing a DMA
  877. * transfer. Since it is possible that the RX path is still active,
  878. * the RX RAM buffer will be stopped first, so any possible incoming
  879. * data will not trigger a DMA. After the RAM buffer is stopped, the
  880. * BMU is polled until any DMA in progress is ended and only then it
  881. * will be reset.
  882. */
  883. static void sky2_rx_stop(struct sky2_port *sky2)
  884. {
  885. struct sky2_hw *hw = sky2->hw;
  886. unsigned rxq = rxqaddr[sky2->port];
  887. int i;
  888. /* disable the RAM Buffer receive queue */
  889. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  890. for (i = 0; i < 0xffff; i++)
  891. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  892. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  893. goto stopped;
  894. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  895. sky2->netdev->name);
  896. stopped:
  897. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  898. /* reset the Rx prefetch unit */
  899. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  900. mmiowb();
  901. }
  902. /* Clean out receive buffer area, assumes receiver hardware stopped */
  903. static void sky2_rx_clean(struct sky2_port *sky2)
  904. {
  905. unsigned i;
  906. memset(sky2->rx_le, 0, RX_LE_BYTES);
  907. for (i = 0; i < sky2->rx_pending; i++) {
  908. struct rx_ring_info *re = sky2->rx_ring + i;
  909. if (re->skb) {
  910. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  911. kfree_skb(re->skb);
  912. re->skb = NULL;
  913. }
  914. }
  915. }
  916. /* Basic MII support */
  917. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  918. {
  919. struct mii_ioctl_data *data = if_mii(ifr);
  920. struct sky2_port *sky2 = netdev_priv(dev);
  921. struct sky2_hw *hw = sky2->hw;
  922. int err = -EOPNOTSUPP;
  923. if (!netif_running(dev))
  924. return -ENODEV; /* Phy still in reset */
  925. switch (cmd) {
  926. case SIOCGMIIPHY:
  927. data->phy_id = PHY_ADDR_MARV;
  928. /* fallthru */
  929. case SIOCGMIIREG: {
  930. u16 val = 0;
  931. spin_lock_bh(&sky2->phy_lock);
  932. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  933. spin_unlock_bh(&sky2->phy_lock);
  934. data->val_out = val;
  935. break;
  936. }
  937. case SIOCSMIIREG:
  938. if (!capable(CAP_NET_ADMIN))
  939. return -EPERM;
  940. spin_lock_bh(&sky2->phy_lock);
  941. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  942. data->val_in);
  943. spin_unlock_bh(&sky2->phy_lock);
  944. break;
  945. }
  946. return err;
  947. }
  948. #ifdef SKY2_VLAN_TAG_USED
  949. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  950. {
  951. if (onoff) {
  952. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  953. RX_VLAN_STRIP_ON);
  954. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  955. TX_VLAN_TAG_ON);
  956. } else {
  957. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  958. RX_VLAN_STRIP_OFF);
  959. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  960. TX_VLAN_TAG_OFF);
  961. }
  962. }
  963. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  964. {
  965. struct sky2_port *sky2 = netdev_priv(dev);
  966. struct sky2_hw *hw = sky2->hw;
  967. u16 port = sky2->port;
  968. netif_tx_lock_bh(dev);
  969. napi_disable(&hw->napi);
  970. sky2->vlgrp = grp;
  971. sky2_set_vlan_mode(hw, port, grp != NULL);
  972. sky2_read32(hw, B0_Y2_SP_LISR);
  973. napi_enable(&hw->napi);
  974. netif_tx_unlock_bh(dev);
  975. }
  976. #endif
  977. /*
  978. * Allocate an skb for receiving. If the MTU is large enough
  979. * make the skb non-linear with a fragment list of pages.
  980. */
  981. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  982. {
  983. struct sk_buff *skb;
  984. int i;
  985. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  986. unsigned char *start;
  987. /*
  988. * Workaround for a bug in FIFO that cause hang
  989. * if the FIFO if the receive buffer is not 64 byte aligned.
  990. * The buffer returned from netdev_alloc_skb is
  991. * aligned except if slab debugging is enabled.
  992. */
  993. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  994. if (!skb)
  995. goto nomem;
  996. start = PTR_ALIGN(skb->data, 8);
  997. skb_reserve(skb, start - skb->data);
  998. } else {
  999. skb = netdev_alloc_skb(sky2->netdev,
  1000. sky2->rx_data_size + NET_IP_ALIGN);
  1001. if (!skb)
  1002. goto nomem;
  1003. skb_reserve(skb, NET_IP_ALIGN);
  1004. }
  1005. for (i = 0; i < sky2->rx_nfrags; i++) {
  1006. struct page *page = alloc_page(GFP_ATOMIC);
  1007. if (!page)
  1008. goto free_partial;
  1009. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1010. }
  1011. return skb;
  1012. free_partial:
  1013. kfree_skb(skb);
  1014. nomem:
  1015. return NULL;
  1016. }
  1017. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1018. {
  1019. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1020. }
  1021. /*
  1022. * Allocate and setup receiver buffer pool.
  1023. * Normal case this ends up creating one list element for skb
  1024. * in the receive ring. Worst case if using large MTU and each
  1025. * allocation falls on a different 64 bit region, that results
  1026. * in 6 list elements per ring entry.
  1027. * One element is used for checksum enable/disable, and one
  1028. * extra to avoid wrap.
  1029. */
  1030. static int sky2_rx_start(struct sky2_port *sky2)
  1031. {
  1032. struct sky2_hw *hw = sky2->hw;
  1033. struct rx_ring_info *re;
  1034. unsigned rxq = rxqaddr[sky2->port];
  1035. unsigned i, size, thresh;
  1036. sky2->rx_put = sky2->rx_next = 0;
  1037. sky2_qset(hw, rxq);
  1038. /* On PCI express lowering the watermark gives better performance */
  1039. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1040. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1041. /* These chips have no ram buffer?
  1042. * MAC Rx RAM Read is controlled by hardware */
  1043. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1044. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1045. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1046. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1047. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1048. if (!(hw->flags & SKY2_HW_NEW_LE))
  1049. rx_set_checksum(sky2);
  1050. /* Space needed for frame data + headers rounded up */
  1051. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1052. /* Stopping point for hardware truncation */
  1053. thresh = (size - 8) / sizeof(u32);
  1054. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1055. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1056. /* Compute residue after pages */
  1057. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1058. /* Optimize to handle small packets and headers */
  1059. if (size < copybreak)
  1060. size = copybreak;
  1061. if (size < ETH_HLEN)
  1062. size = ETH_HLEN;
  1063. sky2->rx_data_size = size;
  1064. /* Fill Rx ring */
  1065. for (i = 0; i < sky2->rx_pending; i++) {
  1066. re = sky2->rx_ring + i;
  1067. re->skb = sky2_rx_alloc(sky2);
  1068. if (!re->skb)
  1069. goto nomem;
  1070. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1071. sky2_rx_submit(sky2, re);
  1072. }
  1073. /*
  1074. * The receiver hangs if it receives frames larger than the
  1075. * packet buffer. As a workaround, truncate oversize frames, but
  1076. * the register is limited to 9 bits, so if you do frames > 2052
  1077. * you better get the MTU right!
  1078. */
  1079. if (thresh > 0x1ff)
  1080. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1081. else {
  1082. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1083. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1084. }
  1085. /* Tell chip about available buffers */
  1086. sky2_rx_update(sky2, rxq);
  1087. return 0;
  1088. nomem:
  1089. sky2_rx_clean(sky2);
  1090. return -ENOMEM;
  1091. }
  1092. /* Bring up network interface. */
  1093. static int sky2_up(struct net_device *dev)
  1094. {
  1095. struct sky2_port *sky2 = netdev_priv(dev);
  1096. struct sky2_hw *hw = sky2->hw;
  1097. unsigned port = sky2->port;
  1098. u32 imask, ramsize;
  1099. int cap, err = -ENOMEM;
  1100. struct net_device *otherdev = hw->dev[sky2->port^1];
  1101. /*
  1102. * On dual port PCI-X card, there is an problem where status
  1103. * can be received out of order due to split transactions
  1104. */
  1105. if (otherdev && netif_running(otherdev) &&
  1106. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1107. u16 cmd;
  1108. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1109. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1110. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1111. }
  1112. if (netif_msg_ifup(sky2))
  1113. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1114. netif_carrier_off(dev);
  1115. /* must be power of 2 */
  1116. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1117. TX_RING_SIZE *
  1118. sizeof(struct sky2_tx_le),
  1119. &sky2->tx_le_map);
  1120. if (!sky2->tx_le)
  1121. goto err_out;
  1122. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1123. GFP_KERNEL);
  1124. if (!sky2->tx_ring)
  1125. goto err_out;
  1126. tx_init(sky2);
  1127. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1128. &sky2->rx_le_map);
  1129. if (!sky2->rx_le)
  1130. goto err_out;
  1131. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1132. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1133. GFP_KERNEL);
  1134. if (!sky2->rx_ring)
  1135. goto err_out;
  1136. sky2_mac_init(hw, port);
  1137. /* Register is number of 4K blocks on internal RAM buffer. */
  1138. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1139. if (ramsize > 0) {
  1140. u32 rxspace;
  1141. hw->flags |= SKY2_HW_RAM_BUFFER;
  1142. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1143. if (ramsize < 16)
  1144. rxspace = ramsize / 2;
  1145. else
  1146. rxspace = 8 + (2*(ramsize - 16))/3;
  1147. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1148. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1149. /* Make sure SyncQ is disabled */
  1150. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1151. RB_RST_SET);
  1152. }
  1153. sky2_qset(hw, txqaddr[port]);
  1154. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1155. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1156. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1157. /* Set almost empty threshold */
  1158. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1159. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1160. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1161. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1162. TX_RING_SIZE - 1);
  1163. #ifdef SKY2_VLAN_TAG_USED
  1164. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1165. #endif
  1166. err = sky2_rx_start(sky2);
  1167. if (err)
  1168. goto err_out;
  1169. /* Enable interrupts from phy/mac for port */
  1170. imask = sky2_read32(hw, B0_IMSK);
  1171. imask |= portirq_msk[port];
  1172. sky2_write32(hw, B0_IMSK, imask);
  1173. sky2_set_multicast(dev);
  1174. return 0;
  1175. err_out:
  1176. if (sky2->rx_le) {
  1177. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1178. sky2->rx_le, sky2->rx_le_map);
  1179. sky2->rx_le = NULL;
  1180. }
  1181. if (sky2->tx_le) {
  1182. pci_free_consistent(hw->pdev,
  1183. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1184. sky2->tx_le, sky2->tx_le_map);
  1185. sky2->tx_le = NULL;
  1186. }
  1187. kfree(sky2->tx_ring);
  1188. kfree(sky2->rx_ring);
  1189. sky2->tx_ring = NULL;
  1190. sky2->rx_ring = NULL;
  1191. return err;
  1192. }
  1193. /* Modular subtraction in ring */
  1194. static inline int tx_dist(unsigned tail, unsigned head)
  1195. {
  1196. return (head - tail) & (TX_RING_SIZE - 1);
  1197. }
  1198. /* Number of list elements available for next tx */
  1199. static inline int tx_avail(const struct sky2_port *sky2)
  1200. {
  1201. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1202. }
  1203. /* Estimate of number of transmit list elements required */
  1204. static unsigned tx_le_req(const struct sk_buff *skb)
  1205. {
  1206. unsigned count;
  1207. count = sizeof(dma_addr_t) / sizeof(u32);
  1208. count += skb_shinfo(skb)->nr_frags * count;
  1209. if (skb_is_gso(skb))
  1210. ++count;
  1211. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1212. ++count;
  1213. return count;
  1214. }
  1215. /*
  1216. * Put one packet in ring for transmit.
  1217. * A single packet can generate multiple list elements, and
  1218. * the number of ring elements will probably be less than the number
  1219. * of list elements used.
  1220. */
  1221. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1222. {
  1223. struct sky2_port *sky2 = netdev_priv(dev);
  1224. struct sky2_hw *hw = sky2->hw;
  1225. struct sky2_tx_le *le = NULL;
  1226. struct tx_ring_info *re;
  1227. unsigned i, len;
  1228. dma_addr_t mapping;
  1229. u16 mss;
  1230. u8 ctrl;
  1231. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1232. return NETDEV_TX_BUSY;
  1233. if (unlikely(netif_msg_tx_queued(sky2)))
  1234. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1235. dev->name, sky2->tx_prod, skb->len);
  1236. len = skb_headlen(skb);
  1237. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1238. /* Send high bits if needed */
  1239. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1240. le = get_tx_le(sky2);
  1241. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1242. le->opcode = OP_ADDR64 | HW_OWNER;
  1243. }
  1244. /* Check for TCP Segmentation Offload */
  1245. mss = skb_shinfo(skb)->gso_size;
  1246. if (mss != 0) {
  1247. if (!(hw->flags & SKY2_HW_NEW_LE))
  1248. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1249. if (mss != sky2->tx_last_mss) {
  1250. le = get_tx_le(sky2);
  1251. le->addr = cpu_to_le32(mss);
  1252. if (hw->flags & SKY2_HW_NEW_LE)
  1253. le->opcode = OP_MSS | HW_OWNER;
  1254. else
  1255. le->opcode = OP_LRGLEN | HW_OWNER;
  1256. sky2->tx_last_mss = mss;
  1257. }
  1258. }
  1259. ctrl = 0;
  1260. #ifdef SKY2_VLAN_TAG_USED
  1261. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1262. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1263. if (!le) {
  1264. le = get_tx_le(sky2);
  1265. le->addr = 0;
  1266. le->opcode = OP_VLAN|HW_OWNER;
  1267. } else
  1268. le->opcode |= OP_VLAN;
  1269. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1270. ctrl |= INS_VLAN;
  1271. }
  1272. #endif
  1273. /* Handle TCP checksum offload */
  1274. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1275. /* On Yukon EX (some versions) encoding change. */
  1276. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1277. ctrl |= CALSUM; /* auto checksum */
  1278. else {
  1279. const unsigned offset = skb_transport_offset(skb);
  1280. u32 tcpsum;
  1281. tcpsum = offset << 16; /* sum start */
  1282. tcpsum |= offset + skb->csum_offset; /* sum write */
  1283. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1284. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1285. ctrl |= UDPTCP;
  1286. if (tcpsum != sky2->tx_tcpsum) {
  1287. sky2->tx_tcpsum = tcpsum;
  1288. le = get_tx_le(sky2);
  1289. le->addr = cpu_to_le32(tcpsum);
  1290. le->length = 0; /* initial checksum value */
  1291. le->ctrl = 1; /* one packet */
  1292. le->opcode = OP_TCPLISW | HW_OWNER;
  1293. }
  1294. }
  1295. }
  1296. le = get_tx_le(sky2);
  1297. le->addr = cpu_to_le32((u32) mapping);
  1298. le->length = cpu_to_le16(len);
  1299. le->ctrl = ctrl;
  1300. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1301. re = tx_le_re(sky2, le);
  1302. re->skb = skb;
  1303. pci_unmap_addr_set(re, mapaddr, mapping);
  1304. pci_unmap_len_set(re, maplen, len);
  1305. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1306. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1307. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1308. frag->size, PCI_DMA_TODEVICE);
  1309. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1310. le = get_tx_le(sky2);
  1311. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1312. le->ctrl = 0;
  1313. le->opcode = OP_ADDR64 | HW_OWNER;
  1314. }
  1315. le = get_tx_le(sky2);
  1316. le->addr = cpu_to_le32((u32) mapping);
  1317. le->length = cpu_to_le16(frag->size);
  1318. le->ctrl = ctrl;
  1319. le->opcode = OP_BUFFER | HW_OWNER;
  1320. re = tx_le_re(sky2, le);
  1321. re->skb = skb;
  1322. pci_unmap_addr_set(re, mapaddr, mapping);
  1323. pci_unmap_len_set(re, maplen, frag->size);
  1324. }
  1325. le->ctrl |= EOP;
  1326. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1327. netif_stop_queue(dev);
  1328. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1329. dev->trans_start = jiffies;
  1330. return NETDEV_TX_OK;
  1331. }
  1332. /*
  1333. * Free ring elements from starting at tx_cons until "done"
  1334. *
  1335. * NB: the hardware will tell us about partial completion of multi-part
  1336. * buffers so make sure not to free skb to early.
  1337. */
  1338. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1339. {
  1340. struct net_device *dev = sky2->netdev;
  1341. struct pci_dev *pdev = sky2->hw->pdev;
  1342. unsigned idx;
  1343. BUG_ON(done >= TX_RING_SIZE);
  1344. for (idx = sky2->tx_cons; idx != done;
  1345. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1346. struct sky2_tx_le *le = sky2->tx_le + idx;
  1347. struct tx_ring_info *re = sky2->tx_ring + idx;
  1348. switch(le->opcode & ~HW_OWNER) {
  1349. case OP_LARGESEND:
  1350. case OP_PACKET:
  1351. pci_unmap_single(pdev,
  1352. pci_unmap_addr(re, mapaddr),
  1353. pci_unmap_len(re, maplen),
  1354. PCI_DMA_TODEVICE);
  1355. break;
  1356. case OP_BUFFER:
  1357. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1358. pci_unmap_len(re, maplen),
  1359. PCI_DMA_TODEVICE);
  1360. break;
  1361. }
  1362. if (le->ctrl & EOP) {
  1363. if (unlikely(netif_msg_tx_done(sky2)))
  1364. printk(KERN_DEBUG "%s: tx done %u\n",
  1365. dev->name, idx);
  1366. dev->stats.tx_packets++;
  1367. dev->stats.tx_bytes += re->skb->len;
  1368. dev_kfree_skb_any(re->skb);
  1369. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1370. }
  1371. }
  1372. sky2->tx_cons = idx;
  1373. smp_mb();
  1374. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1375. netif_wake_queue(dev);
  1376. }
  1377. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1378. static void sky2_tx_clean(struct net_device *dev)
  1379. {
  1380. struct sky2_port *sky2 = netdev_priv(dev);
  1381. netif_tx_lock_bh(dev);
  1382. sky2_tx_complete(sky2, sky2->tx_prod);
  1383. netif_tx_unlock_bh(dev);
  1384. }
  1385. /* Network shutdown */
  1386. static int sky2_down(struct net_device *dev)
  1387. {
  1388. struct sky2_port *sky2 = netdev_priv(dev);
  1389. struct sky2_hw *hw = sky2->hw;
  1390. unsigned port = sky2->port;
  1391. u16 ctrl;
  1392. u32 imask;
  1393. /* Never really got started! */
  1394. if (!sky2->tx_le)
  1395. return 0;
  1396. if (netif_msg_ifdown(sky2))
  1397. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1398. /* Stop more packets from being queued */
  1399. netif_stop_queue(dev);
  1400. /* Disable port IRQ */
  1401. imask = sky2_read32(hw, B0_IMSK);
  1402. imask &= ~portirq_msk[port];
  1403. sky2_write32(hw, B0_IMSK, imask);
  1404. synchronize_irq(hw->pdev->irq);
  1405. sky2_gmac_reset(hw, port);
  1406. /* Stop transmitter */
  1407. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1408. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1409. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1410. RB_RST_SET | RB_DIS_OP_MD);
  1411. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1412. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1413. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1414. /* Make sure no packets are pending */
  1415. napi_synchronize(&hw->napi);
  1416. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1417. /* Workaround shared GMAC reset */
  1418. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1419. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1420. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1421. /* Disable Force Sync bit and Enable Alloc bit */
  1422. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1423. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1424. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1425. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1426. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1427. /* Reset the PCI FIFO of the async Tx queue */
  1428. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1429. BMU_RST_SET | BMU_FIFO_RST);
  1430. /* Reset the Tx prefetch units */
  1431. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1432. PREF_UNIT_RST_SET);
  1433. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1434. sky2_rx_stop(sky2);
  1435. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1436. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1437. sky2_phy_power_down(hw, port);
  1438. netif_carrier_off(dev);
  1439. /* turn off LED's */
  1440. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1441. sky2_tx_clean(dev);
  1442. sky2_rx_clean(sky2);
  1443. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1444. sky2->rx_le, sky2->rx_le_map);
  1445. kfree(sky2->rx_ring);
  1446. pci_free_consistent(hw->pdev,
  1447. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1448. sky2->tx_le, sky2->tx_le_map);
  1449. kfree(sky2->tx_ring);
  1450. sky2->tx_le = NULL;
  1451. sky2->rx_le = NULL;
  1452. sky2->rx_ring = NULL;
  1453. sky2->tx_ring = NULL;
  1454. return 0;
  1455. }
  1456. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1457. {
  1458. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1459. return SPEED_1000;
  1460. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1461. if (aux & PHY_M_PS_SPEED_100)
  1462. return SPEED_100;
  1463. else
  1464. return SPEED_10;
  1465. }
  1466. switch (aux & PHY_M_PS_SPEED_MSK) {
  1467. case PHY_M_PS_SPEED_1000:
  1468. return SPEED_1000;
  1469. case PHY_M_PS_SPEED_100:
  1470. return SPEED_100;
  1471. default:
  1472. return SPEED_10;
  1473. }
  1474. }
  1475. static void sky2_link_up(struct sky2_port *sky2)
  1476. {
  1477. struct sky2_hw *hw = sky2->hw;
  1478. unsigned port = sky2->port;
  1479. u16 reg;
  1480. static const char *fc_name[] = {
  1481. [FC_NONE] = "none",
  1482. [FC_TX] = "tx",
  1483. [FC_RX] = "rx",
  1484. [FC_BOTH] = "both",
  1485. };
  1486. /* enable Rx/Tx */
  1487. reg = gma_read16(hw, port, GM_GP_CTRL);
  1488. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1489. gma_write16(hw, port, GM_GP_CTRL, reg);
  1490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1491. netif_carrier_on(sky2->netdev);
  1492. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1493. /* Turn on link LED */
  1494. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1495. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1496. if (netif_msg_link(sky2))
  1497. printk(KERN_INFO PFX
  1498. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1499. sky2->netdev->name, sky2->speed,
  1500. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1501. fc_name[sky2->flow_status]);
  1502. }
  1503. static void sky2_link_down(struct sky2_port *sky2)
  1504. {
  1505. struct sky2_hw *hw = sky2->hw;
  1506. unsigned port = sky2->port;
  1507. u16 reg;
  1508. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1509. reg = gma_read16(hw, port, GM_GP_CTRL);
  1510. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1511. gma_write16(hw, port, GM_GP_CTRL, reg);
  1512. netif_carrier_off(sky2->netdev);
  1513. /* Turn on link LED */
  1514. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1515. if (netif_msg_link(sky2))
  1516. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1517. sky2_phy_init(hw, port);
  1518. }
  1519. static enum flow_control sky2_flow(int rx, int tx)
  1520. {
  1521. if (rx)
  1522. return tx ? FC_BOTH : FC_RX;
  1523. else
  1524. return tx ? FC_TX : FC_NONE;
  1525. }
  1526. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1527. {
  1528. struct sky2_hw *hw = sky2->hw;
  1529. unsigned port = sky2->port;
  1530. u16 advert, lpa;
  1531. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1532. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1533. if (lpa & PHY_M_AN_RF) {
  1534. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1535. return -1;
  1536. }
  1537. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1538. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1539. sky2->netdev->name);
  1540. return -1;
  1541. }
  1542. sky2->speed = sky2_phy_speed(hw, aux);
  1543. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1544. /* Since the pause result bits seem to in different positions on
  1545. * different chips. look at registers.
  1546. */
  1547. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1548. /* Shift for bits in fiber PHY */
  1549. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1550. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1551. if (advert & ADVERTISE_1000XPAUSE)
  1552. advert |= ADVERTISE_PAUSE_CAP;
  1553. if (advert & ADVERTISE_1000XPSE_ASYM)
  1554. advert |= ADVERTISE_PAUSE_ASYM;
  1555. if (lpa & LPA_1000XPAUSE)
  1556. lpa |= LPA_PAUSE_CAP;
  1557. if (lpa & LPA_1000XPAUSE_ASYM)
  1558. lpa |= LPA_PAUSE_ASYM;
  1559. }
  1560. sky2->flow_status = FC_NONE;
  1561. if (advert & ADVERTISE_PAUSE_CAP) {
  1562. if (lpa & LPA_PAUSE_CAP)
  1563. sky2->flow_status = FC_BOTH;
  1564. else if (advert & ADVERTISE_PAUSE_ASYM)
  1565. sky2->flow_status = FC_RX;
  1566. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1567. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1568. sky2->flow_status = FC_TX;
  1569. }
  1570. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1571. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1572. sky2->flow_status = FC_NONE;
  1573. if (sky2->flow_status & FC_TX)
  1574. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1575. else
  1576. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1577. return 0;
  1578. }
  1579. /* Interrupt from PHY */
  1580. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1581. {
  1582. struct net_device *dev = hw->dev[port];
  1583. struct sky2_port *sky2 = netdev_priv(dev);
  1584. u16 istatus, phystat;
  1585. if (!netif_running(dev))
  1586. return;
  1587. spin_lock(&sky2->phy_lock);
  1588. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1589. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1590. if (netif_msg_intr(sky2))
  1591. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1592. sky2->netdev->name, istatus, phystat);
  1593. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1594. if (sky2_autoneg_done(sky2, phystat) == 0)
  1595. sky2_link_up(sky2);
  1596. goto out;
  1597. }
  1598. if (istatus & PHY_M_IS_LSP_CHANGE)
  1599. sky2->speed = sky2_phy_speed(hw, phystat);
  1600. if (istatus & PHY_M_IS_DUP_CHANGE)
  1601. sky2->duplex =
  1602. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1603. if (istatus & PHY_M_IS_LST_CHANGE) {
  1604. if (phystat & PHY_M_PS_LINK_UP)
  1605. sky2_link_up(sky2);
  1606. else
  1607. sky2_link_down(sky2);
  1608. }
  1609. out:
  1610. spin_unlock(&sky2->phy_lock);
  1611. }
  1612. /* Transmit timeout is only called if we are running, carrier is up
  1613. * and tx queue is full (stopped).
  1614. */
  1615. static void sky2_tx_timeout(struct net_device *dev)
  1616. {
  1617. struct sky2_port *sky2 = netdev_priv(dev);
  1618. struct sky2_hw *hw = sky2->hw;
  1619. if (netif_msg_timer(sky2))
  1620. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1621. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1622. dev->name, sky2->tx_cons, sky2->tx_prod,
  1623. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1624. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1625. /* can't restart safely under softirq */
  1626. schedule_work(&hw->restart_work);
  1627. }
  1628. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1629. {
  1630. struct sky2_port *sky2 = netdev_priv(dev);
  1631. struct sky2_hw *hw = sky2->hw;
  1632. unsigned port = sky2->port;
  1633. int err;
  1634. u16 ctl, mode;
  1635. u32 imask;
  1636. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1637. return -EINVAL;
  1638. if (new_mtu > ETH_DATA_LEN &&
  1639. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1640. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1641. return -EINVAL;
  1642. if (!netif_running(dev)) {
  1643. dev->mtu = new_mtu;
  1644. return 0;
  1645. }
  1646. imask = sky2_read32(hw, B0_IMSK);
  1647. sky2_write32(hw, B0_IMSK, 0);
  1648. dev->trans_start = jiffies; /* prevent tx timeout */
  1649. netif_stop_queue(dev);
  1650. napi_disable(&hw->napi);
  1651. synchronize_irq(hw->pdev->irq);
  1652. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1653. sky2_set_tx_stfwd(hw, port);
  1654. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1655. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1656. sky2_rx_stop(sky2);
  1657. sky2_rx_clean(sky2);
  1658. dev->mtu = new_mtu;
  1659. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1660. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1661. if (dev->mtu > ETH_DATA_LEN)
  1662. mode |= GM_SMOD_JUMBO_ENA;
  1663. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1664. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1665. err = sky2_rx_start(sky2);
  1666. sky2_write32(hw, B0_IMSK, imask);
  1667. sky2_read32(hw, B0_Y2_SP_LISR);
  1668. napi_enable(&hw->napi);
  1669. if (err)
  1670. dev_close(dev);
  1671. else {
  1672. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1673. netif_wake_queue(dev);
  1674. }
  1675. return err;
  1676. }
  1677. /* For small just reuse existing skb for next receive */
  1678. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1679. const struct rx_ring_info *re,
  1680. unsigned length)
  1681. {
  1682. struct sk_buff *skb;
  1683. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1684. if (likely(skb)) {
  1685. skb_reserve(skb, 2);
  1686. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1687. length, PCI_DMA_FROMDEVICE);
  1688. skb_copy_from_linear_data(re->skb, skb->data, length);
  1689. skb->ip_summed = re->skb->ip_summed;
  1690. skb->csum = re->skb->csum;
  1691. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1692. length, PCI_DMA_FROMDEVICE);
  1693. re->skb->ip_summed = CHECKSUM_NONE;
  1694. skb_put(skb, length);
  1695. }
  1696. return skb;
  1697. }
  1698. /* Adjust length of skb with fragments to match received data */
  1699. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1700. unsigned int length)
  1701. {
  1702. int i, num_frags;
  1703. unsigned int size;
  1704. /* put header into skb */
  1705. size = min(length, hdr_space);
  1706. skb->tail += size;
  1707. skb->len += size;
  1708. length -= size;
  1709. num_frags = skb_shinfo(skb)->nr_frags;
  1710. for (i = 0; i < num_frags; i++) {
  1711. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1712. if (length == 0) {
  1713. /* don't need this page */
  1714. __free_page(frag->page);
  1715. --skb_shinfo(skb)->nr_frags;
  1716. } else {
  1717. size = min(length, (unsigned) PAGE_SIZE);
  1718. frag->size = size;
  1719. skb->data_len += size;
  1720. skb->truesize += size;
  1721. skb->len += size;
  1722. length -= size;
  1723. }
  1724. }
  1725. }
  1726. /* Normal packet - take skb from ring element and put in a new one */
  1727. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1728. struct rx_ring_info *re,
  1729. unsigned int length)
  1730. {
  1731. struct sk_buff *skb, *nskb;
  1732. unsigned hdr_space = sky2->rx_data_size;
  1733. /* Don't be tricky about reusing pages (yet) */
  1734. nskb = sky2_rx_alloc(sky2);
  1735. if (unlikely(!nskb))
  1736. return NULL;
  1737. skb = re->skb;
  1738. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1739. prefetch(skb->data);
  1740. re->skb = nskb;
  1741. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1742. if (skb_shinfo(skb)->nr_frags)
  1743. skb_put_frags(skb, hdr_space, length);
  1744. else
  1745. skb_put(skb, length);
  1746. return skb;
  1747. }
  1748. /*
  1749. * Receive one packet.
  1750. * For larger packets, get new buffer.
  1751. */
  1752. static struct sk_buff *sky2_receive(struct net_device *dev,
  1753. u16 length, u32 status)
  1754. {
  1755. struct sky2_port *sky2 = netdev_priv(dev);
  1756. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1757. struct sk_buff *skb = NULL;
  1758. u16 count = (status & GMR_FS_LEN) >> 16;
  1759. #ifdef SKY2_VLAN_TAG_USED
  1760. /* Account for vlan tag */
  1761. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1762. count -= VLAN_HLEN;
  1763. #endif
  1764. if (unlikely(netif_msg_rx_status(sky2)))
  1765. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1766. dev->name, sky2->rx_next, status, length);
  1767. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1768. prefetch(sky2->rx_ring + sky2->rx_next);
  1769. /* This chip has hardware problems that generates bogus status.
  1770. * So do only marginal checking and expect higher level protocols
  1771. * to handle crap frames.
  1772. */
  1773. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1774. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1775. length != count)
  1776. goto okay;
  1777. if (status & GMR_FS_ANY_ERR)
  1778. goto error;
  1779. if (!(status & GMR_FS_RX_OK))
  1780. goto resubmit;
  1781. /* if length reported by DMA does not match PHY, packet was truncated */
  1782. if (length != count)
  1783. goto len_error;
  1784. okay:
  1785. if (length < copybreak)
  1786. skb = receive_copy(sky2, re, length);
  1787. else
  1788. skb = receive_new(sky2, re, length);
  1789. resubmit:
  1790. sky2_rx_submit(sky2, re);
  1791. return skb;
  1792. len_error:
  1793. /* Truncation of overlength packets
  1794. causes PHY length to not match MAC length */
  1795. ++dev->stats.rx_length_errors;
  1796. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1797. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1798. dev->name, status, length);
  1799. goto resubmit;
  1800. error:
  1801. ++dev->stats.rx_errors;
  1802. if (status & GMR_FS_RX_FF_OV) {
  1803. dev->stats.rx_over_errors++;
  1804. goto resubmit;
  1805. }
  1806. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1807. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1808. dev->name, status, length);
  1809. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1810. dev->stats.rx_length_errors++;
  1811. if (status & GMR_FS_FRAGMENT)
  1812. dev->stats.rx_frame_errors++;
  1813. if (status & GMR_FS_CRC_ERR)
  1814. dev->stats.rx_crc_errors++;
  1815. goto resubmit;
  1816. }
  1817. /* Transmit complete */
  1818. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1819. {
  1820. struct sky2_port *sky2 = netdev_priv(dev);
  1821. if (netif_running(dev)) {
  1822. netif_tx_lock(dev);
  1823. sky2_tx_complete(sky2, last);
  1824. netif_tx_unlock(dev);
  1825. }
  1826. }
  1827. /* Process status response ring */
  1828. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1829. {
  1830. int work_done = 0;
  1831. unsigned rx[2] = { 0, 0 };
  1832. rmb();
  1833. do {
  1834. struct sky2_port *sky2;
  1835. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1836. unsigned port;
  1837. struct net_device *dev;
  1838. struct sk_buff *skb;
  1839. u32 status;
  1840. u16 length;
  1841. u8 opcode = le->opcode;
  1842. if (!(opcode & HW_OWNER))
  1843. break;
  1844. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1845. port = le->css & CSS_LINK_BIT;
  1846. dev = hw->dev[port];
  1847. sky2 = netdev_priv(dev);
  1848. length = le16_to_cpu(le->length);
  1849. status = le32_to_cpu(le->status);
  1850. le->opcode = 0;
  1851. switch (opcode & ~HW_OWNER) {
  1852. case OP_RXSTAT:
  1853. ++rx[port];
  1854. skb = sky2_receive(dev, length, status);
  1855. if (unlikely(!skb)) {
  1856. dev->stats.rx_dropped++;
  1857. break;
  1858. }
  1859. /* This chip reports checksum status differently */
  1860. if (hw->flags & SKY2_HW_NEW_LE) {
  1861. if (sky2->rx_csum &&
  1862. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1863. (le->css & CSS_TCPUDPCSOK))
  1864. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1865. else
  1866. skb->ip_summed = CHECKSUM_NONE;
  1867. }
  1868. skb->protocol = eth_type_trans(skb, dev);
  1869. dev->stats.rx_packets++;
  1870. dev->stats.rx_bytes += skb->len;
  1871. dev->last_rx = jiffies;
  1872. #ifdef SKY2_VLAN_TAG_USED
  1873. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1874. vlan_hwaccel_receive_skb(skb,
  1875. sky2->vlgrp,
  1876. be16_to_cpu(sky2->rx_tag));
  1877. } else
  1878. #endif
  1879. netif_receive_skb(skb);
  1880. /* Stop after net poll weight */
  1881. if (++work_done >= to_do)
  1882. goto exit_loop;
  1883. break;
  1884. #ifdef SKY2_VLAN_TAG_USED
  1885. case OP_RXVLAN:
  1886. sky2->rx_tag = length;
  1887. break;
  1888. case OP_RXCHKSVLAN:
  1889. sky2->rx_tag = length;
  1890. /* fall through */
  1891. #endif
  1892. case OP_RXCHKS:
  1893. if (!sky2->rx_csum)
  1894. break;
  1895. /* If this happens then driver assuming wrong format */
  1896. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1897. if (net_ratelimit())
  1898. printk(KERN_NOTICE "%s: unexpected"
  1899. " checksum status\n",
  1900. dev->name);
  1901. break;
  1902. }
  1903. /* Both checksum counters are programmed to start at
  1904. * the same offset, so unless there is a problem they
  1905. * should match. This failure is an early indication that
  1906. * hardware receive checksumming won't work.
  1907. */
  1908. if (likely(status >> 16 == (status & 0xffff))) {
  1909. skb = sky2->rx_ring[sky2->rx_next].skb;
  1910. skb->ip_summed = CHECKSUM_COMPLETE;
  1911. skb->csum = status & 0xffff;
  1912. } else {
  1913. printk(KERN_NOTICE PFX "%s: hardware receive "
  1914. "checksum problem (status = %#x)\n",
  1915. dev->name, status);
  1916. sky2->rx_csum = 0;
  1917. sky2_write32(sky2->hw,
  1918. Q_ADDR(rxqaddr[port], Q_CSR),
  1919. BMU_DIS_RX_CHKSUM);
  1920. }
  1921. break;
  1922. case OP_TXINDEXLE:
  1923. /* TX index reports status for both ports */
  1924. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1925. sky2_tx_done(hw->dev[0], status & 0xfff);
  1926. if (hw->dev[1])
  1927. sky2_tx_done(hw->dev[1],
  1928. ((status >> 24) & 0xff)
  1929. | (u16)(length & 0xf) << 8);
  1930. break;
  1931. default:
  1932. if (net_ratelimit())
  1933. printk(KERN_WARNING PFX
  1934. "unknown status opcode 0x%x\n", opcode);
  1935. }
  1936. } while (hw->st_idx != idx);
  1937. /* Fully processed status ring so clear irq */
  1938. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1939. exit_loop:
  1940. if (rx[0])
  1941. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1942. if (rx[1])
  1943. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1944. return work_done;
  1945. }
  1946. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1947. {
  1948. struct net_device *dev = hw->dev[port];
  1949. if (net_ratelimit())
  1950. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1951. dev->name, status);
  1952. if (status & Y2_IS_PAR_RD1) {
  1953. if (net_ratelimit())
  1954. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1955. dev->name);
  1956. /* Clear IRQ */
  1957. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1958. }
  1959. if (status & Y2_IS_PAR_WR1) {
  1960. if (net_ratelimit())
  1961. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1962. dev->name);
  1963. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1964. }
  1965. if (status & Y2_IS_PAR_MAC1) {
  1966. if (net_ratelimit())
  1967. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1968. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1969. }
  1970. if (status & Y2_IS_PAR_RX1) {
  1971. if (net_ratelimit())
  1972. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1973. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1974. }
  1975. if (status & Y2_IS_TCP_TXA1) {
  1976. if (net_ratelimit())
  1977. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1978. dev->name);
  1979. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1980. }
  1981. }
  1982. static void sky2_hw_intr(struct sky2_hw *hw)
  1983. {
  1984. struct pci_dev *pdev = hw->pdev;
  1985. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1986. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1987. status &= hwmsk;
  1988. if (status & Y2_IS_TIST_OV)
  1989. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1990. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1991. u16 pci_err;
  1992. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1993. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1994. if (net_ratelimit())
  1995. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1996. pci_err);
  1997. sky2_pci_write16(hw, PCI_STATUS,
  1998. pci_err | PCI_STATUS_ERROR_BITS);
  1999. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2000. }
  2001. if (status & Y2_IS_PCI_EXP) {
  2002. /* PCI-Express uncorrectable Error occurred */
  2003. u32 err;
  2004. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2005. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2006. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2007. 0xfffffffful);
  2008. if (net_ratelimit())
  2009. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2010. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2011. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2012. }
  2013. if (status & Y2_HWE_L1_MASK)
  2014. sky2_hw_error(hw, 0, status);
  2015. status >>= 8;
  2016. if (status & Y2_HWE_L1_MASK)
  2017. sky2_hw_error(hw, 1, status);
  2018. }
  2019. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2020. {
  2021. struct net_device *dev = hw->dev[port];
  2022. struct sky2_port *sky2 = netdev_priv(dev);
  2023. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2024. if (netif_msg_intr(sky2))
  2025. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2026. dev->name, status);
  2027. if (status & GM_IS_RX_CO_OV)
  2028. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2029. if (status & GM_IS_TX_CO_OV)
  2030. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2031. if (status & GM_IS_RX_FF_OR) {
  2032. ++dev->stats.rx_fifo_errors;
  2033. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2034. }
  2035. if (status & GM_IS_TX_FF_UR) {
  2036. ++dev->stats.tx_fifo_errors;
  2037. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2038. }
  2039. }
  2040. /* This should never happen it is a bug. */
  2041. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2042. u16 q, unsigned ring_size)
  2043. {
  2044. struct net_device *dev = hw->dev[port];
  2045. struct sky2_port *sky2 = netdev_priv(dev);
  2046. unsigned idx;
  2047. const u64 *le = (q == Q_R1 || q == Q_R2)
  2048. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2049. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2050. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2051. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2052. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2053. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2054. }
  2055. static int sky2_rx_hung(struct net_device *dev)
  2056. {
  2057. struct sky2_port *sky2 = netdev_priv(dev);
  2058. struct sky2_hw *hw = sky2->hw;
  2059. unsigned port = sky2->port;
  2060. unsigned rxq = rxqaddr[port];
  2061. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2062. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2063. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2064. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2065. /* If idle and MAC or PCI is stuck */
  2066. if (sky2->check.last == dev->last_rx &&
  2067. ((mac_rp == sky2->check.mac_rp &&
  2068. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2069. /* Check if the PCI RX hang */
  2070. (fifo_rp == sky2->check.fifo_rp &&
  2071. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2072. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2073. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2074. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2075. return 1;
  2076. } else {
  2077. sky2->check.last = dev->last_rx;
  2078. sky2->check.mac_rp = mac_rp;
  2079. sky2->check.mac_lev = mac_lev;
  2080. sky2->check.fifo_rp = fifo_rp;
  2081. sky2->check.fifo_lev = fifo_lev;
  2082. return 0;
  2083. }
  2084. }
  2085. static void sky2_watchdog(unsigned long arg)
  2086. {
  2087. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2088. /* Check for lost IRQ once a second */
  2089. if (sky2_read32(hw, B0_ISRC)) {
  2090. napi_schedule(&hw->napi);
  2091. } else {
  2092. int i, active = 0;
  2093. for (i = 0; i < hw->ports; i++) {
  2094. struct net_device *dev = hw->dev[i];
  2095. if (!netif_running(dev))
  2096. continue;
  2097. ++active;
  2098. /* For chips with Rx FIFO, check if stuck */
  2099. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2100. sky2_rx_hung(dev)) {
  2101. pr_info(PFX "%s: receiver hang detected\n",
  2102. dev->name);
  2103. schedule_work(&hw->restart_work);
  2104. return;
  2105. }
  2106. }
  2107. if (active == 0)
  2108. return;
  2109. }
  2110. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2111. }
  2112. /* Hardware/software error handling */
  2113. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2114. {
  2115. if (net_ratelimit())
  2116. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2117. if (status & Y2_IS_HW_ERR)
  2118. sky2_hw_intr(hw);
  2119. if (status & Y2_IS_IRQ_MAC1)
  2120. sky2_mac_intr(hw, 0);
  2121. if (status & Y2_IS_IRQ_MAC2)
  2122. sky2_mac_intr(hw, 1);
  2123. if (status & Y2_IS_CHK_RX1)
  2124. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2125. if (status & Y2_IS_CHK_RX2)
  2126. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2127. if (status & Y2_IS_CHK_TXA1)
  2128. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2129. if (status & Y2_IS_CHK_TXA2)
  2130. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2131. }
  2132. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2133. {
  2134. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2135. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2136. int work_done = 0;
  2137. u16 idx;
  2138. if (unlikely(status & Y2_IS_ERROR))
  2139. sky2_err_intr(hw, status);
  2140. if (status & Y2_IS_IRQ_PHY1)
  2141. sky2_phy_intr(hw, 0);
  2142. if (status & Y2_IS_IRQ_PHY2)
  2143. sky2_phy_intr(hw, 1);
  2144. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2145. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2146. if (work_done >= work_limit)
  2147. goto done;
  2148. }
  2149. /* Bug/Errata workaround?
  2150. * Need to kick the TX irq moderation timer.
  2151. */
  2152. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2153. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2154. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2155. }
  2156. napi_complete(napi);
  2157. sky2_read32(hw, B0_Y2_SP_LISR);
  2158. done:
  2159. return work_done;
  2160. }
  2161. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2162. {
  2163. struct sky2_hw *hw = dev_id;
  2164. u32 status;
  2165. /* Reading this mask interrupts as side effect */
  2166. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2167. if (status == 0 || status == ~0)
  2168. return IRQ_NONE;
  2169. prefetch(&hw->st_le[hw->st_idx]);
  2170. napi_schedule(&hw->napi);
  2171. return IRQ_HANDLED;
  2172. }
  2173. #ifdef CONFIG_NET_POLL_CONTROLLER
  2174. static void sky2_netpoll(struct net_device *dev)
  2175. {
  2176. struct sky2_port *sky2 = netdev_priv(dev);
  2177. napi_schedule(&sky2->hw->napi);
  2178. }
  2179. #endif
  2180. /* Chip internal frequency for clock calculations */
  2181. static u32 sky2_mhz(const struct sky2_hw *hw)
  2182. {
  2183. switch (hw->chip_id) {
  2184. case CHIP_ID_YUKON_EC:
  2185. case CHIP_ID_YUKON_EC_U:
  2186. case CHIP_ID_YUKON_EX:
  2187. case CHIP_ID_YUKON_SUPR:
  2188. return 125;
  2189. case CHIP_ID_YUKON_FE:
  2190. return 100;
  2191. case CHIP_ID_YUKON_FE_P:
  2192. return 50;
  2193. case CHIP_ID_YUKON_XL:
  2194. return 156;
  2195. default:
  2196. BUG();
  2197. }
  2198. }
  2199. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2200. {
  2201. return sky2_mhz(hw) * us;
  2202. }
  2203. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2204. {
  2205. return clk / sky2_mhz(hw);
  2206. }
  2207. static int __devinit sky2_init(struct sky2_hw *hw)
  2208. {
  2209. u8 t8;
  2210. /* Enable all clocks and check for bad PCI access */
  2211. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2212. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2213. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2214. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2215. switch(hw->chip_id) {
  2216. case CHIP_ID_YUKON_XL:
  2217. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2218. break;
  2219. case CHIP_ID_YUKON_EC_U:
  2220. hw->flags = SKY2_HW_GIGABIT
  2221. | SKY2_HW_NEWER_PHY
  2222. | SKY2_HW_ADV_POWER_CTL;
  2223. break;
  2224. case CHIP_ID_YUKON_EX:
  2225. hw->flags = SKY2_HW_GIGABIT
  2226. | SKY2_HW_NEWER_PHY
  2227. | SKY2_HW_NEW_LE
  2228. | SKY2_HW_ADV_POWER_CTL;
  2229. /* New transmit checksum */
  2230. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2231. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2232. break;
  2233. case CHIP_ID_YUKON_EC:
  2234. /* This rev is really old, and requires untested workarounds */
  2235. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2236. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2237. return -EOPNOTSUPP;
  2238. }
  2239. hw->flags = SKY2_HW_GIGABIT;
  2240. break;
  2241. case CHIP_ID_YUKON_FE:
  2242. break;
  2243. case CHIP_ID_YUKON_FE_P:
  2244. hw->flags = SKY2_HW_NEWER_PHY
  2245. | SKY2_HW_NEW_LE
  2246. | SKY2_HW_AUTO_TX_SUM
  2247. | SKY2_HW_ADV_POWER_CTL;
  2248. break;
  2249. case CHIP_ID_YUKON_SUPR:
  2250. hw->flags = SKY2_HW_GIGABIT
  2251. | SKY2_HW_NEWER_PHY
  2252. | SKY2_HW_NEW_LE
  2253. | SKY2_HW_AUTO_TX_SUM
  2254. | SKY2_HW_ADV_POWER_CTL;
  2255. break;
  2256. default:
  2257. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2258. hw->chip_id);
  2259. return -EOPNOTSUPP;
  2260. }
  2261. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2262. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2263. hw->flags |= SKY2_HW_FIBRE_PHY;
  2264. hw->ports = 1;
  2265. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2266. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2267. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2268. ++hw->ports;
  2269. }
  2270. return 0;
  2271. }
  2272. static void sky2_reset(struct sky2_hw *hw)
  2273. {
  2274. struct pci_dev *pdev = hw->pdev;
  2275. u16 status;
  2276. int i, cap;
  2277. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2278. /* disable ASF */
  2279. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2280. status = sky2_read16(hw, HCU_CCSR);
  2281. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2282. HCU_CCSR_UC_STATE_MSK);
  2283. sky2_write16(hw, HCU_CCSR, status);
  2284. } else
  2285. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2286. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2287. /* do a SW reset */
  2288. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2289. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2290. /* allow writes to PCI config */
  2291. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2292. /* clear PCI errors, if any */
  2293. status = sky2_pci_read16(hw, PCI_STATUS);
  2294. status |= PCI_STATUS_ERROR_BITS;
  2295. sky2_pci_write16(hw, PCI_STATUS, status);
  2296. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2297. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2298. if (cap) {
  2299. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2300. 0xfffffffful);
  2301. /* If error bit is stuck on ignore it */
  2302. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2303. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2304. else
  2305. hwe_mask |= Y2_IS_PCI_EXP;
  2306. }
  2307. sky2_power_on(hw);
  2308. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2309. for (i = 0; i < hw->ports; i++) {
  2310. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2311. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2312. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2313. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2314. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2315. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2316. | GMC_BYP_RETR_ON);
  2317. }
  2318. /* Clear I2C IRQ noise */
  2319. sky2_write32(hw, B2_I2C_IRQ, 1);
  2320. /* turn off hardware timer (unused) */
  2321. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2322. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2323. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2324. /* Turn off descriptor polling */
  2325. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2326. /* Turn off receive timestamp */
  2327. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2328. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2329. /* enable the Tx Arbiters */
  2330. for (i = 0; i < hw->ports; i++)
  2331. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2332. /* Initialize ram interface */
  2333. for (i = 0; i < hw->ports; i++) {
  2334. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2335. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2336. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2337. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2338. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2339. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2340. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2341. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2342. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2343. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2344. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2345. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2346. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2347. }
  2348. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2349. for (i = 0; i < hw->ports; i++)
  2350. sky2_gmac_reset(hw, i);
  2351. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2352. hw->st_idx = 0;
  2353. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2354. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2355. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2356. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2357. /* Set the list last index */
  2358. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2359. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2360. sky2_write8(hw, STAT_FIFO_WM, 16);
  2361. /* set Status-FIFO ISR watermark */
  2362. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2363. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2364. else
  2365. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2366. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2367. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2368. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2369. /* enable status unit */
  2370. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2371. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2372. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2373. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2374. }
  2375. static void sky2_restart(struct work_struct *work)
  2376. {
  2377. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2378. struct net_device *dev;
  2379. int i, err;
  2380. rtnl_lock();
  2381. for (i = 0; i < hw->ports; i++) {
  2382. dev = hw->dev[i];
  2383. if (netif_running(dev))
  2384. sky2_down(dev);
  2385. }
  2386. napi_disable(&hw->napi);
  2387. sky2_write32(hw, B0_IMSK, 0);
  2388. sky2_reset(hw);
  2389. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2390. napi_enable(&hw->napi);
  2391. for (i = 0; i < hw->ports; i++) {
  2392. dev = hw->dev[i];
  2393. if (netif_running(dev)) {
  2394. err = sky2_up(dev);
  2395. if (err) {
  2396. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2397. dev->name, err);
  2398. dev_close(dev);
  2399. }
  2400. }
  2401. }
  2402. rtnl_unlock();
  2403. }
  2404. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2405. {
  2406. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2407. }
  2408. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2409. {
  2410. const struct sky2_port *sky2 = netdev_priv(dev);
  2411. wol->supported = sky2_wol_supported(sky2->hw);
  2412. wol->wolopts = sky2->wol;
  2413. }
  2414. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2415. {
  2416. struct sky2_port *sky2 = netdev_priv(dev);
  2417. struct sky2_hw *hw = sky2->hw;
  2418. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2419. return -EOPNOTSUPP;
  2420. sky2->wol = wol->wolopts;
  2421. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2422. hw->chip_id == CHIP_ID_YUKON_EX ||
  2423. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2424. sky2_write32(hw, B0_CTST, sky2->wol
  2425. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2426. if (!netif_running(dev))
  2427. sky2_wol_init(sky2);
  2428. return 0;
  2429. }
  2430. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2431. {
  2432. if (sky2_is_copper(hw)) {
  2433. u32 modes = SUPPORTED_10baseT_Half
  2434. | SUPPORTED_10baseT_Full
  2435. | SUPPORTED_100baseT_Half
  2436. | SUPPORTED_100baseT_Full
  2437. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2438. if (hw->flags & SKY2_HW_GIGABIT)
  2439. modes |= SUPPORTED_1000baseT_Half
  2440. | SUPPORTED_1000baseT_Full;
  2441. return modes;
  2442. } else
  2443. return SUPPORTED_1000baseT_Half
  2444. | SUPPORTED_1000baseT_Full
  2445. | SUPPORTED_Autoneg
  2446. | SUPPORTED_FIBRE;
  2447. }
  2448. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2449. {
  2450. struct sky2_port *sky2 = netdev_priv(dev);
  2451. struct sky2_hw *hw = sky2->hw;
  2452. ecmd->transceiver = XCVR_INTERNAL;
  2453. ecmd->supported = sky2_supported_modes(hw);
  2454. ecmd->phy_address = PHY_ADDR_MARV;
  2455. if (sky2_is_copper(hw)) {
  2456. ecmd->port = PORT_TP;
  2457. ecmd->speed = sky2->speed;
  2458. } else {
  2459. ecmd->speed = SPEED_1000;
  2460. ecmd->port = PORT_FIBRE;
  2461. }
  2462. ecmd->advertising = sky2->advertising;
  2463. ecmd->autoneg = sky2->autoneg;
  2464. ecmd->duplex = sky2->duplex;
  2465. return 0;
  2466. }
  2467. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2468. {
  2469. struct sky2_port *sky2 = netdev_priv(dev);
  2470. const struct sky2_hw *hw = sky2->hw;
  2471. u32 supported = sky2_supported_modes(hw);
  2472. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2473. ecmd->advertising = supported;
  2474. sky2->duplex = -1;
  2475. sky2->speed = -1;
  2476. } else {
  2477. u32 setting;
  2478. switch (ecmd->speed) {
  2479. case SPEED_1000:
  2480. if (ecmd->duplex == DUPLEX_FULL)
  2481. setting = SUPPORTED_1000baseT_Full;
  2482. else if (ecmd->duplex == DUPLEX_HALF)
  2483. setting = SUPPORTED_1000baseT_Half;
  2484. else
  2485. return -EINVAL;
  2486. break;
  2487. case SPEED_100:
  2488. if (ecmd->duplex == DUPLEX_FULL)
  2489. setting = SUPPORTED_100baseT_Full;
  2490. else if (ecmd->duplex == DUPLEX_HALF)
  2491. setting = SUPPORTED_100baseT_Half;
  2492. else
  2493. return -EINVAL;
  2494. break;
  2495. case SPEED_10:
  2496. if (ecmd->duplex == DUPLEX_FULL)
  2497. setting = SUPPORTED_10baseT_Full;
  2498. else if (ecmd->duplex == DUPLEX_HALF)
  2499. setting = SUPPORTED_10baseT_Half;
  2500. else
  2501. return -EINVAL;
  2502. break;
  2503. default:
  2504. return -EINVAL;
  2505. }
  2506. if ((setting & supported) == 0)
  2507. return -EINVAL;
  2508. sky2->speed = ecmd->speed;
  2509. sky2->duplex = ecmd->duplex;
  2510. }
  2511. sky2->autoneg = ecmd->autoneg;
  2512. sky2->advertising = ecmd->advertising;
  2513. if (netif_running(dev)) {
  2514. sky2_phy_reinit(sky2);
  2515. sky2_set_multicast(dev);
  2516. }
  2517. return 0;
  2518. }
  2519. static void sky2_get_drvinfo(struct net_device *dev,
  2520. struct ethtool_drvinfo *info)
  2521. {
  2522. struct sky2_port *sky2 = netdev_priv(dev);
  2523. strcpy(info->driver, DRV_NAME);
  2524. strcpy(info->version, DRV_VERSION);
  2525. strcpy(info->fw_version, "N/A");
  2526. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2527. }
  2528. static const struct sky2_stat {
  2529. char name[ETH_GSTRING_LEN];
  2530. u16 offset;
  2531. } sky2_stats[] = {
  2532. { "tx_bytes", GM_TXO_OK_HI },
  2533. { "rx_bytes", GM_RXO_OK_HI },
  2534. { "tx_broadcast", GM_TXF_BC_OK },
  2535. { "rx_broadcast", GM_RXF_BC_OK },
  2536. { "tx_multicast", GM_TXF_MC_OK },
  2537. { "rx_multicast", GM_RXF_MC_OK },
  2538. { "tx_unicast", GM_TXF_UC_OK },
  2539. { "rx_unicast", GM_RXF_UC_OK },
  2540. { "tx_mac_pause", GM_TXF_MPAUSE },
  2541. { "rx_mac_pause", GM_RXF_MPAUSE },
  2542. { "collisions", GM_TXF_COL },
  2543. { "late_collision",GM_TXF_LAT_COL },
  2544. { "aborted", GM_TXF_ABO_COL },
  2545. { "single_collisions", GM_TXF_SNG_COL },
  2546. { "multi_collisions", GM_TXF_MUL_COL },
  2547. { "rx_short", GM_RXF_SHT },
  2548. { "rx_runt", GM_RXE_FRAG },
  2549. { "rx_64_byte_packets", GM_RXF_64B },
  2550. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2551. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2552. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2553. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2554. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2555. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2556. { "rx_too_long", GM_RXF_LNG_ERR },
  2557. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2558. { "rx_jabber", GM_RXF_JAB_PKT },
  2559. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2560. { "tx_64_byte_packets", GM_TXF_64B },
  2561. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2562. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2563. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2564. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2565. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2566. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2567. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2568. };
  2569. static u32 sky2_get_rx_csum(struct net_device *dev)
  2570. {
  2571. struct sky2_port *sky2 = netdev_priv(dev);
  2572. return sky2->rx_csum;
  2573. }
  2574. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2575. {
  2576. struct sky2_port *sky2 = netdev_priv(dev);
  2577. sky2->rx_csum = data;
  2578. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2579. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2580. return 0;
  2581. }
  2582. static u32 sky2_get_msglevel(struct net_device *netdev)
  2583. {
  2584. struct sky2_port *sky2 = netdev_priv(netdev);
  2585. return sky2->msg_enable;
  2586. }
  2587. static int sky2_nway_reset(struct net_device *dev)
  2588. {
  2589. struct sky2_port *sky2 = netdev_priv(dev);
  2590. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2591. return -EINVAL;
  2592. sky2_phy_reinit(sky2);
  2593. sky2_set_multicast(dev);
  2594. return 0;
  2595. }
  2596. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2597. {
  2598. struct sky2_hw *hw = sky2->hw;
  2599. unsigned port = sky2->port;
  2600. int i;
  2601. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2602. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2603. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2604. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2605. for (i = 2; i < count; i++)
  2606. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2607. }
  2608. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2609. {
  2610. struct sky2_port *sky2 = netdev_priv(netdev);
  2611. sky2->msg_enable = value;
  2612. }
  2613. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2614. {
  2615. switch (sset) {
  2616. case ETH_SS_STATS:
  2617. return ARRAY_SIZE(sky2_stats);
  2618. default:
  2619. return -EOPNOTSUPP;
  2620. }
  2621. }
  2622. static void sky2_get_ethtool_stats(struct net_device *dev,
  2623. struct ethtool_stats *stats, u64 * data)
  2624. {
  2625. struct sky2_port *sky2 = netdev_priv(dev);
  2626. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2627. }
  2628. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2629. {
  2630. int i;
  2631. switch (stringset) {
  2632. case ETH_SS_STATS:
  2633. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2634. memcpy(data + i * ETH_GSTRING_LEN,
  2635. sky2_stats[i].name, ETH_GSTRING_LEN);
  2636. break;
  2637. }
  2638. }
  2639. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2640. {
  2641. struct sky2_port *sky2 = netdev_priv(dev);
  2642. struct sky2_hw *hw = sky2->hw;
  2643. unsigned port = sky2->port;
  2644. const struct sockaddr *addr = p;
  2645. if (!is_valid_ether_addr(addr->sa_data))
  2646. return -EADDRNOTAVAIL;
  2647. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2648. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2649. dev->dev_addr, ETH_ALEN);
  2650. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2651. dev->dev_addr, ETH_ALEN);
  2652. /* virtual address for data */
  2653. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2654. /* physical address: used for pause frames */
  2655. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2656. return 0;
  2657. }
  2658. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2659. {
  2660. u32 bit;
  2661. bit = ether_crc(ETH_ALEN, addr) & 63;
  2662. filter[bit >> 3] |= 1 << (bit & 7);
  2663. }
  2664. static void sky2_set_multicast(struct net_device *dev)
  2665. {
  2666. struct sky2_port *sky2 = netdev_priv(dev);
  2667. struct sky2_hw *hw = sky2->hw;
  2668. unsigned port = sky2->port;
  2669. struct dev_mc_list *list = dev->mc_list;
  2670. u16 reg;
  2671. u8 filter[8];
  2672. int rx_pause;
  2673. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2674. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2675. memset(filter, 0, sizeof(filter));
  2676. reg = gma_read16(hw, port, GM_RX_CTRL);
  2677. reg |= GM_RXCR_UCF_ENA;
  2678. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2679. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2680. else if (dev->flags & IFF_ALLMULTI)
  2681. memset(filter, 0xff, sizeof(filter));
  2682. else if (dev->mc_count == 0 && !rx_pause)
  2683. reg &= ~GM_RXCR_MCF_ENA;
  2684. else {
  2685. int i;
  2686. reg |= GM_RXCR_MCF_ENA;
  2687. if (rx_pause)
  2688. sky2_add_filter(filter, pause_mc_addr);
  2689. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2690. sky2_add_filter(filter, list->dmi_addr);
  2691. }
  2692. gma_write16(hw, port, GM_MC_ADDR_H1,
  2693. (u16) filter[0] | ((u16) filter[1] << 8));
  2694. gma_write16(hw, port, GM_MC_ADDR_H2,
  2695. (u16) filter[2] | ((u16) filter[3] << 8));
  2696. gma_write16(hw, port, GM_MC_ADDR_H3,
  2697. (u16) filter[4] | ((u16) filter[5] << 8));
  2698. gma_write16(hw, port, GM_MC_ADDR_H4,
  2699. (u16) filter[6] | ((u16) filter[7] << 8));
  2700. gma_write16(hw, port, GM_RX_CTRL, reg);
  2701. }
  2702. /* Can have one global because blinking is controlled by
  2703. * ethtool and that is always under RTNL mutex
  2704. */
  2705. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2706. {
  2707. struct sky2_hw *hw = sky2->hw;
  2708. unsigned port = sky2->port;
  2709. spin_lock_bh(&sky2->phy_lock);
  2710. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2711. hw->chip_id == CHIP_ID_YUKON_EX ||
  2712. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2713. u16 pg;
  2714. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2715. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2716. switch (mode) {
  2717. case MO_LED_OFF:
  2718. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2719. PHY_M_LEDC_LOS_CTRL(8) |
  2720. PHY_M_LEDC_INIT_CTRL(8) |
  2721. PHY_M_LEDC_STA1_CTRL(8) |
  2722. PHY_M_LEDC_STA0_CTRL(8));
  2723. break;
  2724. case MO_LED_ON:
  2725. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2726. PHY_M_LEDC_LOS_CTRL(9) |
  2727. PHY_M_LEDC_INIT_CTRL(9) |
  2728. PHY_M_LEDC_STA1_CTRL(9) |
  2729. PHY_M_LEDC_STA0_CTRL(9));
  2730. break;
  2731. case MO_LED_BLINK:
  2732. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2733. PHY_M_LEDC_LOS_CTRL(0xa) |
  2734. PHY_M_LEDC_INIT_CTRL(0xa) |
  2735. PHY_M_LEDC_STA1_CTRL(0xa) |
  2736. PHY_M_LEDC_STA0_CTRL(0xa));
  2737. break;
  2738. case MO_LED_NORM:
  2739. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2740. PHY_M_LEDC_LOS_CTRL(1) |
  2741. PHY_M_LEDC_INIT_CTRL(8) |
  2742. PHY_M_LEDC_STA1_CTRL(7) |
  2743. PHY_M_LEDC_STA0_CTRL(7));
  2744. }
  2745. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2746. } else
  2747. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2748. PHY_M_LED_MO_DUP(mode) |
  2749. PHY_M_LED_MO_10(mode) |
  2750. PHY_M_LED_MO_100(mode) |
  2751. PHY_M_LED_MO_1000(mode) |
  2752. PHY_M_LED_MO_RX(mode) |
  2753. PHY_M_LED_MO_TX(mode));
  2754. spin_unlock_bh(&sky2->phy_lock);
  2755. }
  2756. /* blink LED's for finding board */
  2757. static int sky2_phys_id(struct net_device *dev, u32 data)
  2758. {
  2759. struct sky2_port *sky2 = netdev_priv(dev);
  2760. unsigned int i;
  2761. if (data == 0)
  2762. data = UINT_MAX;
  2763. for (i = 0; i < data; i++) {
  2764. sky2_led(sky2, MO_LED_ON);
  2765. if (msleep_interruptible(500))
  2766. break;
  2767. sky2_led(sky2, MO_LED_OFF);
  2768. if (msleep_interruptible(500))
  2769. break;
  2770. }
  2771. sky2_led(sky2, MO_LED_NORM);
  2772. return 0;
  2773. }
  2774. static void sky2_get_pauseparam(struct net_device *dev,
  2775. struct ethtool_pauseparam *ecmd)
  2776. {
  2777. struct sky2_port *sky2 = netdev_priv(dev);
  2778. switch (sky2->flow_mode) {
  2779. case FC_NONE:
  2780. ecmd->tx_pause = ecmd->rx_pause = 0;
  2781. break;
  2782. case FC_TX:
  2783. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2784. break;
  2785. case FC_RX:
  2786. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2787. break;
  2788. case FC_BOTH:
  2789. ecmd->tx_pause = ecmd->rx_pause = 1;
  2790. }
  2791. ecmd->autoneg = sky2->autoneg;
  2792. }
  2793. static int sky2_set_pauseparam(struct net_device *dev,
  2794. struct ethtool_pauseparam *ecmd)
  2795. {
  2796. struct sky2_port *sky2 = netdev_priv(dev);
  2797. sky2->autoneg = ecmd->autoneg;
  2798. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2799. if (netif_running(dev))
  2800. sky2_phy_reinit(sky2);
  2801. return 0;
  2802. }
  2803. static int sky2_get_coalesce(struct net_device *dev,
  2804. struct ethtool_coalesce *ecmd)
  2805. {
  2806. struct sky2_port *sky2 = netdev_priv(dev);
  2807. struct sky2_hw *hw = sky2->hw;
  2808. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2809. ecmd->tx_coalesce_usecs = 0;
  2810. else {
  2811. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2812. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2813. }
  2814. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2815. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2816. ecmd->rx_coalesce_usecs = 0;
  2817. else {
  2818. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2819. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2820. }
  2821. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2822. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2823. ecmd->rx_coalesce_usecs_irq = 0;
  2824. else {
  2825. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2826. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2827. }
  2828. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2829. return 0;
  2830. }
  2831. /* Note: this affect both ports */
  2832. static int sky2_set_coalesce(struct net_device *dev,
  2833. struct ethtool_coalesce *ecmd)
  2834. {
  2835. struct sky2_port *sky2 = netdev_priv(dev);
  2836. struct sky2_hw *hw = sky2->hw;
  2837. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2838. if (ecmd->tx_coalesce_usecs > tmax ||
  2839. ecmd->rx_coalesce_usecs > tmax ||
  2840. ecmd->rx_coalesce_usecs_irq > tmax)
  2841. return -EINVAL;
  2842. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2843. return -EINVAL;
  2844. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2845. return -EINVAL;
  2846. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2847. return -EINVAL;
  2848. if (ecmd->tx_coalesce_usecs == 0)
  2849. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2850. else {
  2851. sky2_write32(hw, STAT_TX_TIMER_INI,
  2852. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2853. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2854. }
  2855. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2856. if (ecmd->rx_coalesce_usecs == 0)
  2857. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2858. else {
  2859. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2860. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2861. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2862. }
  2863. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2864. if (ecmd->rx_coalesce_usecs_irq == 0)
  2865. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2866. else {
  2867. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2868. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2869. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2870. }
  2871. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2872. return 0;
  2873. }
  2874. static void sky2_get_ringparam(struct net_device *dev,
  2875. struct ethtool_ringparam *ering)
  2876. {
  2877. struct sky2_port *sky2 = netdev_priv(dev);
  2878. ering->rx_max_pending = RX_MAX_PENDING;
  2879. ering->rx_mini_max_pending = 0;
  2880. ering->rx_jumbo_max_pending = 0;
  2881. ering->tx_max_pending = TX_RING_SIZE - 1;
  2882. ering->rx_pending = sky2->rx_pending;
  2883. ering->rx_mini_pending = 0;
  2884. ering->rx_jumbo_pending = 0;
  2885. ering->tx_pending = sky2->tx_pending;
  2886. }
  2887. static int sky2_set_ringparam(struct net_device *dev,
  2888. struct ethtool_ringparam *ering)
  2889. {
  2890. struct sky2_port *sky2 = netdev_priv(dev);
  2891. int err = 0;
  2892. if (ering->rx_pending > RX_MAX_PENDING ||
  2893. ering->rx_pending < 8 ||
  2894. ering->tx_pending < MAX_SKB_TX_LE ||
  2895. ering->tx_pending > TX_RING_SIZE - 1)
  2896. return -EINVAL;
  2897. if (netif_running(dev))
  2898. sky2_down(dev);
  2899. sky2->rx_pending = ering->rx_pending;
  2900. sky2->tx_pending = ering->tx_pending;
  2901. if (netif_running(dev)) {
  2902. err = sky2_up(dev);
  2903. if (err)
  2904. dev_close(dev);
  2905. }
  2906. return err;
  2907. }
  2908. static int sky2_get_regs_len(struct net_device *dev)
  2909. {
  2910. return 0x4000;
  2911. }
  2912. /*
  2913. * Returns copy of control register region
  2914. * Note: ethtool_get_regs always provides full size (16k) buffer
  2915. */
  2916. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2917. void *p)
  2918. {
  2919. const struct sky2_port *sky2 = netdev_priv(dev);
  2920. const void __iomem *io = sky2->hw->regs;
  2921. unsigned int b;
  2922. regs->version = 1;
  2923. for (b = 0; b < 128; b++) {
  2924. /* This complicated switch statement is to make sure and
  2925. * only access regions that are unreserved.
  2926. * Some blocks are only valid on dual port cards.
  2927. * and block 3 has some special diagnostic registers that
  2928. * are poison.
  2929. */
  2930. switch (b) {
  2931. case 3:
  2932. /* skip diagnostic ram region */
  2933. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2934. break;
  2935. /* dual port cards only */
  2936. case 5: /* Tx Arbiter 2 */
  2937. case 9: /* RX2 */
  2938. case 14 ... 15: /* TX2 */
  2939. case 17: case 19: /* Ram Buffer 2 */
  2940. case 22 ... 23: /* Tx Ram Buffer 2 */
  2941. case 25: /* Rx MAC Fifo 1 */
  2942. case 27: /* Tx MAC Fifo 2 */
  2943. case 31: /* GPHY 2 */
  2944. case 40 ... 47: /* Pattern Ram 2 */
  2945. case 52: case 54: /* TCP Segmentation 2 */
  2946. case 112 ... 116: /* GMAC 2 */
  2947. if (sky2->hw->ports == 1)
  2948. goto reserved;
  2949. /* fall through */
  2950. case 0: /* Control */
  2951. case 2: /* Mac address */
  2952. case 4: /* Tx Arbiter 1 */
  2953. case 7: /* PCI express reg */
  2954. case 8: /* RX1 */
  2955. case 12 ... 13: /* TX1 */
  2956. case 16: case 18:/* Rx Ram Buffer 1 */
  2957. case 20 ... 21: /* Tx Ram Buffer 1 */
  2958. case 24: /* Rx MAC Fifo 1 */
  2959. case 26: /* Tx MAC Fifo 1 */
  2960. case 28 ... 29: /* Descriptor and status unit */
  2961. case 30: /* GPHY 1*/
  2962. case 32 ... 39: /* Pattern Ram 1 */
  2963. case 48: case 50: /* TCP Segmentation 1 */
  2964. case 56 ... 60: /* PCI space */
  2965. case 80 ... 84: /* GMAC 1 */
  2966. memcpy_fromio(p, io, 128);
  2967. break;
  2968. default:
  2969. reserved:
  2970. memset(p, 0, 128);
  2971. }
  2972. p += 128;
  2973. io += 128;
  2974. }
  2975. }
  2976. /* In order to do Jumbo packets on these chips, need to turn off the
  2977. * transmit store/forward. Therefore checksum offload won't work.
  2978. */
  2979. static int no_tx_offload(struct net_device *dev)
  2980. {
  2981. const struct sky2_port *sky2 = netdev_priv(dev);
  2982. const struct sky2_hw *hw = sky2->hw;
  2983. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2984. }
  2985. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2986. {
  2987. if (data && no_tx_offload(dev))
  2988. return -EINVAL;
  2989. return ethtool_op_set_tx_csum(dev, data);
  2990. }
  2991. static int sky2_set_tso(struct net_device *dev, u32 data)
  2992. {
  2993. if (data && no_tx_offload(dev))
  2994. return -EINVAL;
  2995. return ethtool_op_set_tso(dev, data);
  2996. }
  2997. static int sky2_get_eeprom_len(struct net_device *dev)
  2998. {
  2999. struct sky2_port *sky2 = netdev_priv(dev);
  3000. struct sky2_hw *hw = sky2->hw;
  3001. u16 reg2;
  3002. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3003. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3004. }
  3005. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3006. {
  3007. u32 val;
  3008. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3009. do {
  3010. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3011. } while (!(offset & PCI_VPD_ADDR_F));
  3012. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3013. return val;
  3014. }
  3015. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3016. {
  3017. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3018. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3019. do {
  3020. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3021. } while (offset & PCI_VPD_ADDR_F);
  3022. }
  3023. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3024. u8 *data)
  3025. {
  3026. struct sky2_port *sky2 = netdev_priv(dev);
  3027. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3028. int length = eeprom->len;
  3029. u16 offset = eeprom->offset;
  3030. if (!cap)
  3031. return -EINVAL;
  3032. eeprom->magic = SKY2_EEPROM_MAGIC;
  3033. while (length > 0) {
  3034. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3035. int n = min_t(int, length, sizeof(val));
  3036. memcpy(data, &val, n);
  3037. length -= n;
  3038. data += n;
  3039. offset += n;
  3040. }
  3041. return 0;
  3042. }
  3043. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3044. u8 *data)
  3045. {
  3046. struct sky2_port *sky2 = netdev_priv(dev);
  3047. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3048. int length = eeprom->len;
  3049. u16 offset = eeprom->offset;
  3050. if (!cap)
  3051. return -EINVAL;
  3052. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3053. return -EINVAL;
  3054. while (length > 0) {
  3055. u32 val;
  3056. int n = min_t(int, length, sizeof(val));
  3057. if (n < sizeof(val))
  3058. val = sky2_vpd_read(sky2->hw, cap, offset);
  3059. memcpy(&val, data, n);
  3060. sky2_vpd_write(sky2->hw, cap, offset, val);
  3061. length -= n;
  3062. data += n;
  3063. offset += n;
  3064. }
  3065. return 0;
  3066. }
  3067. static const struct ethtool_ops sky2_ethtool_ops = {
  3068. .get_settings = sky2_get_settings,
  3069. .set_settings = sky2_set_settings,
  3070. .get_drvinfo = sky2_get_drvinfo,
  3071. .get_wol = sky2_get_wol,
  3072. .set_wol = sky2_set_wol,
  3073. .get_msglevel = sky2_get_msglevel,
  3074. .set_msglevel = sky2_set_msglevel,
  3075. .nway_reset = sky2_nway_reset,
  3076. .get_regs_len = sky2_get_regs_len,
  3077. .get_regs = sky2_get_regs,
  3078. .get_link = ethtool_op_get_link,
  3079. .get_eeprom_len = sky2_get_eeprom_len,
  3080. .get_eeprom = sky2_get_eeprom,
  3081. .set_eeprom = sky2_set_eeprom,
  3082. .set_sg = ethtool_op_set_sg,
  3083. .set_tx_csum = sky2_set_tx_csum,
  3084. .set_tso = sky2_set_tso,
  3085. .get_rx_csum = sky2_get_rx_csum,
  3086. .set_rx_csum = sky2_set_rx_csum,
  3087. .get_strings = sky2_get_strings,
  3088. .get_coalesce = sky2_get_coalesce,
  3089. .set_coalesce = sky2_set_coalesce,
  3090. .get_ringparam = sky2_get_ringparam,
  3091. .set_ringparam = sky2_set_ringparam,
  3092. .get_pauseparam = sky2_get_pauseparam,
  3093. .set_pauseparam = sky2_set_pauseparam,
  3094. .phys_id = sky2_phys_id,
  3095. .get_sset_count = sky2_get_sset_count,
  3096. .get_ethtool_stats = sky2_get_ethtool_stats,
  3097. };
  3098. #ifdef CONFIG_SKY2_DEBUG
  3099. static struct dentry *sky2_debug;
  3100. static int sky2_debug_show(struct seq_file *seq, void *v)
  3101. {
  3102. struct net_device *dev = seq->private;
  3103. const struct sky2_port *sky2 = netdev_priv(dev);
  3104. struct sky2_hw *hw = sky2->hw;
  3105. unsigned port = sky2->port;
  3106. unsigned idx, last;
  3107. int sop;
  3108. if (!netif_running(dev))
  3109. return -ENETDOWN;
  3110. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3111. sky2_read32(hw, B0_ISRC),
  3112. sky2_read32(hw, B0_IMSK),
  3113. sky2_read32(hw, B0_Y2_SP_ICR));
  3114. napi_disable(&hw->napi);
  3115. last = sky2_read16(hw, STAT_PUT_IDX);
  3116. if (hw->st_idx == last)
  3117. seq_puts(seq, "Status ring (empty)\n");
  3118. else {
  3119. seq_puts(seq, "Status ring\n");
  3120. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3121. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3122. const struct sky2_status_le *le = hw->st_le + idx;
  3123. seq_printf(seq, "[%d] %#x %d %#x\n",
  3124. idx, le->opcode, le->length, le->status);
  3125. }
  3126. seq_puts(seq, "\n");
  3127. }
  3128. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3129. sky2->tx_cons, sky2->tx_prod,
  3130. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3131. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3132. /* Dump contents of tx ring */
  3133. sop = 1;
  3134. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3135. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3136. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3137. u32 a = le32_to_cpu(le->addr);
  3138. if (sop)
  3139. seq_printf(seq, "%u:", idx);
  3140. sop = 0;
  3141. switch(le->opcode & ~HW_OWNER) {
  3142. case OP_ADDR64:
  3143. seq_printf(seq, " %#x:", a);
  3144. break;
  3145. case OP_LRGLEN:
  3146. seq_printf(seq, " mtu=%d", a);
  3147. break;
  3148. case OP_VLAN:
  3149. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3150. break;
  3151. case OP_TCPLISW:
  3152. seq_printf(seq, " csum=%#x", a);
  3153. break;
  3154. case OP_LARGESEND:
  3155. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3156. break;
  3157. case OP_PACKET:
  3158. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3159. break;
  3160. case OP_BUFFER:
  3161. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3162. break;
  3163. default:
  3164. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3165. a, le16_to_cpu(le->length));
  3166. }
  3167. if (le->ctrl & EOP) {
  3168. seq_putc(seq, '\n');
  3169. sop = 1;
  3170. }
  3171. }
  3172. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3173. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3174. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3175. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3176. sky2_read32(hw, B0_Y2_SP_LISR);
  3177. napi_enable(&hw->napi);
  3178. return 0;
  3179. }
  3180. static int sky2_debug_open(struct inode *inode, struct file *file)
  3181. {
  3182. return single_open(file, sky2_debug_show, inode->i_private);
  3183. }
  3184. static const struct file_operations sky2_debug_fops = {
  3185. .owner = THIS_MODULE,
  3186. .open = sky2_debug_open,
  3187. .read = seq_read,
  3188. .llseek = seq_lseek,
  3189. .release = single_release,
  3190. };
  3191. /*
  3192. * Use network device events to create/remove/rename
  3193. * debugfs file entries
  3194. */
  3195. static int sky2_device_event(struct notifier_block *unused,
  3196. unsigned long event, void *ptr)
  3197. {
  3198. struct net_device *dev = ptr;
  3199. struct sky2_port *sky2 = netdev_priv(dev);
  3200. if (dev->open != sky2_up || !sky2_debug)
  3201. return NOTIFY_DONE;
  3202. switch(event) {
  3203. case NETDEV_CHANGENAME:
  3204. if (sky2->debugfs) {
  3205. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3206. sky2_debug, dev->name);
  3207. }
  3208. break;
  3209. case NETDEV_GOING_DOWN:
  3210. if (sky2->debugfs) {
  3211. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3212. dev->name);
  3213. debugfs_remove(sky2->debugfs);
  3214. sky2->debugfs = NULL;
  3215. }
  3216. break;
  3217. case NETDEV_UP:
  3218. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3219. sky2_debug, dev,
  3220. &sky2_debug_fops);
  3221. if (IS_ERR(sky2->debugfs))
  3222. sky2->debugfs = NULL;
  3223. }
  3224. return NOTIFY_DONE;
  3225. }
  3226. static struct notifier_block sky2_notifier = {
  3227. .notifier_call = sky2_device_event,
  3228. };
  3229. static __init void sky2_debug_init(void)
  3230. {
  3231. struct dentry *ent;
  3232. ent = debugfs_create_dir("sky2", NULL);
  3233. if (!ent || IS_ERR(ent))
  3234. return;
  3235. sky2_debug = ent;
  3236. register_netdevice_notifier(&sky2_notifier);
  3237. }
  3238. static __exit void sky2_debug_cleanup(void)
  3239. {
  3240. if (sky2_debug) {
  3241. unregister_netdevice_notifier(&sky2_notifier);
  3242. debugfs_remove(sky2_debug);
  3243. sky2_debug = NULL;
  3244. }
  3245. }
  3246. #else
  3247. #define sky2_debug_init()
  3248. #define sky2_debug_cleanup()
  3249. #endif
  3250. /* Initialize network device */
  3251. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3252. unsigned port,
  3253. int highmem, int wol)
  3254. {
  3255. struct sky2_port *sky2;
  3256. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3257. if (!dev) {
  3258. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3259. return NULL;
  3260. }
  3261. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3262. dev->irq = hw->pdev->irq;
  3263. dev->open = sky2_up;
  3264. dev->stop = sky2_down;
  3265. dev->do_ioctl = sky2_ioctl;
  3266. dev->hard_start_xmit = sky2_xmit_frame;
  3267. dev->set_multicast_list = sky2_set_multicast;
  3268. dev->set_mac_address = sky2_set_mac_address;
  3269. dev->change_mtu = sky2_change_mtu;
  3270. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3271. dev->tx_timeout = sky2_tx_timeout;
  3272. dev->watchdog_timeo = TX_WATCHDOG;
  3273. #ifdef CONFIG_NET_POLL_CONTROLLER
  3274. if (port == 0)
  3275. dev->poll_controller = sky2_netpoll;
  3276. #endif
  3277. sky2 = netdev_priv(dev);
  3278. sky2->netdev = dev;
  3279. sky2->hw = hw;
  3280. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3281. /* Auto speed and flow control */
  3282. sky2->autoneg = AUTONEG_ENABLE;
  3283. sky2->flow_mode = FC_BOTH;
  3284. sky2->duplex = -1;
  3285. sky2->speed = -1;
  3286. sky2->advertising = sky2_supported_modes(hw);
  3287. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3288. sky2->wol = wol;
  3289. spin_lock_init(&sky2->phy_lock);
  3290. sky2->tx_pending = TX_DEF_PENDING;
  3291. sky2->rx_pending = RX_DEF_PENDING;
  3292. hw->dev[port] = dev;
  3293. sky2->port = port;
  3294. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3295. if (highmem)
  3296. dev->features |= NETIF_F_HIGHDMA;
  3297. #ifdef SKY2_VLAN_TAG_USED
  3298. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3299. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3300. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3301. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3302. dev->vlan_rx_register = sky2_vlan_rx_register;
  3303. }
  3304. #endif
  3305. /* read the mac address */
  3306. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3307. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3308. return dev;
  3309. }
  3310. static void __devinit sky2_show_addr(struct net_device *dev)
  3311. {
  3312. const struct sky2_port *sky2 = netdev_priv(dev);
  3313. DECLARE_MAC_BUF(mac);
  3314. if (netif_msg_probe(sky2))
  3315. printk(KERN_INFO PFX "%s: addr %s\n",
  3316. dev->name, print_mac(mac, dev->dev_addr));
  3317. }
  3318. /* Handle software interrupt used during MSI test */
  3319. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3320. {
  3321. struct sky2_hw *hw = dev_id;
  3322. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3323. if (status == 0)
  3324. return IRQ_NONE;
  3325. if (status & Y2_IS_IRQ_SW) {
  3326. hw->flags |= SKY2_HW_USE_MSI;
  3327. wake_up(&hw->msi_wait);
  3328. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3329. }
  3330. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3331. return IRQ_HANDLED;
  3332. }
  3333. /* Test interrupt path by forcing a a software IRQ */
  3334. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3335. {
  3336. struct pci_dev *pdev = hw->pdev;
  3337. int err;
  3338. init_waitqueue_head (&hw->msi_wait);
  3339. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3340. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3341. if (err) {
  3342. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3343. return err;
  3344. }
  3345. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3346. sky2_read8(hw, B0_CTST);
  3347. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3348. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3349. /* MSI test failed, go back to INTx mode */
  3350. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3351. "switching to INTx mode.\n");
  3352. err = -EOPNOTSUPP;
  3353. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3354. }
  3355. sky2_write32(hw, B0_IMSK, 0);
  3356. sky2_read32(hw, B0_IMSK);
  3357. free_irq(pdev->irq, hw);
  3358. return err;
  3359. }
  3360. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3361. {
  3362. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3363. u16 value;
  3364. if (!pm)
  3365. return 0;
  3366. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3367. return 0;
  3368. return value & PCI_PM_CTRL_PME_ENABLE;
  3369. }
  3370. static int __devinit sky2_probe(struct pci_dev *pdev,
  3371. const struct pci_device_id *ent)
  3372. {
  3373. struct net_device *dev;
  3374. struct sky2_hw *hw;
  3375. int err, using_dac = 0, wol_default;
  3376. err = pci_enable_device(pdev);
  3377. if (err) {
  3378. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3379. goto err_out;
  3380. }
  3381. err = pci_request_regions(pdev, DRV_NAME);
  3382. if (err) {
  3383. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3384. goto err_out_disable;
  3385. }
  3386. pci_set_master(pdev);
  3387. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3388. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3389. using_dac = 1;
  3390. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3391. if (err < 0) {
  3392. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3393. "for consistent allocations\n");
  3394. goto err_out_free_regions;
  3395. }
  3396. } else {
  3397. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3398. if (err) {
  3399. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3400. goto err_out_free_regions;
  3401. }
  3402. }
  3403. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3404. err = -ENOMEM;
  3405. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3406. if (!hw) {
  3407. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3408. goto err_out_free_regions;
  3409. }
  3410. hw->pdev = pdev;
  3411. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3412. if (!hw->regs) {
  3413. dev_err(&pdev->dev, "cannot map device registers\n");
  3414. goto err_out_free_hw;
  3415. }
  3416. #ifdef __BIG_ENDIAN
  3417. /* The sk98lin vendor driver uses hardware byte swapping but
  3418. * this driver uses software swapping.
  3419. */
  3420. {
  3421. u32 reg;
  3422. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3423. reg &= ~PCI_REV_DESC;
  3424. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3425. }
  3426. #endif
  3427. /* ring for status responses */
  3428. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3429. if (!hw->st_le)
  3430. goto err_out_iounmap;
  3431. err = sky2_init(hw);
  3432. if (err)
  3433. goto err_out_iounmap;
  3434. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3435. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3436. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3437. hw->chip_id, hw->chip_rev);
  3438. sky2_reset(hw);
  3439. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3440. if (!dev) {
  3441. err = -ENOMEM;
  3442. goto err_out_free_pci;
  3443. }
  3444. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3445. err = sky2_test_msi(hw);
  3446. if (err == -EOPNOTSUPP)
  3447. pci_disable_msi(pdev);
  3448. else if (err)
  3449. goto err_out_free_netdev;
  3450. }
  3451. err = register_netdev(dev);
  3452. if (err) {
  3453. dev_err(&pdev->dev, "cannot register net device\n");
  3454. goto err_out_free_netdev;
  3455. }
  3456. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3457. err = request_irq(pdev->irq, sky2_intr,
  3458. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3459. dev->name, hw);
  3460. if (err) {
  3461. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3462. goto err_out_unregister;
  3463. }
  3464. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3465. napi_enable(&hw->napi);
  3466. sky2_show_addr(dev);
  3467. if (hw->ports > 1) {
  3468. struct net_device *dev1;
  3469. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3470. if (!dev1)
  3471. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3472. else if ((err = register_netdev(dev1))) {
  3473. dev_warn(&pdev->dev,
  3474. "register of second port failed (%d)\n", err);
  3475. hw->dev[1] = NULL;
  3476. free_netdev(dev1);
  3477. } else
  3478. sky2_show_addr(dev1);
  3479. }
  3480. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3481. INIT_WORK(&hw->restart_work, sky2_restart);
  3482. pci_set_drvdata(pdev, hw);
  3483. return 0;
  3484. err_out_unregister:
  3485. if (hw->flags & SKY2_HW_USE_MSI)
  3486. pci_disable_msi(pdev);
  3487. unregister_netdev(dev);
  3488. err_out_free_netdev:
  3489. free_netdev(dev);
  3490. err_out_free_pci:
  3491. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3492. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3493. err_out_iounmap:
  3494. iounmap(hw->regs);
  3495. err_out_free_hw:
  3496. kfree(hw);
  3497. err_out_free_regions:
  3498. pci_release_regions(pdev);
  3499. err_out_disable:
  3500. pci_disable_device(pdev);
  3501. err_out:
  3502. pci_set_drvdata(pdev, NULL);
  3503. return err;
  3504. }
  3505. static void __devexit sky2_remove(struct pci_dev *pdev)
  3506. {
  3507. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3508. int i;
  3509. if (!hw)
  3510. return;
  3511. del_timer_sync(&hw->watchdog_timer);
  3512. cancel_work_sync(&hw->restart_work);
  3513. for (i = hw->ports-1; i >= 0; --i)
  3514. unregister_netdev(hw->dev[i]);
  3515. sky2_write32(hw, B0_IMSK, 0);
  3516. sky2_power_aux(hw);
  3517. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3518. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3519. sky2_read8(hw, B0_CTST);
  3520. free_irq(pdev->irq, hw);
  3521. if (hw->flags & SKY2_HW_USE_MSI)
  3522. pci_disable_msi(pdev);
  3523. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3524. pci_release_regions(pdev);
  3525. pci_disable_device(pdev);
  3526. for (i = hw->ports-1; i >= 0; --i)
  3527. free_netdev(hw->dev[i]);
  3528. iounmap(hw->regs);
  3529. kfree(hw);
  3530. pci_set_drvdata(pdev, NULL);
  3531. }
  3532. #ifdef CONFIG_PM
  3533. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3534. {
  3535. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3536. int i, wol = 0;
  3537. if (!hw)
  3538. return 0;
  3539. del_timer_sync(&hw->watchdog_timer);
  3540. cancel_work_sync(&hw->restart_work);
  3541. for (i = 0; i < hw->ports; i++) {
  3542. struct net_device *dev = hw->dev[i];
  3543. struct sky2_port *sky2 = netdev_priv(dev);
  3544. netif_device_detach(dev);
  3545. if (netif_running(dev))
  3546. sky2_down(dev);
  3547. if (sky2->wol)
  3548. sky2_wol_init(sky2);
  3549. wol |= sky2->wol;
  3550. }
  3551. sky2_write32(hw, B0_IMSK, 0);
  3552. napi_disable(&hw->napi);
  3553. sky2_power_aux(hw);
  3554. pci_save_state(pdev);
  3555. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3556. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3557. return 0;
  3558. }
  3559. static int sky2_resume(struct pci_dev *pdev)
  3560. {
  3561. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3562. int i, err;
  3563. if (!hw)
  3564. return 0;
  3565. err = pci_set_power_state(pdev, PCI_D0);
  3566. if (err)
  3567. goto out;
  3568. err = pci_restore_state(pdev);
  3569. if (err)
  3570. goto out;
  3571. pci_enable_wake(pdev, PCI_D0, 0);
  3572. /* Re-enable all clocks */
  3573. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3574. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3575. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3576. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3577. sky2_reset(hw);
  3578. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3579. napi_enable(&hw->napi);
  3580. for (i = 0; i < hw->ports; i++) {
  3581. struct net_device *dev = hw->dev[i];
  3582. netif_device_attach(dev);
  3583. if (netif_running(dev)) {
  3584. err = sky2_up(dev);
  3585. if (err) {
  3586. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3587. dev->name, err);
  3588. dev_close(dev);
  3589. goto out;
  3590. }
  3591. }
  3592. }
  3593. return 0;
  3594. out:
  3595. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3596. pci_disable_device(pdev);
  3597. return err;
  3598. }
  3599. #endif
  3600. static void sky2_shutdown(struct pci_dev *pdev)
  3601. {
  3602. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3603. int i, wol = 0;
  3604. if (!hw)
  3605. return;
  3606. del_timer_sync(&hw->watchdog_timer);
  3607. for (i = 0; i < hw->ports; i++) {
  3608. struct net_device *dev = hw->dev[i];
  3609. struct sky2_port *sky2 = netdev_priv(dev);
  3610. if (sky2->wol) {
  3611. wol = 1;
  3612. sky2_wol_init(sky2);
  3613. }
  3614. }
  3615. if (wol)
  3616. sky2_power_aux(hw);
  3617. pci_enable_wake(pdev, PCI_D3hot, wol);
  3618. pci_enable_wake(pdev, PCI_D3cold, wol);
  3619. pci_disable_device(pdev);
  3620. pci_set_power_state(pdev, PCI_D3hot);
  3621. }
  3622. static struct pci_driver sky2_driver = {
  3623. .name = DRV_NAME,
  3624. .id_table = sky2_id_table,
  3625. .probe = sky2_probe,
  3626. .remove = __devexit_p(sky2_remove),
  3627. #ifdef CONFIG_PM
  3628. .suspend = sky2_suspend,
  3629. .resume = sky2_resume,
  3630. #endif
  3631. .shutdown = sky2_shutdown,
  3632. };
  3633. static int __init sky2_init_module(void)
  3634. {
  3635. sky2_debug_init();
  3636. return pci_register_driver(&sky2_driver);
  3637. }
  3638. static void __exit sky2_cleanup_module(void)
  3639. {
  3640. pci_unregister_driver(&sky2_driver);
  3641. sky2_debug_cleanup();
  3642. }
  3643. module_init(sky2_init_module);
  3644. module_exit(sky2_cleanup_module);
  3645. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3646. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3647. MODULE_LICENSE("GPL");
  3648. MODULE_VERSION(DRV_VERSION);