Kconfig 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. #
  2. # Processor families
  3. #
  4. config CPU_SH2
  5. select SH_WRITETHROUGH if !CPU_SH2A
  6. bool
  7. config CPU_SH2A
  8. bool
  9. select CPU_SH2
  10. config CPU_SH3
  11. bool
  12. select CPU_HAS_INTEVT
  13. select CPU_HAS_SR_RB
  14. config CPU_SH4
  15. bool
  16. select CPU_HAS_INTEVT
  17. select CPU_HAS_SR_RB
  18. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  19. config CPU_SH4A
  20. bool
  21. select CPU_SH4
  22. config CPU_SH4AL_DSP
  23. bool
  24. select CPU_SH4A
  25. config CPU_SUBTYPE_ST40
  26. bool
  27. select CPU_SH4
  28. select CPU_HAS_INTC2_IRQ
  29. config CPU_SHX2
  30. bool
  31. choice
  32. prompt "Processor sub-type selection"
  33. #
  34. # Processor subtypes
  35. #
  36. # SH-2 Processor Support
  37. config CPU_SUBTYPE_SH7619
  38. bool "Support SH7619 processor"
  39. select CPU_SH2
  40. # SH-2A Processor Support
  41. config CPU_SUBTYPE_SH7206
  42. bool "Support SH7206 processor"
  43. select CPU_SH2A
  44. select CPU_HAS_IPR_IRQ
  45. # SH-3 Processor Support
  46. config CPU_SUBTYPE_SH7300
  47. bool "Support SH7300 processor"
  48. select CPU_SH3
  49. config CPU_SUBTYPE_SH7705
  50. bool "Support SH7705 processor"
  51. select CPU_SH3
  52. select CPU_HAS_IPR_IRQ
  53. select CPU_HAS_PINT_IRQ
  54. config CPU_SUBTYPE_SH7706
  55. bool "Support SH7706 processor"
  56. select CPU_SH3
  57. select CPU_HAS_IPR_IRQ
  58. help
  59. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  60. config CPU_SUBTYPE_SH7707
  61. bool "Support SH7707 processor"
  62. select CPU_SH3
  63. select CPU_HAS_PINT_IRQ
  64. help
  65. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  66. config CPU_SUBTYPE_SH7708
  67. bool "Support SH7708 processor"
  68. select CPU_SH3
  69. help
  70. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  71. if you have a 100 Mhz SH-3 HD6417708R CPU.
  72. config CPU_SUBTYPE_SH7709
  73. bool "Support SH7709 processor"
  74. select CPU_SH3
  75. select CPU_HAS_IPR_IRQ
  76. select CPU_HAS_PINT_IRQ
  77. help
  78. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  79. config CPU_SUBTYPE_SH7710
  80. bool "Support SH7710 processor"
  81. select CPU_SH3
  82. select CPU_HAS_IPR_IRQ
  83. help
  84. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  85. config CPU_SUBTYPE_SH7712
  86. bool "Support SH7712 processor"
  87. select CPU_SH3
  88. select CPU_HAS_IPR_IRQ
  89. help
  90. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  91. # SH-4 Processor Support
  92. config CPU_SUBTYPE_SH7750
  93. bool "Support SH7750 processor"
  94. select CPU_SH4
  95. select CPU_HAS_IPR_IRQ
  96. help
  97. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  98. config CPU_SUBTYPE_SH7091
  99. bool "Support SH7091 processor"
  100. select CPU_SH4
  101. help
  102. Select SH7091 if you have an SH-4 based Sega device (such as
  103. the Dreamcast, Naomi, and Naomi 2).
  104. config CPU_SUBTYPE_SH7750R
  105. bool "Support SH7750R processor"
  106. select CPU_SH4
  107. select CPU_HAS_IPR_IRQ
  108. config CPU_SUBTYPE_SH7750S
  109. bool "Support SH7750S processor"
  110. select CPU_SH4
  111. select CPU_HAS_IPR_IRQ
  112. config CPU_SUBTYPE_SH7751
  113. bool "Support SH7751 processor"
  114. select CPU_SH4
  115. select CPU_HAS_IPR_IRQ
  116. help
  117. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  118. or if you have a HD6417751R CPU.
  119. config CPU_SUBTYPE_SH7751R
  120. bool "Support SH7751R processor"
  121. select CPU_SH4
  122. select CPU_HAS_IPR_IRQ
  123. config CPU_SUBTYPE_SH7760
  124. bool "Support SH7760 processor"
  125. select CPU_SH4
  126. select CPU_HAS_INTC2_IRQ
  127. select CPU_HAS_IPR_IRQ
  128. config CPU_SUBTYPE_SH4_202
  129. bool "Support SH4-202 processor"
  130. select CPU_SH4
  131. # ST40 Processor Support
  132. config CPU_SUBTYPE_ST40STB1
  133. bool "Support ST40STB1/ST40RA processors"
  134. select CPU_SUBTYPE_ST40
  135. help
  136. Select ST40STB1 if you have a ST40RA CPU.
  137. This was previously called the ST40STB1, hence the option name.
  138. config CPU_SUBTYPE_ST40GX1
  139. bool "Support ST40GX1 processor"
  140. select CPU_SUBTYPE_ST40
  141. help
  142. Select ST40GX1 if you have a ST40GX1 CPU.
  143. # SH-4A Processor Support
  144. config CPU_SUBTYPE_SH7770
  145. bool "Support SH7770 processor"
  146. select CPU_SH4A
  147. config CPU_SUBTYPE_SH7780
  148. bool "Support SH7780 processor"
  149. select CPU_SH4A
  150. select CPU_HAS_INTC2_IRQ
  151. config CPU_SUBTYPE_SH7785
  152. bool "Support SH7785 processor"
  153. select CPU_SH4A
  154. select CPU_SHX2
  155. select CPU_HAS_INTC2_IRQ
  156. # SH4AL-DSP Processor Support
  157. config CPU_SUBTYPE_SH73180
  158. bool "Support SH73180 processor"
  159. select CPU_SH4AL_DSP
  160. config CPU_SUBTYPE_SH7343
  161. bool "Support SH7343 processor"
  162. select CPU_SH4AL_DSP
  163. config CPU_SUBTYPE_SH7722
  164. bool "Support SH7722 processor"
  165. select CPU_SH4AL_DSP
  166. select CPU_SHX2
  167. select CPU_HAS_IPR_IRQ
  168. select ARCH_SPARSEMEM_ENABLE
  169. endchoice
  170. menu "Memory management options"
  171. config QUICKLIST
  172. def_bool y
  173. config MMU
  174. bool "Support for memory management hardware"
  175. depends on !CPU_SH2
  176. default y
  177. help
  178. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  179. boot on these systems, this option must not be set.
  180. On other systems (such as the SH-3 and 4) where an MMU exists,
  181. turning this off will boot the kernel on these machines with the
  182. MMU implicitly switched off.
  183. config PAGE_OFFSET
  184. hex
  185. default "0x80000000" if MMU
  186. default "0x00000000"
  187. config MEMORY_START
  188. hex "Physical memory start address"
  189. default "0x08000000"
  190. ---help---
  191. Computers built with Hitachi SuperH processors always
  192. map the ROM starting at address zero. But the processor
  193. does not specify the range that RAM takes.
  194. The physical memory (RAM) start address will be automatically
  195. set to 08000000. Other platforms, such as the Solution Engine
  196. boards typically map RAM at 0C000000.
  197. Tweak this only when porting to a new machine which does not
  198. already have a defconfig. Changing it from the known correct
  199. value on any of the known systems will only lead to disaster.
  200. config MEMORY_SIZE
  201. hex "Physical memory size"
  202. default "0x00400000"
  203. help
  204. This sets the default memory size assumed by your SH kernel. It can
  205. be overridden as normal by the 'mem=' argument on the kernel command
  206. line. If unsure, consult your board specifications or just leave it
  207. as 0x00400000 which was the default value before this became
  208. configurable.
  209. config 32BIT
  210. bool "Support 32-bit physical addressing through PMB"
  211. depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
  212. default y
  213. help
  214. If you say Y here, physical addressing will be extended to
  215. 32-bits through the SH-4A PMB. If this is not set, legacy
  216. 29-bit physical addressing will be used.
  217. config X2TLB
  218. bool "Enable extended TLB mode"
  219. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  220. help
  221. Selecting this option will enable the extended mode of the SH-X2
  222. TLB. For legacy SH-X behaviour and interoperability, say N. For
  223. all of the fun new features and a willingless to submit bug reports,
  224. say Y.
  225. config VSYSCALL
  226. bool "Support vsyscall page"
  227. depends on MMU
  228. default y
  229. help
  230. This will enable support for the kernel mapping a vDSO page
  231. in process space, and subsequently handing down the entry point
  232. to the libc through the ELF auxiliary vector.
  233. From the kernel side this is used for the signal trampoline.
  234. For systems with an MMU that can afford to give up a page,
  235. (the default value) say Y.
  236. config NUMA
  237. bool "Non Uniform Memory Access (NUMA) Support"
  238. depends on MMU && SPARSEMEM && EXPERIMENTAL
  239. default n
  240. help
  241. Some SH systems have many various memories scattered around
  242. the address space, each with varying latencies. This enables
  243. support for these blocks by binding them to nodes and allowing
  244. memory policies to be used for prioritizing and controlling
  245. allocation behaviour.
  246. config NODES_SHIFT
  247. int
  248. default "1"
  249. depends on NEED_MULTIPLE_NODES
  250. config ARCH_FLATMEM_ENABLE
  251. def_bool y
  252. config ARCH_SPARSEMEM_ENABLE
  253. def_bool y
  254. select SPARSEMEM_STATIC
  255. config ARCH_SPARSEMEM_DEFAULT
  256. def_bool y
  257. config MAX_ACTIVE_REGIONS
  258. int
  259. default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
  260. default "1"
  261. config ARCH_POPULATES_NODE_MAP
  262. def_bool y
  263. config ARCH_SELECT_MEMORY_MODEL
  264. def_bool y
  265. config ARCH_ENABLE_MEMORY_HOTPLUG
  266. def_bool y
  267. depends on SPARSEMEM
  268. config ARCH_MEMORY_PROBE
  269. def_bool y
  270. depends on MEMORY_HOTPLUG
  271. choice
  272. prompt "Kernel page size"
  273. default PAGE_SIZE_4KB
  274. config PAGE_SIZE_4KB
  275. bool "4kB"
  276. help
  277. This is the default page size used by all SuperH CPUs.
  278. config PAGE_SIZE_8KB
  279. bool "8kB"
  280. depends on EXPERIMENTAL && X2TLB
  281. help
  282. This enables 8kB pages as supported by SH-X2 and later MMUs.
  283. config PAGE_SIZE_64KB
  284. bool "64kB"
  285. depends on EXPERIMENTAL && CPU_SH4
  286. help
  287. This enables support for 64kB pages, possible on all SH-4
  288. CPUs and later. Highly experimental, not recommended.
  289. endchoice
  290. choice
  291. prompt "HugeTLB page size"
  292. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  293. default HUGETLB_PAGE_SIZE_64K
  294. config HUGETLB_PAGE_SIZE_64K
  295. bool "64kB"
  296. config HUGETLB_PAGE_SIZE_256K
  297. bool "256kB"
  298. depends on X2TLB
  299. config HUGETLB_PAGE_SIZE_1MB
  300. bool "1MB"
  301. config HUGETLB_PAGE_SIZE_4MB
  302. bool "4MB"
  303. depends on X2TLB
  304. config HUGETLB_PAGE_SIZE_64MB
  305. bool "64MB"
  306. depends on X2TLB
  307. endchoice
  308. source "mm/Kconfig"
  309. endmenu
  310. menu "Cache configuration"
  311. config SH7705_CACHE_32KB
  312. bool "Enable 32KB cache size for SH7705"
  313. depends on CPU_SUBTYPE_SH7705
  314. default y
  315. config SH_DIRECT_MAPPED
  316. bool "Use direct-mapped caching"
  317. default n
  318. help
  319. Selecting this option will configure the caches to be direct-mapped,
  320. even if the cache supports a 2 or 4-way mode. This is useful primarily
  321. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  322. SH4-202, SH4-501, etc.)
  323. Turn this option off for platforms that do not have a direct-mapped
  324. cache, and you have no need to run the caches in such a configuration.
  325. config SH_WRITETHROUGH
  326. bool "Use write-through caching"
  327. help
  328. Selecting this option will configure the caches in write-through
  329. mode, as opposed to the default write-back configuration.
  330. Since there's sill some aliasing issues on SH-4, this option will
  331. unfortunately still require the majority of flushing functions to
  332. be implemented to deal with aliasing.
  333. If unsure, say N.
  334. config SH_OCRAM
  335. bool "Operand Cache RAM (OCRAM) support"
  336. help
  337. Selecting this option will automatically tear down the number of
  338. sets in the dcache by half, which in turn exposes a memory range.
  339. The addresses for the OC RAM base will vary according to the
  340. processor version. Consult vendor documentation for specifics.
  341. If unsure, say N.
  342. endmenu