sstep.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <asm/sstep.h>
  15. #include <asm/processor.h>
  16. #include <asm/uaccess.h>
  17. #include <asm/cputable.h>
  18. extern char system_call_common[];
  19. #ifdef CONFIG_PPC64
  20. /* Bits in SRR1 that are copied from MSR */
  21. #define MSR_MASK 0xffffffff87c0ffffUL
  22. #else
  23. #define MSR_MASK 0x87c0ffff
  24. #endif
  25. /* Bits in XER */
  26. #define XER_SO 0x80000000U
  27. #define XER_OV 0x40000000U
  28. #define XER_CA 0x20000000U
  29. #ifdef CONFIG_PPC_FPU
  30. /*
  31. * Functions in ldstfp.S
  32. */
  33. extern int do_lfs(int rn, unsigned long ea);
  34. extern int do_lfd(int rn, unsigned long ea);
  35. extern int do_stfs(int rn, unsigned long ea);
  36. extern int do_stfd(int rn, unsigned long ea);
  37. extern int do_lvx(int rn, unsigned long ea);
  38. extern int do_stvx(int rn, unsigned long ea);
  39. extern int do_lxvd2x(int rn, unsigned long ea);
  40. extern int do_stxvd2x(int rn, unsigned long ea);
  41. #endif
  42. /*
  43. * Emulate the truncation of 64 bit values in 32-bit mode.
  44. */
  45. static unsigned long truncate_if_32bit(unsigned long msr, unsigned long val)
  46. {
  47. #ifdef __powerpc64__
  48. if ((msr & MSR_64BIT) == 0)
  49. val &= 0xffffffffUL;
  50. #endif
  51. return val;
  52. }
  53. /*
  54. * Determine whether a conditional branch instruction would branch.
  55. */
  56. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  57. {
  58. unsigned int bo = (instr >> 21) & 0x1f;
  59. unsigned int bi;
  60. if ((bo & 4) == 0) {
  61. /* decrement counter */
  62. --regs->ctr;
  63. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  64. return 0;
  65. }
  66. if ((bo & 0x10) == 0) {
  67. /* check bit from CR */
  68. bi = (instr >> 16) & 0x1f;
  69. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  70. return 0;
  71. }
  72. return 1;
  73. }
  74. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  75. {
  76. if (!user_mode(regs))
  77. return 1;
  78. return __access_ok(ea, nb, USER_DS);
  79. }
  80. /*
  81. * Calculate effective address for a D-form instruction
  82. */
  83. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  84. {
  85. int ra;
  86. unsigned long ea;
  87. ra = (instr >> 16) & 0x1f;
  88. ea = (signed short) instr; /* sign-extend */
  89. if (ra) {
  90. ea += regs->gpr[ra];
  91. if (instr & 0x04000000) /* update forms */
  92. regs->gpr[ra] = ea;
  93. }
  94. return truncate_if_32bit(regs->msr, ea);
  95. }
  96. #ifdef __powerpc64__
  97. /*
  98. * Calculate effective address for a DS-form instruction
  99. */
  100. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  101. {
  102. int ra;
  103. unsigned long ea;
  104. ra = (instr >> 16) & 0x1f;
  105. ea = (signed short) (instr & ~3); /* sign-extend */
  106. if (ra) {
  107. ea += regs->gpr[ra];
  108. if ((instr & 3) == 1) /* update forms */
  109. regs->gpr[ra] = ea;
  110. }
  111. return truncate_if_32bit(regs->msr, ea);
  112. }
  113. #endif /* __powerpc64 */
  114. /*
  115. * Calculate effective address for an X-form instruction
  116. */
  117. static unsigned long __kprobes xform_ea(unsigned int instr, struct pt_regs *regs,
  118. int do_update)
  119. {
  120. int ra, rb;
  121. unsigned long ea;
  122. ra = (instr >> 16) & 0x1f;
  123. rb = (instr >> 11) & 0x1f;
  124. ea = regs->gpr[rb];
  125. if (ra) {
  126. ea += regs->gpr[ra];
  127. if (do_update) /* update forms */
  128. regs->gpr[ra] = ea;
  129. }
  130. return truncate_if_32bit(regs->msr, ea);
  131. }
  132. /*
  133. * Return the largest power of 2, not greater than sizeof(unsigned long),
  134. * such that x is a multiple of it.
  135. */
  136. static inline unsigned long max_align(unsigned long x)
  137. {
  138. x |= sizeof(unsigned long);
  139. return x & -x; /* isolates rightmost bit */
  140. }
  141. static inline unsigned long byterev_2(unsigned long x)
  142. {
  143. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  144. }
  145. static inline unsigned long byterev_4(unsigned long x)
  146. {
  147. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  148. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  149. }
  150. #ifdef __powerpc64__
  151. static inline unsigned long byterev_8(unsigned long x)
  152. {
  153. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  154. }
  155. #endif
  156. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  157. int nb)
  158. {
  159. int err = 0;
  160. unsigned long x = 0;
  161. switch (nb) {
  162. case 1:
  163. err = __get_user(x, (unsigned char __user *) ea);
  164. break;
  165. case 2:
  166. err = __get_user(x, (unsigned short __user *) ea);
  167. break;
  168. case 4:
  169. err = __get_user(x, (unsigned int __user *) ea);
  170. break;
  171. #ifdef __powerpc64__
  172. case 8:
  173. err = __get_user(x, (unsigned long __user *) ea);
  174. break;
  175. #endif
  176. }
  177. if (!err)
  178. *dest = x;
  179. return err;
  180. }
  181. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  182. int nb, struct pt_regs *regs)
  183. {
  184. int err;
  185. unsigned long x, b, c;
  186. /* unaligned, do this in pieces */
  187. x = 0;
  188. for (; nb > 0; nb -= c) {
  189. c = max_align(ea);
  190. if (c > nb)
  191. c = max_align(nb);
  192. err = read_mem_aligned(&b, ea, c);
  193. if (err)
  194. return err;
  195. x = (x << (8 * c)) + b;
  196. ea += c;
  197. }
  198. *dest = x;
  199. return 0;
  200. }
  201. /*
  202. * Read memory at address ea for nb bytes, return 0 for success
  203. * or -EFAULT if an error occurred.
  204. */
  205. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  206. struct pt_regs *regs)
  207. {
  208. if (!address_ok(regs, ea, nb))
  209. return -EFAULT;
  210. if ((ea & (nb - 1)) == 0)
  211. return read_mem_aligned(dest, ea, nb);
  212. return read_mem_unaligned(dest, ea, nb, regs);
  213. }
  214. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  215. int nb)
  216. {
  217. int err = 0;
  218. switch (nb) {
  219. case 1:
  220. err = __put_user(val, (unsigned char __user *) ea);
  221. break;
  222. case 2:
  223. err = __put_user(val, (unsigned short __user *) ea);
  224. break;
  225. case 4:
  226. err = __put_user(val, (unsigned int __user *) ea);
  227. break;
  228. #ifdef __powerpc64__
  229. case 8:
  230. err = __put_user(val, (unsigned long __user *) ea);
  231. break;
  232. #endif
  233. }
  234. return err;
  235. }
  236. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  237. int nb, struct pt_regs *regs)
  238. {
  239. int err;
  240. unsigned long c;
  241. /* unaligned or little-endian, do this in pieces */
  242. for (; nb > 0; nb -= c) {
  243. c = max_align(ea);
  244. if (c > nb)
  245. c = max_align(nb);
  246. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  247. if (err)
  248. return err;
  249. ++ea;
  250. }
  251. return 0;
  252. }
  253. /*
  254. * Write memory at address ea for nb bytes, return 0 for success
  255. * or -EFAULT if an error occurred.
  256. */
  257. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  258. struct pt_regs *regs)
  259. {
  260. if (!address_ok(regs, ea, nb))
  261. return -EFAULT;
  262. if ((ea & (nb - 1)) == 0)
  263. return write_mem_aligned(val, ea, nb);
  264. return write_mem_unaligned(val, ea, nb, regs);
  265. }
  266. #ifdef CONFIG_PPC_FPU
  267. /*
  268. * Check the address and alignment, and call func to do the actual
  269. * load or store.
  270. */
  271. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  272. unsigned long ea, int nb,
  273. struct pt_regs *regs)
  274. {
  275. int err;
  276. unsigned long val[sizeof(double) / sizeof(long)];
  277. unsigned long ptr;
  278. if (!address_ok(regs, ea, nb))
  279. return -EFAULT;
  280. if ((ea & 3) == 0)
  281. return (*func)(rn, ea);
  282. ptr = (unsigned long) &val[0];
  283. if (sizeof(unsigned long) == 8 || nb == 4) {
  284. err = read_mem_unaligned(&val[0], ea, nb, regs);
  285. ptr += sizeof(unsigned long) - nb;
  286. } else {
  287. /* reading a double on 32-bit */
  288. err = read_mem_unaligned(&val[0], ea, 4, regs);
  289. if (!err)
  290. err = read_mem_unaligned(&val[1], ea + 4, 4, regs);
  291. }
  292. if (err)
  293. return err;
  294. return (*func)(rn, ptr);
  295. }
  296. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  297. unsigned long ea, int nb,
  298. struct pt_regs *regs)
  299. {
  300. int err;
  301. unsigned long val[sizeof(double) / sizeof(long)];
  302. unsigned long ptr;
  303. if (!address_ok(regs, ea, nb))
  304. return -EFAULT;
  305. if ((ea & 3) == 0)
  306. return (*func)(rn, ea);
  307. ptr = (unsigned long) &val[0];
  308. if (sizeof(unsigned long) == 8 || nb == 4) {
  309. ptr += sizeof(unsigned long) - nb;
  310. err = (*func)(rn, ptr);
  311. if (err)
  312. return err;
  313. err = write_mem_unaligned(val[0], ea, nb, regs);
  314. } else {
  315. /* writing a double on 32-bit */
  316. err = (*func)(rn, ptr);
  317. if (err)
  318. return err;
  319. err = write_mem_unaligned(val[0], ea, 4, regs);
  320. if (!err)
  321. err = write_mem_unaligned(val[1], ea + 4, 4, regs);
  322. }
  323. return err;
  324. }
  325. #endif
  326. #ifdef CONFIG_ALTIVEC
  327. /* For Altivec/VMX, no need to worry about alignment */
  328. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  329. unsigned long ea, struct pt_regs *regs)
  330. {
  331. if (!address_ok(regs, ea & ~0xfUL, 16))
  332. return -EFAULT;
  333. return (*func)(rn, ea);
  334. }
  335. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  336. unsigned long ea, struct pt_regs *regs)
  337. {
  338. if (!address_ok(regs, ea & ~0xfUL, 16))
  339. return -EFAULT;
  340. return (*func)(rn, ea);
  341. }
  342. #endif /* CONFIG_ALTIVEC */
  343. #ifdef CONFIG_VSX
  344. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  345. unsigned long ea, struct pt_regs *regs)
  346. {
  347. int err;
  348. unsigned long val[2];
  349. if (!address_ok(regs, ea, 16))
  350. return -EFAULT;
  351. if ((ea & 3) == 0)
  352. return (*func)(rn, ea);
  353. err = read_mem_unaligned(&val[0], ea, 8, regs);
  354. if (!err)
  355. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  356. if (!err)
  357. err = (*func)(rn, (unsigned long) &val[0]);
  358. return err;
  359. }
  360. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  361. unsigned long ea, struct pt_regs *regs)
  362. {
  363. int err;
  364. unsigned long val[2];
  365. if (!address_ok(regs, ea, 16))
  366. return -EFAULT;
  367. if ((ea & 3) == 0)
  368. return (*func)(rn, ea);
  369. err = (*func)(rn, (unsigned long) &val[0]);
  370. if (err)
  371. return err;
  372. err = write_mem_unaligned(val[0], ea, 8, regs);
  373. if (!err)
  374. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  375. return err;
  376. }
  377. #endif /* CONFIG_VSX */
  378. #define __put_user_asmx(x, addr, err, op, cr) \
  379. __asm__ __volatile__( \
  380. "1: " op " %2,0,%3\n" \
  381. " mfcr %1\n" \
  382. "2:\n" \
  383. ".section .fixup,\"ax\"\n" \
  384. "3: li %0,%4\n" \
  385. " b 2b\n" \
  386. ".previous\n" \
  387. ".section __ex_table,\"a\"\n" \
  388. PPC_LONG_ALIGN "\n" \
  389. PPC_LONG "1b,3b\n" \
  390. ".previous" \
  391. : "=r" (err), "=r" (cr) \
  392. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  393. #define __get_user_asmx(x, addr, err, op) \
  394. __asm__ __volatile__( \
  395. "1: "op" %1,0,%2\n" \
  396. "2:\n" \
  397. ".section .fixup,\"ax\"\n" \
  398. "3: li %0,%3\n" \
  399. " b 2b\n" \
  400. ".previous\n" \
  401. ".section __ex_table,\"a\"\n" \
  402. PPC_LONG_ALIGN "\n" \
  403. PPC_LONG "1b,3b\n" \
  404. ".previous" \
  405. : "=r" (err), "=r" (x) \
  406. : "r" (addr), "i" (-EFAULT), "0" (err))
  407. #define __cacheop_user_asmx(addr, err, op) \
  408. __asm__ __volatile__( \
  409. "1: "op" 0,%1\n" \
  410. "2:\n" \
  411. ".section .fixup,\"ax\"\n" \
  412. "3: li %0,%3\n" \
  413. " b 2b\n" \
  414. ".previous\n" \
  415. ".section __ex_table,\"a\"\n" \
  416. PPC_LONG_ALIGN "\n" \
  417. PPC_LONG "1b,3b\n" \
  418. ".previous" \
  419. : "=r" (err) \
  420. : "r" (addr), "i" (-EFAULT), "0" (err))
  421. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  422. {
  423. long val = regs->gpr[rd];
  424. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  425. #ifdef __powerpc64__
  426. if (!(regs->msr & MSR_64BIT))
  427. val = (int) val;
  428. #endif
  429. if (val < 0)
  430. regs->ccr |= 0x80000000;
  431. else if (val > 0)
  432. regs->ccr |= 0x40000000;
  433. else
  434. regs->ccr |= 0x20000000;
  435. }
  436. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  437. unsigned long val1, unsigned long val2,
  438. unsigned long carry_in)
  439. {
  440. unsigned long val = val1 + val2;
  441. if (carry_in)
  442. ++val;
  443. regs->gpr[rd] = val;
  444. #ifdef __powerpc64__
  445. if (!(regs->msr & MSR_64BIT)) {
  446. val = (unsigned int) val;
  447. val1 = (unsigned int) val1;
  448. }
  449. #endif
  450. if (val < val1 || (carry_in && val == val1))
  451. regs->xer |= XER_CA;
  452. else
  453. regs->xer &= ~XER_CA;
  454. }
  455. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  456. int crfld)
  457. {
  458. unsigned int crval, shift;
  459. crval = (regs->xer >> 31) & 1; /* get SO bit */
  460. if (v1 < v2)
  461. crval |= 8;
  462. else if (v1 > v2)
  463. crval |= 4;
  464. else
  465. crval |= 2;
  466. shift = (7 - crfld) * 4;
  467. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  468. }
  469. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  470. unsigned long v2, int crfld)
  471. {
  472. unsigned int crval, shift;
  473. crval = (regs->xer >> 31) & 1; /* get SO bit */
  474. if (v1 < v2)
  475. crval |= 8;
  476. else if (v1 > v2)
  477. crval |= 4;
  478. else
  479. crval |= 2;
  480. shift = (7 - crfld) * 4;
  481. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  482. }
  483. /*
  484. * Elements of 32-bit rotate and mask instructions.
  485. */
  486. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  487. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  488. #ifdef __powerpc64__
  489. #define MASK64_L(mb) (~0UL >> (mb))
  490. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  491. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  492. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  493. #else
  494. #define DATA32(x) (x)
  495. #endif
  496. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  497. /*
  498. * Emulate instructions that cause a transfer of control,
  499. * loads and stores, and a few other instructions.
  500. * Returns 1 if the step was emulated, 0 if not,
  501. * or -1 if the instruction is one that should not be stepped,
  502. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  503. */
  504. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  505. {
  506. unsigned int opcode, ra, rb, rd, spr, u;
  507. unsigned long int imm;
  508. unsigned long int val, val2;
  509. unsigned long int ea;
  510. unsigned int cr, mb, me, sh;
  511. int err;
  512. unsigned long old_ra;
  513. long ival;
  514. opcode = instr >> 26;
  515. switch (opcode) {
  516. case 16: /* bc */
  517. imm = (signed short)(instr & 0xfffc);
  518. if ((instr & 2) == 0)
  519. imm += regs->nip;
  520. regs->nip += 4;
  521. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  522. if (instr & 1)
  523. regs->link = regs->nip;
  524. if (branch_taken(instr, regs))
  525. regs->nip = imm;
  526. return 1;
  527. #ifdef CONFIG_PPC64
  528. case 17: /* sc */
  529. /*
  530. * N.B. this uses knowledge about how the syscall
  531. * entry code works. If that is changed, this will
  532. * need to be changed also.
  533. */
  534. if (regs->gpr[0] == 0x1ebe &&
  535. cpu_has_feature(CPU_FTR_REAL_LE)) {
  536. regs->msr ^= MSR_LE;
  537. goto instr_done;
  538. }
  539. regs->gpr[9] = regs->gpr[13];
  540. regs->gpr[10] = MSR_KERNEL;
  541. regs->gpr[11] = regs->nip + 4;
  542. regs->gpr[12] = regs->msr & MSR_MASK;
  543. regs->gpr[13] = (unsigned long) get_paca();
  544. regs->nip = (unsigned long) &system_call_common;
  545. regs->msr = MSR_KERNEL;
  546. return 1;
  547. #endif
  548. case 18: /* b */
  549. imm = instr & 0x03fffffc;
  550. if (imm & 0x02000000)
  551. imm -= 0x04000000;
  552. if ((instr & 2) == 0)
  553. imm += regs->nip;
  554. if (instr & 1)
  555. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  556. imm = truncate_if_32bit(regs->msr, imm);
  557. regs->nip = imm;
  558. return 1;
  559. case 19:
  560. switch ((instr >> 1) & 0x3ff) {
  561. case 16: /* bclr */
  562. case 528: /* bcctr */
  563. imm = (instr & 0x400)? regs->ctr: regs->link;
  564. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  565. imm = truncate_if_32bit(regs->msr, imm);
  566. if (instr & 1)
  567. regs->link = regs->nip;
  568. if (branch_taken(instr, regs))
  569. regs->nip = imm;
  570. return 1;
  571. case 18: /* rfid, scary */
  572. return -1;
  573. case 150: /* isync */
  574. isync();
  575. goto instr_done;
  576. case 33: /* crnor */
  577. case 129: /* crandc */
  578. case 193: /* crxor */
  579. case 225: /* crnand */
  580. case 257: /* crand */
  581. case 289: /* creqv */
  582. case 417: /* crorc */
  583. case 449: /* cror */
  584. ra = (instr >> 16) & 0x1f;
  585. rb = (instr >> 11) & 0x1f;
  586. rd = (instr >> 21) & 0x1f;
  587. ra = (regs->ccr >> (31 - ra)) & 1;
  588. rb = (regs->ccr >> (31 - rb)) & 1;
  589. val = (instr >> (6 + ra * 2 + rb)) & 1;
  590. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  591. (val << (31 - rd));
  592. goto instr_done;
  593. }
  594. break;
  595. case 31:
  596. switch ((instr >> 1) & 0x3ff) {
  597. case 598: /* sync */
  598. #ifdef __powerpc64__
  599. switch ((instr >> 21) & 3) {
  600. case 1: /* lwsync */
  601. asm volatile("lwsync" : : : "memory");
  602. goto instr_done;
  603. case 2: /* ptesync */
  604. asm volatile("ptesync" : : : "memory");
  605. goto instr_done;
  606. }
  607. #endif
  608. mb();
  609. goto instr_done;
  610. case 854: /* eieio */
  611. eieio();
  612. goto instr_done;
  613. }
  614. break;
  615. }
  616. /* Following cases refer to regs->gpr[], so we need all regs */
  617. if (!FULL_REGS(regs))
  618. return 0;
  619. rd = (instr >> 21) & 0x1f;
  620. ra = (instr >> 16) & 0x1f;
  621. rb = (instr >> 11) & 0x1f;
  622. switch (opcode) {
  623. case 7: /* mulli */
  624. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  625. goto instr_done;
  626. case 8: /* subfic */
  627. imm = (short) instr;
  628. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  629. goto instr_done;
  630. case 10: /* cmpli */
  631. imm = (unsigned short) instr;
  632. val = regs->gpr[ra];
  633. #ifdef __powerpc64__
  634. if ((rd & 1) == 0)
  635. val = (unsigned int) val;
  636. #endif
  637. do_cmp_unsigned(regs, val, imm, rd >> 2);
  638. goto instr_done;
  639. case 11: /* cmpi */
  640. imm = (short) instr;
  641. val = regs->gpr[ra];
  642. #ifdef __powerpc64__
  643. if ((rd & 1) == 0)
  644. val = (int) val;
  645. #endif
  646. do_cmp_signed(regs, val, imm, rd >> 2);
  647. goto instr_done;
  648. case 12: /* addic */
  649. imm = (short) instr;
  650. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  651. goto instr_done;
  652. case 13: /* addic. */
  653. imm = (short) instr;
  654. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  655. set_cr0(regs, rd);
  656. goto instr_done;
  657. case 14: /* addi */
  658. imm = (short) instr;
  659. if (ra)
  660. imm += regs->gpr[ra];
  661. regs->gpr[rd] = imm;
  662. goto instr_done;
  663. case 15: /* addis */
  664. imm = ((short) instr) << 16;
  665. if (ra)
  666. imm += regs->gpr[ra];
  667. regs->gpr[rd] = imm;
  668. goto instr_done;
  669. case 20: /* rlwimi */
  670. mb = (instr >> 6) & 0x1f;
  671. me = (instr >> 1) & 0x1f;
  672. val = DATA32(regs->gpr[rd]);
  673. imm = MASK32(mb, me);
  674. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  675. goto logical_done;
  676. case 21: /* rlwinm */
  677. mb = (instr >> 6) & 0x1f;
  678. me = (instr >> 1) & 0x1f;
  679. val = DATA32(regs->gpr[rd]);
  680. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  681. goto logical_done;
  682. case 23: /* rlwnm */
  683. mb = (instr >> 6) & 0x1f;
  684. me = (instr >> 1) & 0x1f;
  685. rb = regs->gpr[rb] & 0x1f;
  686. val = DATA32(regs->gpr[rd]);
  687. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  688. goto logical_done;
  689. case 24: /* ori */
  690. imm = (unsigned short) instr;
  691. regs->gpr[ra] = regs->gpr[rd] | imm;
  692. goto instr_done;
  693. case 25: /* oris */
  694. imm = (unsigned short) instr;
  695. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  696. goto instr_done;
  697. case 26: /* xori */
  698. imm = (unsigned short) instr;
  699. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  700. goto instr_done;
  701. case 27: /* xoris */
  702. imm = (unsigned short) instr;
  703. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  704. goto instr_done;
  705. case 28: /* andi. */
  706. imm = (unsigned short) instr;
  707. regs->gpr[ra] = regs->gpr[rd] & imm;
  708. set_cr0(regs, ra);
  709. goto instr_done;
  710. case 29: /* andis. */
  711. imm = (unsigned short) instr;
  712. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  713. set_cr0(regs, ra);
  714. goto instr_done;
  715. #ifdef __powerpc64__
  716. case 30: /* rld* */
  717. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  718. val = regs->gpr[rd];
  719. if ((instr & 0x10) == 0) {
  720. sh = rb | ((instr & 2) << 4);
  721. val = ROTATE(val, sh);
  722. switch ((instr >> 2) & 3) {
  723. case 0: /* rldicl */
  724. regs->gpr[ra] = val & MASK64_L(mb);
  725. goto logical_done;
  726. case 1: /* rldicr */
  727. regs->gpr[ra] = val & MASK64_R(mb);
  728. goto logical_done;
  729. case 2: /* rldic */
  730. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  731. goto logical_done;
  732. case 3: /* rldimi */
  733. imm = MASK64(mb, 63 - sh);
  734. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  735. (val & imm);
  736. goto logical_done;
  737. }
  738. } else {
  739. sh = regs->gpr[rb] & 0x3f;
  740. val = ROTATE(val, sh);
  741. switch ((instr >> 1) & 7) {
  742. case 0: /* rldcl */
  743. regs->gpr[ra] = val & MASK64_L(mb);
  744. goto logical_done;
  745. case 1: /* rldcr */
  746. regs->gpr[ra] = val & MASK64_R(mb);
  747. goto logical_done;
  748. }
  749. }
  750. #endif
  751. case 31:
  752. switch ((instr >> 1) & 0x3ff) {
  753. case 83: /* mfmsr */
  754. if (regs->msr & MSR_PR)
  755. break;
  756. regs->gpr[rd] = regs->msr & MSR_MASK;
  757. goto instr_done;
  758. case 146: /* mtmsr */
  759. if (regs->msr & MSR_PR)
  760. break;
  761. imm = regs->gpr[rd];
  762. if ((imm & MSR_RI) == 0)
  763. /* can't step mtmsr that would clear MSR_RI */
  764. return -1;
  765. regs->msr = imm;
  766. goto instr_done;
  767. #ifdef CONFIG_PPC64
  768. case 178: /* mtmsrd */
  769. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  770. /* mtmsrd doesn't change MSR_HV and MSR_ME */
  771. if (regs->msr & MSR_PR)
  772. break;
  773. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffefffUL;
  774. imm = (regs->msr & MSR_MASK & ~imm)
  775. | (regs->gpr[rd] & imm);
  776. if ((imm & MSR_RI) == 0)
  777. /* can't step mtmsrd that would clear MSR_RI */
  778. return -1;
  779. regs->msr = imm;
  780. goto instr_done;
  781. #endif
  782. case 19: /* mfcr */
  783. regs->gpr[rd] = regs->ccr;
  784. regs->gpr[rd] &= 0xffffffffUL;
  785. goto instr_done;
  786. case 144: /* mtcrf */
  787. imm = 0xf0000000UL;
  788. val = regs->gpr[rd];
  789. for (sh = 0; sh < 8; ++sh) {
  790. if (instr & (0x80000 >> sh))
  791. regs->ccr = (regs->ccr & ~imm) |
  792. (val & imm);
  793. imm >>= 4;
  794. }
  795. goto instr_done;
  796. case 339: /* mfspr */
  797. spr = (instr >> 11) & 0x3ff;
  798. switch (spr) {
  799. case 0x20: /* mfxer */
  800. regs->gpr[rd] = regs->xer;
  801. regs->gpr[rd] &= 0xffffffffUL;
  802. goto instr_done;
  803. case 0x100: /* mflr */
  804. regs->gpr[rd] = regs->link;
  805. goto instr_done;
  806. case 0x120: /* mfctr */
  807. regs->gpr[rd] = regs->ctr;
  808. goto instr_done;
  809. }
  810. break;
  811. case 467: /* mtspr */
  812. spr = (instr >> 11) & 0x3ff;
  813. switch (spr) {
  814. case 0x20: /* mtxer */
  815. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  816. goto instr_done;
  817. case 0x100: /* mtlr */
  818. regs->link = regs->gpr[rd];
  819. goto instr_done;
  820. case 0x120: /* mtctr */
  821. regs->ctr = regs->gpr[rd];
  822. goto instr_done;
  823. }
  824. break;
  825. /*
  826. * Compare instructions
  827. */
  828. case 0: /* cmp */
  829. val = regs->gpr[ra];
  830. val2 = regs->gpr[rb];
  831. #ifdef __powerpc64__
  832. if ((rd & 1) == 0) {
  833. /* word (32-bit) compare */
  834. val = (int) val;
  835. val2 = (int) val2;
  836. }
  837. #endif
  838. do_cmp_signed(regs, val, val2, rd >> 2);
  839. goto instr_done;
  840. case 32: /* cmpl */
  841. val = regs->gpr[ra];
  842. val2 = regs->gpr[rb];
  843. #ifdef __powerpc64__
  844. if ((rd & 1) == 0) {
  845. /* word (32-bit) compare */
  846. val = (unsigned int) val;
  847. val2 = (unsigned int) val2;
  848. }
  849. #endif
  850. do_cmp_unsigned(regs, val, val2, rd >> 2);
  851. goto instr_done;
  852. /*
  853. * Arithmetic instructions
  854. */
  855. case 8: /* subfc */
  856. add_with_carry(regs, rd, ~regs->gpr[ra],
  857. regs->gpr[rb], 1);
  858. goto arith_done;
  859. #ifdef __powerpc64__
  860. case 9: /* mulhdu */
  861. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  862. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  863. goto arith_done;
  864. #endif
  865. case 10: /* addc */
  866. add_with_carry(regs, rd, regs->gpr[ra],
  867. regs->gpr[rb], 0);
  868. goto arith_done;
  869. case 11: /* mulhwu */
  870. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  871. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  872. goto arith_done;
  873. case 40: /* subf */
  874. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  875. goto arith_done;
  876. #ifdef __powerpc64__
  877. case 73: /* mulhd */
  878. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  879. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  880. goto arith_done;
  881. #endif
  882. case 75: /* mulhw */
  883. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  884. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  885. goto arith_done;
  886. case 104: /* neg */
  887. regs->gpr[rd] = -regs->gpr[ra];
  888. goto arith_done;
  889. case 136: /* subfe */
  890. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  891. regs->xer & XER_CA);
  892. goto arith_done;
  893. case 138: /* adde */
  894. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  895. regs->xer & XER_CA);
  896. goto arith_done;
  897. case 200: /* subfze */
  898. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  899. regs->xer & XER_CA);
  900. goto arith_done;
  901. case 202: /* addze */
  902. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  903. regs->xer & XER_CA);
  904. goto arith_done;
  905. case 232: /* subfme */
  906. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  907. regs->xer & XER_CA);
  908. goto arith_done;
  909. #ifdef __powerpc64__
  910. case 233: /* mulld */
  911. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  912. goto arith_done;
  913. #endif
  914. case 234: /* addme */
  915. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  916. regs->xer & XER_CA);
  917. goto arith_done;
  918. case 235: /* mullw */
  919. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  920. (unsigned int) regs->gpr[rb];
  921. goto arith_done;
  922. case 266: /* add */
  923. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  924. goto arith_done;
  925. #ifdef __powerpc64__
  926. case 457: /* divdu */
  927. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  928. goto arith_done;
  929. #endif
  930. case 459: /* divwu */
  931. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  932. (unsigned int) regs->gpr[rb];
  933. goto arith_done;
  934. #ifdef __powerpc64__
  935. case 489: /* divd */
  936. regs->gpr[rd] = (long int) regs->gpr[ra] /
  937. (long int) regs->gpr[rb];
  938. goto arith_done;
  939. #endif
  940. case 491: /* divw */
  941. regs->gpr[rd] = (int) regs->gpr[ra] /
  942. (int) regs->gpr[rb];
  943. goto arith_done;
  944. /*
  945. * Logical instructions
  946. */
  947. case 26: /* cntlzw */
  948. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  949. "r" (regs->gpr[rd]));
  950. goto logical_done;
  951. #ifdef __powerpc64__
  952. case 58: /* cntlzd */
  953. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  954. "r" (regs->gpr[rd]));
  955. goto logical_done;
  956. #endif
  957. case 28: /* and */
  958. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  959. goto logical_done;
  960. case 60: /* andc */
  961. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  962. goto logical_done;
  963. case 124: /* nor */
  964. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  965. goto logical_done;
  966. case 284: /* xor */
  967. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  968. goto logical_done;
  969. case 316: /* xor */
  970. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  971. goto logical_done;
  972. case 412: /* orc */
  973. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  974. goto logical_done;
  975. case 444: /* or */
  976. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  977. goto logical_done;
  978. case 476: /* nand */
  979. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  980. goto logical_done;
  981. case 922: /* extsh */
  982. regs->gpr[ra] = (signed short) regs->gpr[rd];
  983. goto logical_done;
  984. case 954: /* extsb */
  985. regs->gpr[ra] = (signed char) regs->gpr[rd];
  986. goto logical_done;
  987. #ifdef __powerpc64__
  988. case 986: /* extsw */
  989. regs->gpr[ra] = (signed int) regs->gpr[rd];
  990. goto logical_done;
  991. #endif
  992. /*
  993. * Shift instructions
  994. */
  995. case 24: /* slw */
  996. sh = regs->gpr[rb] & 0x3f;
  997. if (sh < 32)
  998. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  999. else
  1000. regs->gpr[ra] = 0;
  1001. goto logical_done;
  1002. case 536: /* srw */
  1003. sh = regs->gpr[rb] & 0x3f;
  1004. if (sh < 32)
  1005. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1006. else
  1007. regs->gpr[ra] = 0;
  1008. goto logical_done;
  1009. case 792: /* sraw */
  1010. sh = regs->gpr[rb] & 0x3f;
  1011. ival = (signed int) regs->gpr[rd];
  1012. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1013. if (ival < 0 && (sh >= 32 || (ival & ((1 << sh) - 1)) != 0))
  1014. regs->xer |= XER_CA;
  1015. else
  1016. regs->xer &= ~XER_CA;
  1017. goto logical_done;
  1018. case 824: /* srawi */
  1019. sh = rb;
  1020. ival = (signed int) regs->gpr[rd];
  1021. regs->gpr[ra] = ival >> sh;
  1022. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1023. regs->xer |= XER_CA;
  1024. else
  1025. regs->xer &= ~XER_CA;
  1026. goto logical_done;
  1027. #ifdef __powerpc64__
  1028. case 27: /* sld */
  1029. sh = regs->gpr[rd] & 0x7f;
  1030. if (sh < 64)
  1031. regs->gpr[ra] = regs->gpr[rd] << sh;
  1032. else
  1033. regs->gpr[ra] = 0;
  1034. goto logical_done;
  1035. case 539: /* srd */
  1036. sh = regs->gpr[rb] & 0x7f;
  1037. if (sh < 64)
  1038. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1039. else
  1040. regs->gpr[ra] = 0;
  1041. goto logical_done;
  1042. case 794: /* srad */
  1043. sh = regs->gpr[rb] & 0x7f;
  1044. ival = (signed long int) regs->gpr[rd];
  1045. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1046. if (ival < 0 && (sh >= 64 || (ival & ((1 << sh) - 1)) != 0))
  1047. regs->xer |= XER_CA;
  1048. else
  1049. regs->xer &= ~XER_CA;
  1050. goto logical_done;
  1051. case 826: /* sradi with sh_5 = 0 */
  1052. case 827: /* sradi with sh_5 = 1 */
  1053. sh = rb | ((instr & 2) << 4);
  1054. ival = (signed long int) regs->gpr[rd];
  1055. regs->gpr[ra] = ival >> sh;
  1056. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1057. regs->xer |= XER_CA;
  1058. else
  1059. regs->xer &= ~XER_CA;
  1060. goto logical_done;
  1061. #endif /* __powerpc64__ */
  1062. /*
  1063. * Cache instructions
  1064. */
  1065. case 54: /* dcbst */
  1066. ea = xform_ea(instr, regs, 0);
  1067. if (!address_ok(regs, ea, 8))
  1068. return 0;
  1069. err = 0;
  1070. __cacheop_user_asmx(ea, err, "dcbst");
  1071. if (err)
  1072. return 0;
  1073. goto instr_done;
  1074. case 86: /* dcbf */
  1075. ea = xform_ea(instr, regs, 0);
  1076. if (!address_ok(regs, ea, 8))
  1077. return 0;
  1078. err = 0;
  1079. __cacheop_user_asmx(ea, err, "dcbf");
  1080. if (err)
  1081. return 0;
  1082. goto instr_done;
  1083. case 246: /* dcbtst */
  1084. if (rd == 0) {
  1085. ea = xform_ea(instr, regs, 0);
  1086. prefetchw((void *) ea);
  1087. }
  1088. goto instr_done;
  1089. case 278: /* dcbt */
  1090. if (rd == 0) {
  1091. ea = xform_ea(instr, regs, 0);
  1092. prefetch((void *) ea);
  1093. }
  1094. goto instr_done;
  1095. }
  1096. break;
  1097. }
  1098. /*
  1099. * Following cases are for loads and stores, so bail out
  1100. * if we're in little-endian mode.
  1101. */
  1102. if (regs->msr & MSR_LE)
  1103. return 0;
  1104. /*
  1105. * Save register RA in case it's an update form load or store
  1106. * and the access faults.
  1107. */
  1108. old_ra = regs->gpr[ra];
  1109. switch (opcode) {
  1110. case 31:
  1111. u = instr & 0x40;
  1112. switch ((instr >> 1) & 0x3ff) {
  1113. case 20: /* lwarx */
  1114. ea = xform_ea(instr, regs, 0);
  1115. if (ea & 3)
  1116. break; /* can't handle misaligned */
  1117. err = -EFAULT;
  1118. if (!address_ok(regs, ea, 4))
  1119. goto ldst_done;
  1120. err = 0;
  1121. __get_user_asmx(val, ea, err, "lwarx");
  1122. if (!err)
  1123. regs->gpr[rd] = val;
  1124. goto ldst_done;
  1125. case 150: /* stwcx. */
  1126. ea = xform_ea(instr, regs, 0);
  1127. if (ea & 3)
  1128. break; /* can't handle misaligned */
  1129. err = -EFAULT;
  1130. if (!address_ok(regs, ea, 4))
  1131. goto ldst_done;
  1132. err = 0;
  1133. __put_user_asmx(regs->gpr[rd], ea, err, "stwcx.", cr);
  1134. if (!err)
  1135. regs->ccr = (regs->ccr & 0x0fffffff) |
  1136. (cr & 0xe0000000) |
  1137. ((regs->xer >> 3) & 0x10000000);
  1138. goto ldst_done;
  1139. #ifdef __powerpc64__
  1140. case 84: /* ldarx */
  1141. ea = xform_ea(instr, regs, 0);
  1142. if (ea & 7)
  1143. break; /* can't handle misaligned */
  1144. err = -EFAULT;
  1145. if (!address_ok(regs, ea, 8))
  1146. goto ldst_done;
  1147. err = 0;
  1148. __get_user_asmx(val, ea, err, "ldarx");
  1149. if (!err)
  1150. regs->gpr[rd] = val;
  1151. goto ldst_done;
  1152. case 214: /* stdcx. */
  1153. ea = xform_ea(instr, regs, 0);
  1154. if (ea & 7)
  1155. break; /* can't handle misaligned */
  1156. err = -EFAULT;
  1157. if (!address_ok(regs, ea, 8))
  1158. goto ldst_done;
  1159. err = 0;
  1160. __put_user_asmx(regs->gpr[rd], ea, err, "stdcx.", cr);
  1161. if (!err)
  1162. regs->ccr = (regs->ccr & 0x0fffffff) |
  1163. (cr & 0xe0000000) |
  1164. ((regs->xer >> 3) & 0x10000000);
  1165. goto ldst_done;
  1166. case 21: /* ldx */
  1167. case 53: /* ldux */
  1168. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1169. 8, regs);
  1170. goto ldst_done;
  1171. #endif
  1172. case 23: /* lwzx */
  1173. case 55: /* lwzux */
  1174. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1175. 4, regs);
  1176. goto ldst_done;
  1177. case 87: /* lbzx */
  1178. case 119: /* lbzux */
  1179. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1180. 1, regs);
  1181. goto ldst_done;
  1182. #ifdef CONFIG_ALTIVEC
  1183. case 103: /* lvx */
  1184. case 359: /* lvxl */
  1185. if (!(regs->msr & MSR_VEC))
  1186. break;
  1187. ea = xform_ea(instr, regs, 0);
  1188. err = do_vec_load(rd, do_lvx, ea, regs);
  1189. goto ldst_done;
  1190. case 231: /* stvx */
  1191. case 487: /* stvxl */
  1192. if (!(regs->msr & MSR_VEC))
  1193. break;
  1194. ea = xform_ea(instr, regs, 0);
  1195. err = do_vec_store(rd, do_stvx, ea, regs);
  1196. goto ldst_done;
  1197. #endif /* CONFIG_ALTIVEC */
  1198. #ifdef __powerpc64__
  1199. case 149: /* stdx */
  1200. case 181: /* stdux */
  1201. val = regs->gpr[rd];
  1202. err = write_mem(val, xform_ea(instr, regs, u), 8, regs);
  1203. goto ldst_done;
  1204. #endif
  1205. case 151: /* stwx */
  1206. case 183: /* stwux */
  1207. val = regs->gpr[rd];
  1208. err = write_mem(val, xform_ea(instr, regs, u), 4, regs);
  1209. goto ldst_done;
  1210. case 215: /* stbx */
  1211. case 247: /* stbux */
  1212. val = regs->gpr[rd];
  1213. err = write_mem(val, xform_ea(instr, regs, u), 1, regs);
  1214. goto ldst_done;
  1215. case 279: /* lhzx */
  1216. case 311: /* lhzux */
  1217. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1218. 2, regs);
  1219. goto ldst_done;
  1220. #ifdef __powerpc64__
  1221. case 341: /* lwax */
  1222. case 373: /* lwaux */
  1223. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1224. 4, regs);
  1225. if (!err)
  1226. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1227. goto ldst_done;
  1228. #endif
  1229. case 343: /* lhax */
  1230. case 375: /* lhaux */
  1231. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1232. 2, regs);
  1233. if (!err)
  1234. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1235. goto ldst_done;
  1236. case 407: /* sthx */
  1237. case 439: /* sthux */
  1238. val = regs->gpr[rd];
  1239. err = write_mem(val, xform_ea(instr, regs, u), 2, regs);
  1240. goto ldst_done;
  1241. #ifdef __powerpc64__
  1242. case 532: /* ldbrx */
  1243. err = read_mem(&val, xform_ea(instr, regs, 0), 8, regs);
  1244. if (!err)
  1245. regs->gpr[rd] = byterev_8(val);
  1246. goto ldst_done;
  1247. #endif
  1248. case 534: /* lwbrx */
  1249. err = read_mem(&val, xform_ea(instr, regs, 0), 4, regs);
  1250. if (!err)
  1251. regs->gpr[rd] = byterev_4(val);
  1252. goto ldst_done;
  1253. #ifdef CONFIG_PPC_CPU
  1254. case 535: /* lfsx */
  1255. case 567: /* lfsux */
  1256. if (!(regs->msr & MSR_FP))
  1257. break;
  1258. ea = xform_ea(instr, regs, u);
  1259. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1260. goto ldst_done;
  1261. case 599: /* lfdx */
  1262. case 631: /* lfdux */
  1263. if (!(regs->msr & MSR_FP))
  1264. break;
  1265. ea = xform_ea(instr, regs, u);
  1266. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1267. goto ldst_done;
  1268. case 663: /* stfsx */
  1269. case 695: /* stfsux */
  1270. if (!(regs->msr & MSR_FP))
  1271. break;
  1272. ea = xform_ea(instr, regs, u);
  1273. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1274. goto ldst_done;
  1275. case 727: /* stfdx */
  1276. case 759: /* stfdux */
  1277. if (!(regs->msr & MSR_FP))
  1278. break;
  1279. ea = xform_ea(instr, regs, u);
  1280. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1281. goto ldst_done;
  1282. #endif
  1283. #ifdef __powerpc64__
  1284. case 660: /* stdbrx */
  1285. val = byterev_8(regs->gpr[rd]);
  1286. err = write_mem(val, xform_ea(instr, regs, 0), 8, regs);
  1287. goto ldst_done;
  1288. #endif
  1289. case 662: /* stwbrx */
  1290. val = byterev_4(regs->gpr[rd]);
  1291. err = write_mem(val, xform_ea(instr, regs, 0), 4, regs);
  1292. goto ldst_done;
  1293. case 790: /* lhbrx */
  1294. err = read_mem(&val, xform_ea(instr, regs, 0), 2, regs);
  1295. if (!err)
  1296. regs->gpr[rd] = byterev_2(val);
  1297. goto ldst_done;
  1298. case 918: /* sthbrx */
  1299. val = byterev_2(regs->gpr[rd]);
  1300. err = write_mem(val, xform_ea(instr, regs, 0), 2, regs);
  1301. goto ldst_done;
  1302. #ifdef CONFIG_VSX
  1303. case 844: /* lxvd2x */
  1304. case 876: /* lxvd2ux */
  1305. if (!(regs->msr & MSR_VSX))
  1306. break;
  1307. rd |= (instr & 1) << 5;
  1308. ea = xform_ea(instr, regs, u);
  1309. err = do_vsx_load(rd, do_lxvd2x, ea, regs);
  1310. goto ldst_done;
  1311. case 972: /* stxvd2x */
  1312. case 1004: /* stxvd2ux */
  1313. if (!(regs->msr & MSR_VSX))
  1314. break;
  1315. rd |= (instr & 1) << 5;
  1316. ea = xform_ea(instr, regs, u);
  1317. err = do_vsx_store(rd, do_stxvd2x, ea, regs);
  1318. goto ldst_done;
  1319. #endif /* CONFIG_VSX */
  1320. }
  1321. break;
  1322. case 32: /* lwz */
  1323. case 33: /* lwzu */
  1324. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 4, regs);
  1325. goto ldst_done;
  1326. case 34: /* lbz */
  1327. case 35: /* lbzu */
  1328. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 1, regs);
  1329. goto ldst_done;
  1330. case 36: /* stw */
  1331. case 37: /* stwu */
  1332. val = regs->gpr[rd];
  1333. err = write_mem(val, dform_ea(instr, regs), 4, regs);
  1334. goto ldst_done;
  1335. case 38: /* stb */
  1336. case 39: /* stbu */
  1337. val = regs->gpr[rd];
  1338. err = write_mem(val, dform_ea(instr, regs), 1, regs);
  1339. goto ldst_done;
  1340. case 40: /* lhz */
  1341. case 41: /* lhzu */
  1342. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1343. goto ldst_done;
  1344. case 42: /* lha */
  1345. case 43: /* lhau */
  1346. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1347. if (!err)
  1348. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1349. goto ldst_done;
  1350. case 44: /* sth */
  1351. case 45: /* sthu */
  1352. val = regs->gpr[rd];
  1353. err = write_mem(val, dform_ea(instr, regs), 2, regs);
  1354. goto ldst_done;
  1355. case 46: /* lmw */
  1356. ra = (instr >> 16) & 0x1f;
  1357. if (ra >= rd)
  1358. break; /* invalid form, ra in range to load */
  1359. ea = dform_ea(instr, regs);
  1360. do {
  1361. err = read_mem(&regs->gpr[rd], ea, 4, regs);
  1362. if (err)
  1363. return 0;
  1364. ea += 4;
  1365. } while (++rd < 32);
  1366. goto instr_done;
  1367. case 47: /* stmw */
  1368. ea = dform_ea(instr, regs);
  1369. do {
  1370. err = write_mem(regs->gpr[rd], ea, 4, regs);
  1371. if (err)
  1372. return 0;
  1373. ea += 4;
  1374. } while (++rd < 32);
  1375. goto instr_done;
  1376. #ifdef CONFIG_PPC_FPU
  1377. case 48: /* lfs */
  1378. case 49: /* lfsu */
  1379. if (!(regs->msr & MSR_FP))
  1380. break;
  1381. ea = dform_ea(instr, regs);
  1382. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1383. goto ldst_done;
  1384. case 50: /* lfd */
  1385. case 51: /* lfdu */
  1386. if (!(regs->msr & MSR_FP))
  1387. break;
  1388. ea = dform_ea(instr, regs);
  1389. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1390. goto ldst_done;
  1391. case 52: /* stfs */
  1392. case 53: /* stfsu */
  1393. if (!(regs->msr & MSR_FP))
  1394. break;
  1395. ea = dform_ea(instr, regs);
  1396. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1397. goto ldst_done;
  1398. case 54: /* stfd */
  1399. case 55: /* stfdu */
  1400. if (!(regs->msr & MSR_FP))
  1401. break;
  1402. ea = dform_ea(instr, regs);
  1403. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1404. goto ldst_done;
  1405. #endif
  1406. #ifdef __powerpc64__
  1407. case 58: /* ld[u], lwa */
  1408. switch (instr & 3) {
  1409. case 0: /* ld */
  1410. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1411. 8, regs);
  1412. goto ldst_done;
  1413. case 1: /* ldu */
  1414. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1415. 8, regs);
  1416. goto ldst_done;
  1417. case 2: /* lwa */
  1418. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1419. 4, regs);
  1420. if (!err)
  1421. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1422. goto ldst_done;
  1423. }
  1424. break;
  1425. case 62: /* std[u] */
  1426. val = regs->gpr[rd];
  1427. switch (instr & 3) {
  1428. case 0: /* std */
  1429. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1430. goto ldst_done;
  1431. case 1: /* stdu */
  1432. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1433. goto ldst_done;
  1434. }
  1435. break;
  1436. #endif /* __powerpc64__ */
  1437. }
  1438. err = -EINVAL;
  1439. ldst_done:
  1440. if (err) {
  1441. regs->gpr[ra] = old_ra;
  1442. return 0; /* invoke DSI if -EFAULT? */
  1443. }
  1444. instr_done:
  1445. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1446. return 1;
  1447. logical_done:
  1448. if (instr & 1)
  1449. set_cr0(regs, ra);
  1450. goto instr_done;
  1451. arith_done:
  1452. if (instr & 1)
  1453. set_cr0(regs, rd);
  1454. goto instr_done;
  1455. }