i915_reg.h 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. /*
  27. * The Bridge device's PCI config space has information about the
  28. * fb aperture size and the amount of pre-reserved memory.
  29. */
  30. #define INTEL_GMCH_CTRL 0x52
  31. #define INTEL_GMCH_ENABLED 0x4
  32. #define INTEL_GMCH_MEM_MASK 0x1
  33. #define INTEL_GMCH_MEM_64M 0x1
  34. #define INTEL_GMCH_MEM_128M 0
  35. #define INTEL_GMCH_GMS_MASK (0xf << 4)
  36. #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
  37. #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  38. #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  39. #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  40. #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  41. #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  42. #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
  43. #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
  44. #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
  45. #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
  46. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  47. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  48. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  49. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  50. /* PCI config space */
  51. #define HPLLCC 0xc0 /* 855 only */
  52. #define GC_CLOCK_CONTROL_MASK (3 << 0)
  53. #define GC_CLOCK_133_200 (0 << 0)
  54. #define GC_CLOCK_100_200 (1 << 0)
  55. #define GC_CLOCK_100_133 (2 << 0)
  56. #define GC_CLOCK_166_250 (3 << 0)
  57. #define GCFGC 0xf0 /* 915+ only */
  58. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  59. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  60. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  61. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  62. #define LBB 0xf4
  63. /* VGA stuff */
  64. #define VGA_ST01_MDA 0x3ba
  65. #define VGA_ST01_CGA 0x3da
  66. #define VGA_MSR_WRITE 0x3c2
  67. #define VGA_MSR_READ 0x3cc
  68. #define VGA_MSR_MEM_EN (1<<1)
  69. #define VGA_MSR_CGA_MODE (1<<0)
  70. #define VGA_SR_INDEX 0x3c4
  71. #define VGA_SR_DATA 0x3c5
  72. #define VGA_AR_INDEX 0x3c0
  73. #define VGA_AR_VID_EN (1<<5)
  74. #define VGA_AR_DATA_WRITE 0x3c0
  75. #define VGA_AR_DATA_READ 0x3c1
  76. #define VGA_GR_INDEX 0x3ce
  77. #define VGA_GR_DATA 0x3cf
  78. /* GR05 */
  79. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  80. #define VGA_GR_MEM_READ_MODE_PLANE 1
  81. /* GR06 */
  82. #define VGA_GR_MEM_MODE_MASK 0xc
  83. #define VGA_GR_MEM_MODE_SHIFT 2
  84. #define VGA_GR_MEM_A0000_AFFFF 0
  85. #define VGA_GR_MEM_A0000_BFFFF 1
  86. #define VGA_GR_MEM_B0000_B7FFF 2
  87. #define VGA_GR_MEM_B0000_BFFFF 3
  88. #define VGA_DACMASK 0x3c6
  89. #define VGA_DACRX 0x3c7
  90. #define VGA_DACWX 0x3c8
  91. #define VGA_DACDATA 0x3c9
  92. #define VGA_CR_INDEX_MDA 0x3b4
  93. #define VGA_CR_DATA_MDA 0x3b5
  94. #define VGA_CR_INDEX_CGA 0x3d4
  95. #define VGA_CR_DATA_CGA 0x3d5
  96. /*
  97. * Memory interface instructions used by the kernel
  98. */
  99. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  100. #define MI_NOOP MI_INSTR(0, 0)
  101. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  102. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  103. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  104. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  105. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  106. #define MI_FLUSH MI_INSTR(0x04, 0)
  107. #define MI_READ_FLUSH (1 << 0)
  108. #define MI_EXE_FLUSH (1 << 1)
  109. #define MI_NO_WRITE_FLUSH (1 << 2)
  110. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  111. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  112. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  113. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  114. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  115. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  116. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  117. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  118. #define MI_STORE_DWORD_INDEX_SHIFT 2
  119. #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
  120. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  121. #define MI_BATCH_NON_SECURE (1)
  122. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  123. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  124. /*
  125. * 3D instructions used by the kernel
  126. */
  127. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  128. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  129. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  130. #define SC_UPDATE_SCISSOR (0x1<<1)
  131. #define SC_ENABLE_MASK (0x1<<0)
  132. #define SC_ENABLE (0x1<<0)
  133. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  134. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  135. #define SCI_YMIN_MASK (0xffff<<16)
  136. #define SCI_XMIN_MASK (0xffff<<0)
  137. #define SCI_YMAX_MASK (0xffff<<16)
  138. #define SCI_XMAX_MASK (0xffff<<0)
  139. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  140. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  141. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  142. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  143. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  144. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  145. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  146. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  147. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  148. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  149. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  150. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  151. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  152. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  153. #define BLT_DEPTH_8 (0<<24)
  154. #define BLT_DEPTH_16_565 (1<<24)
  155. #define BLT_DEPTH_16_1555 (2<<24)
  156. #define BLT_DEPTH_32 (3<<24)
  157. #define BLT_ROP_GXCOPY (0xcc<<16)
  158. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  159. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  160. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  161. #define ASYNC_FLIP (1<<22)
  162. #define DISPLAY_PLANE_A (0<<20)
  163. #define DISPLAY_PLANE_B (1<<20)
  164. /*
  165. * Fence registers
  166. */
  167. #define FENCE_REG_830_0 0x2000
  168. #define FENCE_REG_945_8 0x3000
  169. #define I830_FENCE_START_MASK 0x07f80000
  170. #define I830_FENCE_TILING_Y_SHIFT 12
  171. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  172. #define I830_FENCE_PITCH_SHIFT 4
  173. #define I830_FENCE_REG_VALID (1<<0)
  174. #define I915_FENCE_MAX_PITCH_VAL 0x10
  175. #define I830_FENCE_MAX_PITCH_VAL 6
  176. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  177. #define I915_FENCE_START_MASK 0x0ff00000
  178. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  179. #define FENCE_REG_965_0 0x03000
  180. #define I965_FENCE_PITCH_SHIFT 2
  181. #define I965_FENCE_TILING_Y_SHIFT 1
  182. #define I965_FENCE_REG_VALID (1<<0)
  183. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  184. /*
  185. * Instruction and interrupt control regs
  186. */
  187. #define PRB0_TAIL 0x02030
  188. #define PRB0_HEAD 0x02034
  189. #define PRB0_START 0x02038
  190. #define PRB0_CTL 0x0203c
  191. #define TAIL_ADDR 0x001FFFF8
  192. #define HEAD_WRAP_COUNT 0xFFE00000
  193. #define HEAD_WRAP_ONE 0x00200000
  194. #define HEAD_ADDR 0x001FFFFC
  195. #define RING_NR_PAGES 0x001FF000
  196. #define RING_REPORT_MASK 0x00000006
  197. #define RING_REPORT_64K 0x00000002
  198. #define RING_REPORT_128K 0x00000004
  199. #define RING_NO_REPORT 0x00000000
  200. #define RING_VALID_MASK 0x00000001
  201. #define RING_VALID 0x00000001
  202. #define RING_INVALID 0x00000000
  203. #define PRB1_TAIL 0x02040 /* 915+ only */
  204. #define PRB1_HEAD 0x02044 /* 915+ only */
  205. #define PRB1_START 0x02048 /* 915+ only */
  206. #define PRB1_CTL 0x0204c /* 915+ only */
  207. #define ACTHD_I965 0x02074
  208. #define HWS_PGA 0x02080
  209. #define HWS_ADDRESS_MASK 0xfffff000
  210. #define HWS_START_ADDRESS_SHIFT 4
  211. #define IPEIR 0x02088
  212. #define NOPID 0x02094
  213. #define HWSTAM 0x02098
  214. #define SCPD0 0x0209c /* 915+ only */
  215. #define IER 0x020a0
  216. #define IIR 0x020a4
  217. #define IMR 0x020a8
  218. #define ISR 0x020ac
  219. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  220. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  221. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  222. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
  223. #define I915_HWB_OOM_INTERRUPT (1<<13)
  224. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  225. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  226. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  227. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  228. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  229. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  230. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  231. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  232. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  233. #define I915_DEBUG_INTERRUPT (1<<2)
  234. #define I915_USER_INTERRUPT (1<<1)
  235. #define I915_ASLE_INTERRUPT (1<<0)
  236. #define EIR 0x020b0
  237. #define EMR 0x020b4
  238. #define ESR 0x020b8
  239. #define INSTPM 0x020c0
  240. #define ACTHD 0x020c8
  241. #define FW_BLC 0x020d8
  242. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  243. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  244. #define CACHE_MODE_0 0x02120 /* 915+ only */
  245. #define CM0_MASK_SHIFT 16
  246. #define CM0_IZ_OPT_DISABLE (1<<6)
  247. #define CM0_ZR_OPT_DISABLE (1<<5)
  248. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  249. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  250. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  251. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  252. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  253. /*
  254. * Framebuffer compression (915+ only)
  255. */
  256. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  257. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  258. #define FBC_CONTROL 0x03208
  259. #define FBC_CTL_EN (1<<31)
  260. #define FBC_CTL_PERIODIC (1<<30)
  261. #define FBC_CTL_INTERVAL_SHIFT (16)
  262. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  263. #define FBC_CTL_STRIDE_SHIFT (5)
  264. #define FBC_CTL_FENCENO (1<<0)
  265. #define FBC_COMMAND 0x0320c
  266. #define FBC_CMD_COMPRESS (1<<0)
  267. #define FBC_STATUS 0x03210
  268. #define FBC_STAT_COMPRESSING (1<<31)
  269. #define FBC_STAT_COMPRESSED (1<<30)
  270. #define FBC_STAT_MODIFIED (1<<29)
  271. #define FBC_STAT_CURRENT_LINE (1<<0)
  272. #define FBC_CONTROL2 0x03214
  273. #define FBC_CTL_FENCE_DBL (0<<4)
  274. #define FBC_CTL_IDLE_IMM (0<<2)
  275. #define FBC_CTL_IDLE_FULL (1<<2)
  276. #define FBC_CTL_IDLE_LINE (2<<2)
  277. #define FBC_CTL_IDLE_DEBUG (3<<2)
  278. #define FBC_CTL_CPU_FENCE (1<<1)
  279. #define FBC_CTL_PLANEA (0<<0)
  280. #define FBC_CTL_PLANEB (1<<0)
  281. #define FBC_FENCE_OFF 0x0321b
  282. #define FBC_LL_SIZE (1536)
  283. /*
  284. * GPIO regs
  285. */
  286. #define GPIOA 0x5010
  287. #define GPIOB 0x5014
  288. #define GPIOC 0x5018
  289. #define GPIOD 0x501c
  290. #define GPIOE 0x5020
  291. #define GPIOF 0x5024
  292. #define GPIOG 0x5028
  293. #define GPIOH 0x502c
  294. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  295. # define GPIO_CLOCK_DIR_IN (0 << 1)
  296. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  297. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  298. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  299. # define GPIO_CLOCK_VAL_IN (1 << 4)
  300. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  301. # define GPIO_DATA_DIR_MASK (1 << 8)
  302. # define GPIO_DATA_DIR_IN (0 << 9)
  303. # define GPIO_DATA_DIR_OUT (1 << 9)
  304. # define GPIO_DATA_VAL_MASK (1 << 10)
  305. # define GPIO_DATA_VAL_OUT (1 << 11)
  306. # define GPIO_DATA_VAL_IN (1 << 12)
  307. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  308. /*
  309. * Clock control & power management
  310. */
  311. #define VGA0 0x6000
  312. #define VGA1 0x6004
  313. #define VGA_PD 0x6010
  314. #define VGA0_PD_P2_DIV_4 (1 << 7)
  315. #define VGA0_PD_P1_DIV_2 (1 << 5)
  316. #define VGA0_PD_P1_SHIFT 0
  317. #define VGA0_PD_P1_MASK (0x1f << 0)
  318. #define VGA1_PD_P2_DIV_4 (1 << 15)
  319. #define VGA1_PD_P1_DIV_2 (1 << 13)
  320. #define VGA1_PD_P1_SHIFT 8
  321. #define VGA1_PD_P1_MASK (0x1f << 8)
  322. #define DPLL_A 0x06014
  323. #define DPLL_B 0x06018
  324. #define DPLL_VCO_ENABLE (1 << 31)
  325. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  326. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  327. #define DPLL_VGA_MODE_DIS (1 << 28)
  328. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  329. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  330. #define DPLL_MODE_MASK (3 << 26)
  331. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  332. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  333. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  334. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  335. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  336. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  337. #define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
  338. #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
  339. #define I915_CRC_ERROR_ENABLE (1UL<<29)
  340. #define I915_CRC_DONE_ENABLE (1UL<<28)
  341. #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
  342. #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  343. #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  344. #define I915_DPST_EVENT_ENABLE (1UL<<23)
  345. #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  346. #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  347. #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  348. #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  349. #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  350. #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
  351. #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  352. #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  353. #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
  354. #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
  355. #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  356. #define I915_DPST_EVENT_STATUS (1UL<<7)
  357. #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  358. #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  359. #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  360. #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  361. #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
  362. #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
  363. #define SRX_INDEX 0x3c4
  364. #define SRX_DATA 0x3c5
  365. #define SR01 1
  366. #define SR01_SCREEN_OFF (1<<5)
  367. #define PPCR 0x61204
  368. #define PPCR_ON (1<<0)
  369. #define DVOB 0x61140
  370. #define DVOB_ON (1<<31)
  371. #define DVOC 0x61160
  372. #define DVOC_ON (1<<31)
  373. #define LVDS 0x61180
  374. #define LVDS_ON (1<<31)
  375. #define ADPA 0x61100
  376. #define ADPA_DPMS_MASK (~(3<<10))
  377. #define ADPA_DPMS_ON (0<<10)
  378. #define ADPA_DPMS_SUSPEND (1<<10)
  379. #define ADPA_DPMS_STANDBY (2<<10)
  380. #define ADPA_DPMS_OFF (3<<10)
  381. #define RING_TAIL 0x00
  382. #define TAIL_ADDR 0x001FFFF8
  383. #define RING_HEAD 0x04
  384. #define HEAD_WRAP_COUNT 0xFFE00000
  385. #define HEAD_WRAP_ONE 0x00200000
  386. #define HEAD_ADDR 0x001FFFFC
  387. #define RING_START 0x08
  388. #define START_ADDR 0xFFFFF000
  389. #define RING_LEN 0x0C
  390. #define RING_NR_PAGES 0x001FF000
  391. #define RING_REPORT_MASK 0x00000006
  392. #define RING_REPORT_64K 0x00000002
  393. #define RING_REPORT_128K 0x00000004
  394. #define RING_NO_REPORT 0x00000000
  395. #define RING_VALID_MASK 0x00000001
  396. #define RING_VALID 0x00000001
  397. #define RING_INVALID 0x00000000
  398. /* Scratch pad debug 0 reg:
  399. */
  400. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  401. /*
  402. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  403. * this field (only one bit may be set).
  404. */
  405. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  406. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  407. #define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
  408. /* i830, required in DVO non-gang */
  409. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  410. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  411. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  412. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  413. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  414. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  415. #define PLL_REF_INPUT_MASK (3 << 13)
  416. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  417. /* IGDNG */
  418. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  419. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  420. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  421. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  422. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  423. /*
  424. * Parallel to Serial Load Pulse phase selection.
  425. * Selects the phase for the 10X DPLL clock for the PCIe
  426. * digital display port. The range is 4 to 13; 10 or more
  427. * is just a flip delay. The default is 6
  428. */
  429. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  430. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  431. /*
  432. * SDVO multiplier for 945G/GM. Not used on 965.
  433. */
  434. #define SDVO_MULTIPLIER_MASK 0x000000ff
  435. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  436. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  437. #define DPLL_A_MD 0x0601c /* 965+ only */
  438. /*
  439. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  440. *
  441. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  442. */
  443. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  444. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  445. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  446. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  447. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  448. /*
  449. * SDVO/UDI pixel multiplier.
  450. *
  451. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  452. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  453. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  454. * dummy bytes in the datastream at an increased clock rate, with both sides of
  455. * the link knowing how many bytes are fill.
  456. *
  457. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  458. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  459. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  460. * through an SDVO command.
  461. *
  462. * This register field has values of multiplication factor minus 1, with
  463. * a maximum multiplier of 5 for SDVO.
  464. */
  465. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  466. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  467. /*
  468. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  469. * This best be set to the default value (3) or the CRT won't work. No,
  470. * I don't entirely understand what this does...
  471. */
  472. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  473. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  474. #define DPLL_B_MD 0x06020 /* 965+ only */
  475. #define FPA0 0x06040
  476. #define FPA1 0x06044
  477. #define FPB0 0x06048
  478. #define FPB1 0x0604c
  479. #define FP_N_DIV_MASK 0x003f0000
  480. #define FP_N_IGD_DIV_MASK 0x00ff0000
  481. #define FP_N_DIV_SHIFT 16
  482. #define FP_M1_DIV_MASK 0x00003f00
  483. #define FP_M1_DIV_SHIFT 8
  484. #define FP_M2_DIV_MASK 0x0000003f
  485. #define FP_M2_IGD_DIV_MASK 0x000000ff
  486. #define FP_M2_DIV_SHIFT 0
  487. #define DPLL_TEST 0x606c
  488. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  489. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  490. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  491. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  492. #define DPLLB_TEST_N_BYPASS (1 << 19)
  493. #define DPLLB_TEST_M_BYPASS (1 << 18)
  494. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  495. #define DPLLA_TEST_N_BYPASS (1 << 3)
  496. #define DPLLA_TEST_M_BYPASS (1 << 2)
  497. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  498. #define D_STATE 0x6104
  499. #define CG_2D_DIS 0x6200
  500. #define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24)
  501. #define CG_3D_DIS 0x6204
  502. /*
  503. * Palette regs
  504. */
  505. #define PALETTE_A 0x0a000
  506. #define PALETTE_B 0x0a800
  507. /* MCH MMIO space */
  508. /*
  509. * MCHBAR mirror.
  510. *
  511. * This mirrors the MCHBAR MMIO space whose location is determined by
  512. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  513. * every way. It is not accessible from the CP register read instructions.
  514. *
  515. */
  516. #define MCHBAR_MIRROR_BASE 0x10000
  517. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  518. #define DCC 0x10200
  519. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  520. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  521. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  522. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  523. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  524. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  525. /** 965 MCH register controlling DRAM channel configuration */
  526. #define C0DRB3 0x10206
  527. #define C1DRB3 0x10606
  528. /** GM965 GM45 render standby register */
  529. #define MCHBAR_RENDER_STANDBY 0x111B8
  530. #define PEG_BAND_GAP_DATA 0x14d68
  531. /*
  532. * Overlay regs
  533. */
  534. #define OVADD 0x30000
  535. #define DOVSTA 0x30008
  536. #define OC_BUF (0x3<<20)
  537. #define OGAMC5 0x30010
  538. #define OGAMC4 0x30014
  539. #define OGAMC3 0x30018
  540. #define OGAMC2 0x3001c
  541. #define OGAMC1 0x30020
  542. #define OGAMC0 0x30024
  543. /*
  544. * Display engine regs
  545. */
  546. /* Pipe A timing regs */
  547. #define HTOTAL_A 0x60000
  548. #define HBLANK_A 0x60004
  549. #define HSYNC_A 0x60008
  550. #define VTOTAL_A 0x6000c
  551. #define VBLANK_A 0x60010
  552. #define VSYNC_A 0x60014
  553. #define PIPEASRC 0x6001c
  554. #define BCLRPAT_A 0x60020
  555. /* Pipe B timing regs */
  556. #define HTOTAL_B 0x61000
  557. #define HBLANK_B 0x61004
  558. #define HSYNC_B 0x61008
  559. #define VTOTAL_B 0x6100c
  560. #define VBLANK_B 0x61010
  561. #define VSYNC_B 0x61014
  562. #define PIPEBSRC 0x6101c
  563. #define BCLRPAT_B 0x61020
  564. /* VGA port control */
  565. #define ADPA 0x61100
  566. #define ADPA_DAC_ENABLE (1<<31)
  567. #define ADPA_DAC_DISABLE 0
  568. #define ADPA_PIPE_SELECT_MASK (1<<30)
  569. #define ADPA_PIPE_A_SELECT 0
  570. #define ADPA_PIPE_B_SELECT (1<<30)
  571. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  572. #define ADPA_SETS_HVPOLARITY 0
  573. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  574. #define ADPA_VSYNC_CNTL_ENABLE 0
  575. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  576. #define ADPA_HSYNC_CNTL_ENABLE 0
  577. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  578. #define ADPA_VSYNC_ACTIVE_LOW 0
  579. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  580. #define ADPA_HSYNC_ACTIVE_LOW 0
  581. #define ADPA_DPMS_MASK (~(3<<10))
  582. #define ADPA_DPMS_ON (0<<10)
  583. #define ADPA_DPMS_SUSPEND (1<<10)
  584. #define ADPA_DPMS_STANDBY (2<<10)
  585. #define ADPA_DPMS_OFF (3<<10)
  586. /* Hotplug control (945+ only) */
  587. #define PORT_HOTPLUG_EN 0x61110
  588. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  589. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  590. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  591. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  592. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  593. #define TV_HOTPLUG_INT_EN (1 << 18)
  594. #define CRT_HOTPLUG_INT_EN (1 << 9)
  595. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  596. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  597. /* must use period 64 on GM45 according to docs */
  598. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  599. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  600. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  601. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  602. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  603. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  604. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  605. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  606. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  607. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  608. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  609. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  610. #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
  611. #define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
  612. #define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
  613. HDMIC_HOTPLUG_INT_EN | \
  614. HDMID_HOTPLUG_INT_EN | \
  615. SDVOB_HOTPLUG_INT_EN | \
  616. SDVOC_HOTPLUG_INT_EN | \
  617. TV_HOTPLUG_INT_EN | \
  618. CRT_HOTPLUG_INT_EN)
  619. #define PORT_HOTPLUG_STAT 0x61114
  620. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  621. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  622. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  623. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  624. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  625. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  626. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  627. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  628. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  629. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  630. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  631. /* SDVO port control */
  632. #define SDVOB 0x61140
  633. #define SDVOC 0x61160
  634. #define SDVO_ENABLE (1 << 31)
  635. #define SDVO_PIPE_B_SELECT (1 << 30)
  636. #define SDVO_STALL_SELECT (1 << 29)
  637. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  638. /**
  639. * 915G/GM SDVO pixel multiplier.
  640. *
  641. * Programmed value is multiplier - 1, up to 5x.
  642. *
  643. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  644. */
  645. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  646. #define SDVO_PORT_MULTIPLY_SHIFT 23
  647. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  648. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  649. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  650. #define SDVOC_GANG_MODE (1 << 16)
  651. #define SDVO_ENCODING_SDVO (0x0 << 10)
  652. #define SDVO_ENCODING_HDMI (0x2 << 10)
  653. /** Requird for HDMI operation */
  654. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  655. #define SDVO_BORDER_ENABLE (1 << 7)
  656. #define SDVO_AUDIO_ENABLE (1 << 6)
  657. /** New with 965, default is to be set */
  658. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  659. /** New with 965, default is to be set */
  660. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  661. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  662. #define SDVO_DETECTED (1 << 2)
  663. /* Bits to be preserved when writing */
  664. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  665. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  666. /* DVO port control */
  667. #define DVOA 0x61120
  668. #define DVOB 0x61140
  669. #define DVOC 0x61160
  670. #define DVO_ENABLE (1 << 31)
  671. #define DVO_PIPE_B_SELECT (1 << 30)
  672. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  673. #define DVO_PIPE_STALL (1 << 28)
  674. #define DVO_PIPE_STALL_TV (2 << 28)
  675. #define DVO_PIPE_STALL_MASK (3 << 28)
  676. #define DVO_USE_VGA_SYNC (1 << 15)
  677. #define DVO_DATA_ORDER_I740 (0 << 14)
  678. #define DVO_DATA_ORDER_FP (1 << 14)
  679. #define DVO_VSYNC_DISABLE (1 << 11)
  680. #define DVO_HSYNC_DISABLE (1 << 10)
  681. #define DVO_VSYNC_TRISTATE (1 << 9)
  682. #define DVO_HSYNC_TRISTATE (1 << 8)
  683. #define DVO_BORDER_ENABLE (1 << 7)
  684. #define DVO_DATA_ORDER_GBRG (1 << 6)
  685. #define DVO_DATA_ORDER_RGGB (0 << 6)
  686. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  687. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  688. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  689. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  690. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  691. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  692. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  693. #define DVO_PRESERVE_MASK (0x7<<24)
  694. #define DVOA_SRCDIM 0x61124
  695. #define DVOB_SRCDIM 0x61144
  696. #define DVOC_SRCDIM 0x61164
  697. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  698. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  699. /* LVDS port control */
  700. #define LVDS 0x61180
  701. /*
  702. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  703. * the DPLL semantics change when the LVDS is assigned to that pipe.
  704. */
  705. #define LVDS_PORT_EN (1 << 31)
  706. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  707. #define LVDS_PIPEB_SELECT (1 << 30)
  708. /*
  709. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  710. * pixel.
  711. */
  712. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  713. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  714. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  715. /*
  716. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  717. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  718. * on.
  719. */
  720. #define LVDS_A3_POWER_MASK (3 << 6)
  721. #define LVDS_A3_POWER_DOWN (0 << 6)
  722. #define LVDS_A3_POWER_UP (3 << 6)
  723. /*
  724. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  725. * is set.
  726. */
  727. #define LVDS_CLKB_POWER_MASK (3 << 4)
  728. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  729. #define LVDS_CLKB_POWER_UP (3 << 4)
  730. /*
  731. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  732. * setting for whether we are in dual-channel mode. The B3 pair will
  733. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  734. */
  735. #define LVDS_B0B3_POWER_MASK (3 << 2)
  736. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  737. #define LVDS_B0B3_POWER_UP (3 << 2)
  738. /* Panel power sequencing */
  739. #define PP_STATUS 0x61200
  740. #define PP_ON (1 << 31)
  741. /*
  742. * Indicates that all dependencies of the panel are on:
  743. *
  744. * - PLL enabled
  745. * - pipe enabled
  746. * - LVDS/DVOB/DVOC on
  747. */
  748. #define PP_READY (1 << 30)
  749. #define PP_SEQUENCE_NONE (0 << 28)
  750. #define PP_SEQUENCE_ON (1 << 28)
  751. #define PP_SEQUENCE_OFF (2 << 28)
  752. #define PP_SEQUENCE_MASK 0x30000000
  753. #define PP_CONTROL 0x61204
  754. #define POWER_TARGET_ON (1 << 0)
  755. #define PP_ON_DELAYS 0x61208
  756. #define PP_OFF_DELAYS 0x6120c
  757. #define PP_DIVISOR 0x61210
  758. /* Panel fitting */
  759. #define PFIT_CONTROL 0x61230
  760. #define PFIT_ENABLE (1 << 31)
  761. #define PFIT_PIPE_MASK (3 << 29)
  762. #define PFIT_PIPE_SHIFT 29
  763. #define VERT_INTERP_DISABLE (0 << 10)
  764. #define VERT_INTERP_BILINEAR (1 << 10)
  765. #define VERT_INTERP_MASK (3 << 10)
  766. #define VERT_AUTO_SCALE (1 << 9)
  767. #define HORIZ_INTERP_DISABLE (0 << 6)
  768. #define HORIZ_INTERP_BILINEAR (1 << 6)
  769. #define HORIZ_INTERP_MASK (3 << 6)
  770. #define HORIZ_AUTO_SCALE (1 << 5)
  771. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  772. #define PFIT_PGM_RATIOS 0x61234
  773. #define PFIT_VERT_SCALE_MASK 0xfff00000
  774. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  775. #define PFIT_AUTO_RATIOS 0x61238
  776. /* Backlight control */
  777. #define BLC_PWM_CTL 0x61254
  778. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  779. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  780. #define BLM_COMBINATION_MODE (1 << 30)
  781. /*
  782. * This is the most significant 15 bits of the number of backlight cycles in a
  783. * complete cycle of the modulated backlight control.
  784. *
  785. * The actual value is this field multiplied by two.
  786. */
  787. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  788. #define BLM_LEGACY_MODE (1 << 16)
  789. /*
  790. * This is the number of cycles out of the backlight modulation cycle for which
  791. * the backlight is on.
  792. *
  793. * This field must be no greater than the number of cycles in the complete
  794. * backlight modulation cycle.
  795. */
  796. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  797. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  798. /* TV port control */
  799. #define TV_CTL 0x68000
  800. /** Enables the TV encoder */
  801. # define TV_ENC_ENABLE (1 << 31)
  802. /** Sources the TV encoder input from pipe B instead of A. */
  803. # define TV_ENC_PIPEB_SELECT (1 << 30)
  804. /** Outputs composite video (DAC A only) */
  805. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  806. /** Outputs SVideo video (DAC B/C) */
  807. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  808. /** Outputs Component video (DAC A/B/C) */
  809. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  810. /** Outputs Composite and SVideo (DAC A/B/C) */
  811. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  812. # define TV_TRILEVEL_SYNC (1 << 21)
  813. /** Enables slow sync generation (945GM only) */
  814. # define TV_SLOW_SYNC (1 << 20)
  815. /** Selects 4x oversampling for 480i and 576p */
  816. # define TV_OVERSAMPLE_4X (0 << 18)
  817. /** Selects 2x oversampling for 720p and 1080i */
  818. # define TV_OVERSAMPLE_2X (1 << 18)
  819. /** Selects no oversampling for 1080p */
  820. # define TV_OVERSAMPLE_NONE (2 << 18)
  821. /** Selects 8x oversampling */
  822. # define TV_OVERSAMPLE_8X (3 << 18)
  823. /** Selects progressive mode rather than interlaced */
  824. # define TV_PROGRESSIVE (1 << 17)
  825. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  826. # define TV_PAL_BURST (1 << 16)
  827. /** Field for setting delay of Y compared to C */
  828. # define TV_YC_SKEW_MASK (7 << 12)
  829. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  830. # define TV_ENC_SDP_FIX (1 << 11)
  831. /**
  832. * Enables a fix for the 915GM only.
  833. *
  834. * Not sure what it does.
  835. */
  836. # define TV_ENC_C0_FIX (1 << 10)
  837. /** Bits that must be preserved by software */
  838. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  839. # define TV_FUSE_STATE_MASK (3 << 4)
  840. /** Read-only state that reports all features enabled */
  841. # define TV_FUSE_STATE_ENABLED (0 << 4)
  842. /** Read-only state that reports that Macrovision is disabled in hardware*/
  843. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  844. /** Read-only state that reports that TV-out is disabled in hardware. */
  845. # define TV_FUSE_STATE_DISABLED (2 << 4)
  846. /** Normal operation */
  847. # define TV_TEST_MODE_NORMAL (0 << 0)
  848. /** Encoder test pattern 1 - combo pattern */
  849. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  850. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  851. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  852. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  853. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  854. /** Encoder test pattern 4 - random noise */
  855. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  856. /** Encoder test pattern 5 - linear color ramps */
  857. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  858. /**
  859. * This test mode forces the DACs to 50% of full output.
  860. *
  861. * This is used for load detection in combination with TVDAC_SENSE_MASK
  862. */
  863. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  864. # define TV_TEST_MODE_MASK (7 << 0)
  865. #define TV_DAC 0x68004
  866. /**
  867. * Reports that DAC state change logic has reported change (RO).
  868. *
  869. * This gets cleared when TV_DAC_STATE_EN is cleared
  870. */
  871. # define TVDAC_STATE_CHG (1 << 31)
  872. # define TVDAC_SENSE_MASK (7 << 28)
  873. /** Reports that DAC A voltage is above the detect threshold */
  874. # define TVDAC_A_SENSE (1 << 30)
  875. /** Reports that DAC B voltage is above the detect threshold */
  876. # define TVDAC_B_SENSE (1 << 29)
  877. /** Reports that DAC C voltage is above the detect threshold */
  878. # define TVDAC_C_SENSE (1 << 28)
  879. /**
  880. * Enables DAC state detection logic, for load-based TV detection.
  881. *
  882. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  883. * to off, for load detection to work.
  884. */
  885. # define TVDAC_STATE_CHG_EN (1 << 27)
  886. /** Sets the DAC A sense value to high */
  887. # define TVDAC_A_SENSE_CTL (1 << 26)
  888. /** Sets the DAC B sense value to high */
  889. # define TVDAC_B_SENSE_CTL (1 << 25)
  890. /** Sets the DAC C sense value to high */
  891. # define TVDAC_C_SENSE_CTL (1 << 24)
  892. /** Overrides the ENC_ENABLE and DAC voltage levels */
  893. # define DAC_CTL_OVERRIDE (1 << 7)
  894. /** Sets the slew rate. Must be preserved in software */
  895. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  896. # define DAC_A_1_3_V (0 << 4)
  897. # define DAC_A_1_1_V (1 << 4)
  898. # define DAC_A_0_7_V (2 << 4)
  899. # define DAC_A_OFF (3 << 4)
  900. # define DAC_B_1_3_V (0 << 2)
  901. # define DAC_B_1_1_V (1 << 2)
  902. # define DAC_B_0_7_V (2 << 2)
  903. # define DAC_B_OFF (3 << 2)
  904. # define DAC_C_1_3_V (0 << 0)
  905. # define DAC_C_1_1_V (1 << 0)
  906. # define DAC_C_0_7_V (2 << 0)
  907. # define DAC_C_OFF (3 << 0)
  908. /**
  909. * CSC coefficients are stored in a floating point format with 9 bits of
  910. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  911. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  912. * -1 (0x3) being the only legal negative value.
  913. */
  914. #define TV_CSC_Y 0x68010
  915. # define TV_RY_MASK 0x07ff0000
  916. # define TV_RY_SHIFT 16
  917. # define TV_GY_MASK 0x00000fff
  918. # define TV_GY_SHIFT 0
  919. #define TV_CSC_Y2 0x68014
  920. # define TV_BY_MASK 0x07ff0000
  921. # define TV_BY_SHIFT 16
  922. /**
  923. * Y attenuation for component video.
  924. *
  925. * Stored in 1.9 fixed point.
  926. */
  927. # define TV_AY_MASK 0x000003ff
  928. # define TV_AY_SHIFT 0
  929. #define TV_CSC_U 0x68018
  930. # define TV_RU_MASK 0x07ff0000
  931. # define TV_RU_SHIFT 16
  932. # define TV_GU_MASK 0x000007ff
  933. # define TV_GU_SHIFT 0
  934. #define TV_CSC_U2 0x6801c
  935. # define TV_BU_MASK 0x07ff0000
  936. # define TV_BU_SHIFT 16
  937. /**
  938. * U attenuation for component video.
  939. *
  940. * Stored in 1.9 fixed point.
  941. */
  942. # define TV_AU_MASK 0x000003ff
  943. # define TV_AU_SHIFT 0
  944. #define TV_CSC_V 0x68020
  945. # define TV_RV_MASK 0x0fff0000
  946. # define TV_RV_SHIFT 16
  947. # define TV_GV_MASK 0x000007ff
  948. # define TV_GV_SHIFT 0
  949. #define TV_CSC_V2 0x68024
  950. # define TV_BV_MASK 0x07ff0000
  951. # define TV_BV_SHIFT 16
  952. /**
  953. * V attenuation for component video.
  954. *
  955. * Stored in 1.9 fixed point.
  956. */
  957. # define TV_AV_MASK 0x000007ff
  958. # define TV_AV_SHIFT 0
  959. #define TV_CLR_KNOBS 0x68028
  960. /** 2s-complement brightness adjustment */
  961. # define TV_BRIGHTNESS_MASK 0xff000000
  962. # define TV_BRIGHTNESS_SHIFT 24
  963. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  964. # define TV_CONTRAST_MASK 0x00ff0000
  965. # define TV_CONTRAST_SHIFT 16
  966. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  967. # define TV_SATURATION_MASK 0x0000ff00
  968. # define TV_SATURATION_SHIFT 8
  969. /** Hue adjustment, as an integer phase angle in degrees */
  970. # define TV_HUE_MASK 0x000000ff
  971. # define TV_HUE_SHIFT 0
  972. #define TV_CLR_LEVEL 0x6802c
  973. /** Controls the DAC level for black */
  974. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  975. # define TV_BLACK_LEVEL_SHIFT 16
  976. /** Controls the DAC level for blanking */
  977. # define TV_BLANK_LEVEL_MASK 0x000001ff
  978. # define TV_BLANK_LEVEL_SHIFT 0
  979. #define TV_H_CTL_1 0x68030
  980. /** Number of pixels in the hsync. */
  981. # define TV_HSYNC_END_MASK 0x1fff0000
  982. # define TV_HSYNC_END_SHIFT 16
  983. /** Total number of pixels minus one in the line (display and blanking). */
  984. # define TV_HTOTAL_MASK 0x00001fff
  985. # define TV_HTOTAL_SHIFT 0
  986. #define TV_H_CTL_2 0x68034
  987. /** Enables the colorburst (needed for non-component color) */
  988. # define TV_BURST_ENA (1 << 31)
  989. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  990. # define TV_HBURST_START_SHIFT 16
  991. # define TV_HBURST_START_MASK 0x1fff0000
  992. /** Length of the colorburst */
  993. # define TV_HBURST_LEN_SHIFT 0
  994. # define TV_HBURST_LEN_MASK 0x0001fff
  995. #define TV_H_CTL_3 0x68038
  996. /** End of hblank, measured in pixels minus one from start of hsync */
  997. # define TV_HBLANK_END_SHIFT 16
  998. # define TV_HBLANK_END_MASK 0x1fff0000
  999. /** Start of hblank, measured in pixels minus one from start of hsync */
  1000. # define TV_HBLANK_START_SHIFT 0
  1001. # define TV_HBLANK_START_MASK 0x0001fff
  1002. #define TV_V_CTL_1 0x6803c
  1003. /** XXX */
  1004. # define TV_NBR_END_SHIFT 16
  1005. # define TV_NBR_END_MASK 0x07ff0000
  1006. /** XXX */
  1007. # define TV_VI_END_F1_SHIFT 8
  1008. # define TV_VI_END_F1_MASK 0x00003f00
  1009. /** XXX */
  1010. # define TV_VI_END_F2_SHIFT 0
  1011. # define TV_VI_END_F2_MASK 0x0000003f
  1012. #define TV_V_CTL_2 0x68040
  1013. /** Length of vsync, in half lines */
  1014. # define TV_VSYNC_LEN_MASK 0x07ff0000
  1015. # define TV_VSYNC_LEN_SHIFT 16
  1016. /** Offset of the start of vsync in field 1, measured in one less than the
  1017. * number of half lines.
  1018. */
  1019. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1020. # define TV_VSYNC_START_F1_SHIFT 8
  1021. /**
  1022. * Offset of the start of vsync in field 2, measured in one less than the
  1023. * number of half lines.
  1024. */
  1025. # define TV_VSYNC_START_F2_MASK 0x0000007f
  1026. # define TV_VSYNC_START_F2_SHIFT 0
  1027. #define TV_V_CTL_3 0x68044
  1028. /** Enables generation of the equalization signal */
  1029. # define TV_EQUAL_ENA (1 << 31)
  1030. /** Length of vsync, in half lines */
  1031. # define TV_VEQ_LEN_MASK 0x007f0000
  1032. # define TV_VEQ_LEN_SHIFT 16
  1033. /** Offset of the start of equalization in field 1, measured in one less than
  1034. * the number of half lines.
  1035. */
  1036. # define TV_VEQ_START_F1_MASK 0x0007f00
  1037. # define TV_VEQ_START_F1_SHIFT 8
  1038. /**
  1039. * Offset of the start of equalization in field 2, measured in one less than
  1040. * the number of half lines.
  1041. */
  1042. # define TV_VEQ_START_F2_MASK 0x000007f
  1043. # define TV_VEQ_START_F2_SHIFT 0
  1044. #define TV_V_CTL_4 0x68048
  1045. /**
  1046. * Offset to start of vertical colorburst, measured in one less than the
  1047. * number of lines from vertical start.
  1048. */
  1049. # define TV_VBURST_START_F1_MASK 0x003f0000
  1050. # define TV_VBURST_START_F1_SHIFT 16
  1051. /**
  1052. * Offset to the end of vertical colorburst, measured in one less than the
  1053. * number of lines from the start of NBR.
  1054. */
  1055. # define TV_VBURST_END_F1_MASK 0x000000ff
  1056. # define TV_VBURST_END_F1_SHIFT 0
  1057. #define TV_V_CTL_5 0x6804c
  1058. /**
  1059. * Offset to start of vertical colorburst, measured in one less than the
  1060. * number of lines from vertical start.
  1061. */
  1062. # define TV_VBURST_START_F2_MASK 0x003f0000
  1063. # define TV_VBURST_START_F2_SHIFT 16
  1064. /**
  1065. * Offset to the end of vertical colorburst, measured in one less than the
  1066. * number of lines from the start of NBR.
  1067. */
  1068. # define TV_VBURST_END_F2_MASK 0x000000ff
  1069. # define TV_VBURST_END_F2_SHIFT 0
  1070. #define TV_V_CTL_6 0x68050
  1071. /**
  1072. * Offset to start of vertical colorburst, measured in one less than the
  1073. * number of lines from vertical start.
  1074. */
  1075. # define TV_VBURST_START_F3_MASK 0x003f0000
  1076. # define TV_VBURST_START_F3_SHIFT 16
  1077. /**
  1078. * Offset to the end of vertical colorburst, measured in one less than the
  1079. * number of lines from the start of NBR.
  1080. */
  1081. # define TV_VBURST_END_F3_MASK 0x000000ff
  1082. # define TV_VBURST_END_F3_SHIFT 0
  1083. #define TV_V_CTL_7 0x68054
  1084. /**
  1085. * Offset to start of vertical colorburst, measured in one less than the
  1086. * number of lines from vertical start.
  1087. */
  1088. # define TV_VBURST_START_F4_MASK 0x003f0000
  1089. # define TV_VBURST_START_F4_SHIFT 16
  1090. /**
  1091. * Offset to the end of vertical colorburst, measured in one less than the
  1092. * number of lines from the start of NBR.
  1093. */
  1094. # define TV_VBURST_END_F4_MASK 0x000000ff
  1095. # define TV_VBURST_END_F4_SHIFT 0
  1096. #define TV_SC_CTL_1 0x68060
  1097. /** Turns on the first subcarrier phase generation DDA */
  1098. # define TV_SC_DDA1_EN (1 << 31)
  1099. /** Turns on the first subcarrier phase generation DDA */
  1100. # define TV_SC_DDA2_EN (1 << 30)
  1101. /** Turns on the first subcarrier phase generation DDA */
  1102. # define TV_SC_DDA3_EN (1 << 29)
  1103. /** Sets the subcarrier DDA to reset frequency every other field */
  1104. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1105. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1106. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1107. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1108. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1109. /** Sets the subcarrier DDA to never reset the frequency */
  1110. # define TV_SC_RESET_NEVER (3 << 24)
  1111. /** Sets the peak amplitude of the colorburst.*/
  1112. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1113. # define TV_BURST_LEVEL_SHIFT 16
  1114. /** Sets the increment of the first subcarrier phase generation DDA */
  1115. # define TV_SCDDA1_INC_MASK 0x00000fff
  1116. # define TV_SCDDA1_INC_SHIFT 0
  1117. #define TV_SC_CTL_2 0x68064
  1118. /** Sets the rollover for the second subcarrier phase generation DDA */
  1119. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1120. # define TV_SCDDA2_SIZE_SHIFT 16
  1121. /** Sets the increent of the second subcarrier phase generation DDA */
  1122. # define TV_SCDDA2_INC_MASK 0x00007fff
  1123. # define TV_SCDDA2_INC_SHIFT 0
  1124. #define TV_SC_CTL_3 0x68068
  1125. /** Sets the rollover for the third subcarrier phase generation DDA */
  1126. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1127. # define TV_SCDDA3_SIZE_SHIFT 16
  1128. /** Sets the increent of the third subcarrier phase generation DDA */
  1129. # define TV_SCDDA3_INC_MASK 0x00007fff
  1130. # define TV_SCDDA3_INC_SHIFT 0
  1131. #define TV_WIN_POS 0x68070
  1132. /** X coordinate of the display from the start of horizontal active */
  1133. # define TV_XPOS_MASK 0x1fff0000
  1134. # define TV_XPOS_SHIFT 16
  1135. /** Y coordinate of the display from the start of vertical active (NBR) */
  1136. # define TV_YPOS_MASK 0x00000fff
  1137. # define TV_YPOS_SHIFT 0
  1138. #define TV_WIN_SIZE 0x68074
  1139. /** Horizontal size of the display window, measured in pixels*/
  1140. # define TV_XSIZE_MASK 0x1fff0000
  1141. # define TV_XSIZE_SHIFT 16
  1142. /**
  1143. * Vertical size of the display window, measured in pixels.
  1144. *
  1145. * Must be even for interlaced modes.
  1146. */
  1147. # define TV_YSIZE_MASK 0x00000fff
  1148. # define TV_YSIZE_SHIFT 0
  1149. #define TV_FILTER_CTL_1 0x68080
  1150. /**
  1151. * Enables automatic scaling calculation.
  1152. *
  1153. * If set, the rest of the registers are ignored, and the calculated values can
  1154. * be read back from the register.
  1155. */
  1156. # define TV_AUTO_SCALE (1 << 31)
  1157. /**
  1158. * Disables the vertical filter.
  1159. *
  1160. * This is required on modes more than 1024 pixels wide */
  1161. # define TV_V_FILTER_BYPASS (1 << 29)
  1162. /** Enables adaptive vertical filtering */
  1163. # define TV_VADAPT (1 << 28)
  1164. # define TV_VADAPT_MODE_MASK (3 << 26)
  1165. /** Selects the least adaptive vertical filtering mode */
  1166. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1167. /** Selects the moderately adaptive vertical filtering mode */
  1168. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1169. /** Selects the most adaptive vertical filtering mode */
  1170. # define TV_VADAPT_MODE_MOST (3 << 26)
  1171. /**
  1172. * Sets the horizontal scaling factor.
  1173. *
  1174. * This should be the fractional part of the horizontal scaling factor divided
  1175. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1176. *
  1177. * (src width - 1) / ((oversample * dest width) - 1)
  1178. */
  1179. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1180. # define TV_HSCALE_FRAC_SHIFT 0
  1181. #define TV_FILTER_CTL_2 0x68084
  1182. /**
  1183. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1184. *
  1185. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1186. */
  1187. # define TV_VSCALE_INT_MASK 0x00038000
  1188. # define TV_VSCALE_INT_SHIFT 15
  1189. /**
  1190. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1191. *
  1192. * \sa TV_VSCALE_INT_MASK
  1193. */
  1194. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1195. # define TV_VSCALE_FRAC_SHIFT 0
  1196. #define TV_FILTER_CTL_3 0x68088
  1197. /**
  1198. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1199. *
  1200. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1201. *
  1202. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1203. */
  1204. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1205. # define TV_VSCALE_IP_INT_SHIFT 15
  1206. /**
  1207. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1208. *
  1209. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1210. *
  1211. * \sa TV_VSCALE_IP_INT_MASK
  1212. */
  1213. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1214. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1215. #define TV_CC_CONTROL 0x68090
  1216. # define TV_CC_ENABLE (1 << 31)
  1217. /**
  1218. * Specifies which field to send the CC data in.
  1219. *
  1220. * CC data is usually sent in field 0.
  1221. */
  1222. # define TV_CC_FID_MASK (1 << 27)
  1223. # define TV_CC_FID_SHIFT 27
  1224. /** Sets the horizontal position of the CC data. Usually 135. */
  1225. # define TV_CC_HOFF_MASK 0x03ff0000
  1226. # define TV_CC_HOFF_SHIFT 16
  1227. /** Sets the vertical position of the CC data. Usually 21 */
  1228. # define TV_CC_LINE_MASK 0x0000003f
  1229. # define TV_CC_LINE_SHIFT 0
  1230. #define TV_CC_DATA 0x68094
  1231. # define TV_CC_RDY (1 << 31)
  1232. /** Second word of CC data to be transmitted. */
  1233. # define TV_CC_DATA_2_MASK 0x007f0000
  1234. # define TV_CC_DATA_2_SHIFT 16
  1235. /** First word of CC data to be transmitted. */
  1236. # define TV_CC_DATA_1_MASK 0x0000007f
  1237. # define TV_CC_DATA_1_SHIFT 0
  1238. #define TV_H_LUMA_0 0x68100
  1239. #define TV_H_LUMA_59 0x681ec
  1240. #define TV_H_CHROMA_0 0x68200
  1241. #define TV_H_CHROMA_59 0x682ec
  1242. #define TV_V_LUMA_0 0x68300
  1243. #define TV_V_LUMA_42 0x683a8
  1244. #define TV_V_CHROMA_0 0x68400
  1245. #define TV_V_CHROMA_42 0x684a8
  1246. /* Display & cursor control */
  1247. /* Pipe A */
  1248. #define PIPEADSL 0x70000
  1249. #define PIPEACONF 0x70008
  1250. #define PIPEACONF_ENABLE (1<<31)
  1251. #define PIPEACONF_DISABLE 0
  1252. #define PIPEACONF_DOUBLE_WIDE (1<<30)
  1253. #define I965_PIPECONF_ACTIVE (1<<30)
  1254. #define PIPEACONF_SINGLE_WIDE 0
  1255. #define PIPEACONF_PIPE_UNLOCKED 0
  1256. #define PIPEACONF_PIPE_LOCKED (1<<25)
  1257. #define PIPEACONF_PALETTE 0
  1258. #define PIPEACONF_GAMMA (1<<24)
  1259. #define PIPECONF_FORCE_BORDER (1<<25)
  1260. #define PIPECONF_PROGRESSIVE (0 << 21)
  1261. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  1262. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  1263. #define PIPEASTAT 0x70024
  1264. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  1265. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  1266. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  1267. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  1268. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  1269. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  1270. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  1271. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  1272. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  1273. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  1274. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  1275. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  1276. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  1277. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  1278. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  1279. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  1280. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  1281. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  1282. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  1283. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  1284. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  1285. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  1286. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  1287. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  1288. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  1289. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  1290. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  1291. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  1292. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  1293. #define DSPARB 0x70030
  1294. #define DSPARB_CSTART_MASK (0x7f << 7)
  1295. #define DSPARB_CSTART_SHIFT 7
  1296. #define DSPARB_BSTART_MASK (0x7f)
  1297. #define DSPARB_BSTART_SHIFT 0
  1298. /*
  1299. * The two pipe frame counter registers are not synchronized, so
  1300. * reading a stable value is somewhat tricky. The following code
  1301. * should work:
  1302. *
  1303. * do {
  1304. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1305. * PIPE_FRAME_HIGH_SHIFT;
  1306. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  1307. * PIPE_FRAME_LOW_SHIFT);
  1308. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1309. * PIPE_FRAME_HIGH_SHIFT);
  1310. * } while (high1 != high2);
  1311. * frame = (high1 << 8) | low1;
  1312. */
  1313. #define PIPEAFRAMEHIGH 0x70040
  1314. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  1315. #define PIPE_FRAME_HIGH_SHIFT 0
  1316. #define PIPEAFRAMEPIXEL 0x70044
  1317. #define PIPE_FRAME_LOW_MASK 0xff000000
  1318. #define PIPE_FRAME_LOW_SHIFT 24
  1319. #define PIPE_PIXEL_MASK 0x00ffffff
  1320. #define PIPE_PIXEL_SHIFT 0
  1321. /* GM45+ just has to be different */
  1322. #define PIPEA_FRMCOUNT_GM45 0x70040
  1323. #define PIPEA_FLIPCOUNT_GM45 0x70044
  1324. /* Cursor A & B regs */
  1325. #define CURACNTR 0x70080
  1326. /* Old style CUR*CNTR flags (desktop 8xx) */
  1327. #define CURSOR_ENABLE 0x80000000
  1328. #define CURSOR_GAMMA_ENABLE 0x40000000
  1329. #define CURSOR_STRIDE_MASK 0x30000000
  1330. #define CURSOR_FORMAT_SHIFT 24
  1331. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  1332. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  1333. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  1334. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  1335. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  1336. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  1337. /* New style CUR*CNTR flags */
  1338. #define CURSOR_MODE 0x27
  1339. #define CURSOR_MODE_DISABLE 0x00
  1340. #define CURSOR_MODE_64_32B_AX 0x07
  1341. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  1342. #define MCURSOR_PIPE_SELECT (1 << 28)
  1343. #define MCURSOR_PIPE_A 0x00
  1344. #define MCURSOR_PIPE_B (1 << 28)
  1345. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  1346. #define CURABASE 0x70084
  1347. #define CURAPOS 0x70088
  1348. #define CURSOR_POS_MASK 0x007FF
  1349. #define CURSOR_POS_SIGN 0x8000
  1350. #define CURSOR_X_SHIFT 0
  1351. #define CURSOR_Y_SHIFT 16
  1352. #define CURSIZE 0x700a0
  1353. #define CURBCNTR 0x700c0
  1354. #define CURBBASE 0x700c4
  1355. #define CURBPOS 0x700c8
  1356. /* Display A control */
  1357. #define DSPACNTR 0x70180
  1358. #define DISPLAY_PLANE_ENABLE (1<<31)
  1359. #define DISPLAY_PLANE_DISABLE 0
  1360. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  1361. #define DISPPLANE_GAMMA_DISABLE 0
  1362. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  1363. #define DISPPLANE_8BPP (0x2<<26)
  1364. #define DISPPLANE_15_16BPP (0x4<<26)
  1365. #define DISPPLANE_16BPP (0x5<<26)
  1366. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  1367. #define DISPPLANE_32BPP (0x7<<26)
  1368. #define DISPPLANE_STEREO_ENABLE (1<<25)
  1369. #define DISPPLANE_STEREO_DISABLE 0
  1370. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  1371. #define DISPPLANE_SEL_PIPE_A 0
  1372. #define DISPPLANE_SEL_PIPE_B (1<<24)
  1373. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  1374. #define DISPPLANE_SRC_KEY_DISABLE 0
  1375. #define DISPPLANE_LINE_DOUBLE (1<<20)
  1376. #define DISPPLANE_NO_LINE_DOUBLE 0
  1377. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  1378. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  1379. #define DISPPLANE_TILED (1<<10)
  1380. #define DSPAADDR 0x70184
  1381. #define DSPASTRIDE 0x70188
  1382. #define DSPAPOS 0x7018C /* reserved */
  1383. #define DSPASIZE 0x70190
  1384. #define DSPASURF 0x7019C /* 965+ only */
  1385. #define DSPATILEOFF 0x701A4 /* 965+ only */
  1386. /* VBIOS flags */
  1387. #define SWF00 0x71410
  1388. #define SWF01 0x71414
  1389. #define SWF02 0x71418
  1390. #define SWF03 0x7141c
  1391. #define SWF04 0x71420
  1392. #define SWF05 0x71424
  1393. #define SWF06 0x71428
  1394. #define SWF10 0x70410
  1395. #define SWF11 0x70414
  1396. #define SWF14 0x71420
  1397. #define SWF30 0x72414
  1398. #define SWF31 0x72418
  1399. #define SWF32 0x7241c
  1400. /* Pipe B */
  1401. #define PIPEBDSL 0x71000
  1402. #define PIPEBCONF 0x71008
  1403. #define PIPEBSTAT 0x71024
  1404. #define PIPEBFRAMEHIGH 0x71040
  1405. #define PIPEBFRAMEPIXEL 0x71044
  1406. #define PIPEB_FRMCOUNT_GM45 0x71040
  1407. #define PIPEB_FLIPCOUNT_GM45 0x71044
  1408. /* Display B control */
  1409. #define DSPBCNTR 0x71180
  1410. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  1411. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  1412. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  1413. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  1414. #define DSPBADDR 0x71184
  1415. #define DSPBSTRIDE 0x71188
  1416. #define DSPBPOS 0x7118C
  1417. #define DSPBSIZE 0x71190
  1418. #define DSPBSURF 0x7119C
  1419. #define DSPBTILEOFF 0x711A4
  1420. /* VBIOS regs */
  1421. #define VGACNTRL 0x71400
  1422. # define VGA_DISP_DISABLE (1 << 31)
  1423. # define VGA_2X_MODE (1 << 30)
  1424. # define VGA_PIPE_B_SELECT (1 << 29)
  1425. /* IGDNG */
  1426. #define CPU_VGACNTRL 0x41000
  1427. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  1428. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  1429. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  1430. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  1431. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  1432. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  1433. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  1434. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  1435. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  1436. /* refresh rate hardware control */
  1437. #define RR_HW_CTL 0x45300
  1438. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  1439. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  1440. #define FDI_PLL_BIOS_0 0x46000
  1441. #define FDI_PLL_BIOS_1 0x46004
  1442. #define FDI_PLL_BIOS_2 0x46008
  1443. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  1444. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  1445. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  1446. #define FDI_PLL_FREQ_CTL 0x46030
  1447. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  1448. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  1449. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  1450. #define PIPEA_DATA_M1 0x60030
  1451. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  1452. #define TU_SIZE_MASK 0x7e000000
  1453. #define PIPEA_DATA_M1_OFFSET 0
  1454. #define PIPEA_DATA_N1 0x60034
  1455. #define PIPEA_DATA_N1_OFFSET 0
  1456. #define PIPEA_DATA_M2 0x60038
  1457. #define PIPEA_DATA_M2_OFFSET 0
  1458. #define PIPEA_DATA_N2 0x6003c
  1459. #define PIPEA_DATA_N2_OFFSET 0
  1460. #define PIPEA_LINK_M1 0x60040
  1461. #define PIPEA_LINK_M1_OFFSET 0
  1462. #define PIPEA_LINK_N1 0x60044
  1463. #define PIPEA_LINK_N1_OFFSET 0
  1464. #define PIPEA_LINK_M2 0x60048
  1465. #define PIPEA_LINK_M2_OFFSET 0
  1466. #define PIPEA_LINK_N2 0x6004c
  1467. #define PIPEA_LINK_N2_OFFSET 0
  1468. /* PIPEB timing regs are same start from 0x61000 */
  1469. #define PIPEB_DATA_M1 0x61030
  1470. #define PIPEB_DATA_M1_OFFSET 0
  1471. #define PIPEB_DATA_N1 0x61034
  1472. #define PIPEB_DATA_N1_OFFSET 0
  1473. #define PIPEB_DATA_M2 0x61038
  1474. #define PIPEB_DATA_M2_OFFSET 0
  1475. #define PIPEB_DATA_N2 0x6103c
  1476. #define PIPEB_DATA_N2_OFFSET 0
  1477. #define PIPEB_LINK_M1 0x61040
  1478. #define PIPEB_LINK_M1_OFFSET 0
  1479. #define PIPEB_LINK_N1 0x61044
  1480. #define PIPEB_LINK_N1_OFFSET 0
  1481. #define PIPEB_LINK_M2 0x61048
  1482. #define PIPEB_LINK_M2_OFFSET 0
  1483. #define PIPEB_LINK_N2 0x6104c
  1484. #define PIPEB_LINK_N2_OFFSET 0
  1485. /* CPU panel fitter */
  1486. #define PFA_CTL_1 0x68080
  1487. #define PFB_CTL_1 0x68880
  1488. #define PF_ENABLE (1<<31)
  1489. /* legacy palette */
  1490. #define LGC_PALETTE_A 0x4a000
  1491. #define LGC_PALETTE_B 0x4a800
  1492. /* interrupts */
  1493. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  1494. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  1495. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  1496. #define DE_PLANEB_FLIP_DONE (1 << 27)
  1497. #define DE_PLANEA_FLIP_DONE (1 << 26)
  1498. #define DE_PCU_EVENT (1 << 25)
  1499. #define DE_GTT_FAULT (1 << 24)
  1500. #define DE_POISON (1 << 23)
  1501. #define DE_PERFORM_COUNTER (1 << 22)
  1502. #define DE_PCH_EVENT (1 << 21)
  1503. #define DE_AUX_CHANNEL_A (1 << 20)
  1504. #define DE_DP_A_HOTPLUG (1 << 19)
  1505. #define DE_GSE (1 << 18)
  1506. #define DE_PIPEB_VBLANK (1 << 15)
  1507. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  1508. #define DE_PIPEB_ODD_FIELD (1 << 13)
  1509. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  1510. #define DE_PIPEB_VSYNC (1 << 11)
  1511. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  1512. #define DE_PIPEA_VBLANK (1 << 7)
  1513. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  1514. #define DE_PIPEA_ODD_FIELD (1 << 5)
  1515. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  1516. #define DE_PIPEA_VSYNC (1 << 3)
  1517. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  1518. #define DEISR 0x44000
  1519. #define DEIMR 0x44004
  1520. #define DEIIR 0x44008
  1521. #define DEIER 0x4400c
  1522. /* GT interrupt */
  1523. #define GT_SYNC_STATUS (1 << 2)
  1524. #define GT_USER_INTERRUPT (1 << 0)
  1525. #define GTISR 0x44010
  1526. #define GTIMR 0x44014
  1527. #define GTIIR 0x44018
  1528. #define GTIER 0x4401c
  1529. /* PCH */
  1530. /* south display engine interrupt */
  1531. #define SDE_CRT_HOTPLUG (1 << 11)
  1532. #define SDE_PORTD_HOTPLUG (1 << 10)
  1533. #define SDE_PORTC_HOTPLUG (1 << 9)
  1534. #define SDE_PORTB_HOTPLUG (1 << 8)
  1535. #define SDE_SDVOB_HOTPLUG (1 << 6)
  1536. #define SDEISR 0xc4000
  1537. #define SDEIMR 0xc4004
  1538. #define SDEIIR 0xc4008
  1539. #define SDEIER 0xc400c
  1540. /* digital port hotplug */
  1541. #define PCH_PORT_HOTPLUG 0xc4030
  1542. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  1543. #define PORTD_PULSE_DURATION_2ms (0)
  1544. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  1545. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  1546. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  1547. #define PORTD_HOTPLUG_NO_DETECT (0)
  1548. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  1549. #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
  1550. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  1551. #define PORTC_PULSE_DURATION_2ms (0)
  1552. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  1553. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  1554. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  1555. #define PORTC_HOTPLUG_NO_DETECT (0)
  1556. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  1557. #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
  1558. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  1559. #define PORTB_PULSE_DURATION_2ms (0)
  1560. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  1561. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  1562. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  1563. #define PORTB_HOTPLUG_NO_DETECT (0)
  1564. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  1565. #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
  1566. #define PCH_GPIOA 0xc5010
  1567. #define PCH_GPIOB 0xc5014
  1568. #define PCH_GPIOC 0xc5018
  1569. #define PCH_GPIOD 0xc501c
  1570. #define PCH_GPIOE 0xc5020
  1571. #define PCH_GPIOF 0xc5024
  1572. #define PCH_DPLL_A 0xc6014
  1573. #define PCH_DPLL_B 0xc6018
  1574. #define PCH_FPA0 0xc6040
  1575. #define PCH_FPA1 0xc6044
  1576. #define PCH_FPB0 0xc6048
  1577. #define PCH_FPB1 0xc604c
  1578. #define PCH_DPLL_TEST 0xc606c
  1579. #define PCH_DREF_CONTROL 0xC6200
  1580. #define DREF_CONTROL_MASK 0x7fc3
  1581. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  1582. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  1583. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  1584. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  1585. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  1586. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  1587. #define DREF_SSC_SOURCE_MASK (2<<11)
  1588. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  1589. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  1590. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  1591. #define DREF_NONSPREAD_SOURCE_MASK (2<<9)
  1592. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  1593. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  1594. #define DREF_SSC4_DOWNSPREAD (0<<6)
  1595. #define DREF_SSC4_CENTERSPREAD (1<<6)
  1596. #define DREF_SSC1_DISABLE (0<<1)
  1597. #define DREF_SSC1_ENABLE (1<<1)
  1598. #define DREF_SSC4_DISABLE (0)
  1599. #define DREF_SSC4_ENABLE (1)
  1600. #define PCH_RAWCLK_FREQ 0xc6204
  1601. #define FDL_TP1_TIMER_SHIFT 12
  1602. #define FDL_TP1_TIMER_MASK (3<<12)
  1603. #define FDL_TP2_TIMER_SHIFT 10
  1604. #define FDL_TP2_TIMER_MASK (3<<10)
  1605. #define RAWCLK_FREQ_MASK 0x3ff
  1606. #define PCH_DPLL_TMR_CFG 0xc6208
  1607. #define PCH_SSC4_PARMS 0xc6210
  1608. #define PCH_SSC4_AUX_PARMS 0xc6214
  1609. /* transcoder */
  1610. #define TRANS_HTOTAL_A 0xe0000
  1611. #define TRANS_HTOTAL_SHIFT 16
  1612. #define TRANS_HACTIVE_SHIFT 0
  1613. #define TRANS_HBLANK_A 0xe0004
  1614. #define TRANS_HBLANK_END_SHIFT 16
  1615. #define TRANS_HBLANK_START_SHIFT 0
  1616. #define TRANS_HSYNC_A 0xe0008
  1617. #define TRANS_HSYNC_END_SHIFT 16
  1618. #define TRANS_HSYNC_START_SHIFT 0
  1619. #define TRANS_VTOTAL_A 0xe000c
  1620. #define TRANS_VTOTAL_SHIFT 16
  1621. #define TRANS_VACTIVE_SHIFT 0
  1622. #define TRANS_VBLANK_A 0xe0010
  1623. #define TRANS_VBLANK_END_SHIFT 16
  1624. #define TRANS_VBLANK_START_SHIFT 0
  1625. #define TRANS_VSYNC_A 0xe0014
  1626. #define TRANS_VSYNC_END_SHIFT 16
  1627. #define TRANS_VSYNC_START_SHIFT 0
  1628. #define TRANSA_DATA_M1 0xe0030
  1629. #define TRANSA_DATA_N1 0xe0034
  1630. #define TRANSA_DATA_M2 0xe0038
  1631. #define TRANSA_DATA_N2 0xe003c
  1632. #define TRANSA_DP_LINK_M1 0xe0040
  1633. #define TRANSA_DP_LINK_N1 0xe0044
  1634. #define TRANSA_DP_LINK_M2 0xe0048
  1635. #define TRANSA_DP_LINK_N2 0xe004c
  1636. #define TRANS_HTOTAL_B 0xe1000
  1637. #define TRANS_HBLANK_B 0xe1004
  1638. #define TRANS_HSYNC_B 0xe1008
  1639. #define TRANS_VTOTAL_B 0xe100c
  1640. #define TRANS_VBLANK_B 0xe1010
  1641. #define TRANS_VSYNC_B 0xe1014
  1642. #define TRANSB_DATA_M1 0xe1030
  1643. #define TRANSB_DATA_N1 0xe1034
  1644. #define TRANSB_DATA_M2 0xe1038
  1645. #define TRANSB_DATA_N2 0xe103c
  1646. #define TRANSB_DP_LINK_M1 0xe1040
  1647. #define TRANSB_DP_LINK_N1 0xe1044
  1648. #define TRANSB_DP_LINK_M2 0xe1048
  1649. #define TRANSB_DP_LINK_N2 0xe104c
  1650. #define TRANSACONF 0xf0008
  1651. #define TRANSBCONF 0xf1008
  1652. #define TRANS_DISABLE (0<<31)
  1653. #define TRANS_ENABLE (1<<31)
  1654. #define TRANS_STATE_MASK (1<<30)
  1655. #define TRANS_STATE_DISABLE (0<<30)
  1656. #define TRANS_STATE_ENABLE (1<<30)
  1657. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  1658. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  1659. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  1660. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  1661. #define TRANS_DP_AUDIO_ONLY (1<<26)
  1662. #define TRANS_DP_VIDEO_AUDIO (0<<26)
  1663. #define TRANS_PROGRESSIVE (0<<21)
  1664. #define TRANS_8BPC (0<<5)
  1665. #define TRANS_10BPC (1<<5)
  1666. #define TRANS_6BPC (2<<5)
  1667. #define TRANS_12BPC (3<<5)
  1668. #define FDI_RXA_CHICKEN 0xc200c
  1669. #define FDI_RXB_CHICKEN 0xc2010
  1670. #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
  1671. /* CPU: FDI_TX */
  1672. #define FDI_TXA_CTL 0x60100
  1673. #define FDI_TXB_CTL 0x61100
  1674. #define FDI_TX_DISABLE (0<<31)
  1675. #define FDI_TX_ENABLE (1<<31)
  1676. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  1677. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  1678. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  1679. #define FDI_LINK_TRAIN_NONE (3<<28)
  1680. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  1681. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  1682. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  1683. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  1684. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  1685. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  1686. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  1687. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  1688. #define FDI_DP_PORT_WIDTH_X1 (0<<19)
  1689. #define FDI_DP_PORT_WIDTH_X2 (1<<19)
  1690. #define FDI_DP_PORT_WIDTH_X3 (2<<19)
  1691. #define FDI_DP_PORT_WIDTH_X4 (3<<19)
  1692. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  1693. /* IGDNG: hardwired to 1 */
  1694. #define FDI_TX_PLL_ENABLE (1<<14)
  1695. /* both Tx and Rx */
  1696. #define FDI_SCRAMBLING_ENABLE (0<<7)
  1697. #define FDI_SCRAMBLING_DISABLE (1<<7)
  1698. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  1699. #define FDI_RXA_CTL 0xf000c
  1700. #define FDI_RXB_CTL 0xf100c
  1701. #define FDI_RX_ENABLE (1<<31)
  1702. #define FDI_RX_DISABLE (0<<31)
  1703. /* train, dp width same as FDI_TX */
  1704. #define FDI_DP_PORT_WIDTH_X8 (7<<19)
  1705. #define FDI_8BPC (0<<16)
  1706. #define FDI_10BPC (1<<16)
  1707. #define FDI_6BPC (2<<16)
  1708. #define FDI_12BPC (3<<16)
  1709. #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
  1710. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  1711. #define FDI_RX_PLL_ENABLE (1<<13)
  1712. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  1713. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  1714. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  1715. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  1716. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  1717. #define FDI_SEL_RAWCLK (0<<4)
  1718. #define FDI_SEL_PCDCLK (1<<4)
  1719. #define FDI_RXA_MISC 0xf0010
  1720. #define FDI_RXB_MISC 0xf1010
  1721. #define FDI_RXA_TUSIZE1 0xf0030
  1722. #define FDI_RXA_TUSIZE2 0xf0038
  1723. #define FDI_RXB_TUSIZE1 0xf1030
  1724. #define FDI_RXB_TUSIZE2 0xf1038
  1725. /* FDI_RX interrupt register format */
  1726. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  1727. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  1728. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  1729. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  1730. #define FDI_RX_FS_CODE_ERR (1<<6)
  1731. #define FDI_RX_FE_CODE_ERR (1<<5)
  1732. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  1733. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  1734. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  1735. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  1736. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  1737. #define FDI_RXA_IIR 0xf0014
  1738. #define FDI_RXA_IMR 0xf0018
  1739. #define FDI_RXB_IIR 0xf1014
  1740. #define FDI_RXB_IMR 0xf1018
  1741. #define FDI_PLL_CTL_1 0xfe000
  1742. #define FDI_PLL_CTL_2 0xfe004
  1743. /* CRT */
  1744. #define PCH_ADPA 0xe1100
  1745. #define ADPA_TRANS_SELECT_MASK (1<<30)
  1746. #define ADPA_TRANS_A_SELECT 0
  1747. #define ADPA_TRANS_B_SELECT (1<<30)
  1748. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  1749. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  1750. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  1751. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  1752. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  1753. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  1754. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  1755. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  1756. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  1757. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  1758. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  1759. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  1760. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  1761. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  1762. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  1763. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  1764. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  1765. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  1766. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  1767. /* or SDVOB */
  1768. #define HDMIB 0xe1140
  1769. #define PORT_ENABLE (1 << 31)
  1770. #define TRANSCODER_A (0)
  1771. #define TRANSCODER_B (1 << 30)
  1772. #define COLOR_FORMAT_8bpc (0)
  1773. #define COLOR_FORMAT_12bpc (3 << 26)
  1774. #define SDVOB_HOTPLUG_ENABLE (1 << 23)
  1775. #define SDVO_ENCODING (0)
  1776. #define TMDS_ENCODING (2 << 10)
  1777. #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
  1778. #define SDVOB_BORDER_ENABLE (1 << 7)
  1779. #define AUDIO_ENABLE (1 << 6)
  1780. #define VSYNC_ACTIVE_HIGH (1 << 4)
  1781. #define HSYNC_ACTIVE_HIGH (1 << 3)
  1782. #define PORT_DETECTED (1 << 2)
  1783. #define HDMIC 0xe1150
  1784. #define HDMID 0xe1160
  1785. #define PCH_LVDS 0xe1180
  1786. #define LVDS_DETECTED (1 << 1)
  1787. #define BLC_PWM_CPU_CTL2 0x48250
  1788. #define PWM_ENABLE (1 << 31)
  1789. #define PWM_PIPE_A (0 << 29)
  1790. #define PWM_PIPE_B (1 << 29)
  1791. #define BLC_PWM_CPU_CTL 0x48254
  1792. #define BLC_PWM_PCH_CTL1 0xc8250
  1793. #define PWM_PCH_ENABLE (1 << 31)
  1794. #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
  1795. #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
  1796. #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
  1797. #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
  1798. #define BLC_PWM_PCH_CTL2 0xc8254
  1799. #define PCH_PP_STATUS 0xc7200
  1800. #define PCH_PP_CONTROL 0xc7204
  1801. #define EDP_FORCE_VDD (1 << 3)
  1802. #define EDP_BLC_ENABLE (1 << 2)
  1803. #define PANEL_POWER_RESET (1 << 1)
  1804. #define PANEL_POWER_OFF (0 << 0)
  1805. #define PANEL_POWER_ON (1 << 0)
  1806. #define PCH_PP_ON_DELAYS 0xc7208
  1807. #define EDP_PANEL (1 << 30)
  1808. #define PCH_PP_OFF_DELAYS 0xc720c
  1809. #define PCH_PP_DIVISOR 0xc7210
  1810. #endif /* _I915_REG_H_ */