cx23885-cards.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469
  1. /*
  2. * Driver for the Conexant CX23885 PCIe bridge
  3. *
  4. * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. *
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/delay.h>
  25. #include <media/cx25840.h>
  26. #include <linux/firmware.h>
  27. #include "../../../staging/altera-stapl/altera.h"
  28. #include "cx23885.h"
  29. #include "tuner-xc2028.h"
  30. #include "netup-eeprom.h"
  31. #include "netup-init.h"
  32. #include "altera-ci.h"
  33. #include "xc4000.h"
  34. #include "xc5000.h"
  35. #include "cx23888-ir.h"
  36. static unsigned int enable_885_ir;
  37. module_param(enable_885_ir, int, 0644);
  38. MODULE_PARM_DESC(enable_885_ir,
  39. "Enable integrated IR controller for supported\n"
  40. "\t\t CX2388[57] boards that are wired for it:\n"
  41. "\t\t\tHVR-1250 (reported safe)\n"
  42. "\t\t\tTeVii S470 (reported unsafe)\n"
  43. "\t\t This can cause an interrupt storm with some cards.\n"
  44. "\t\t Default: 0 [Disabled]");
  45. /* ------------------------------------------------------------------ */
  46. /* board config info */
  47. struct cx23885_board cx23885_boards[] = {
  48. [CX23885_BOARD_UNKNOWN] = {
  49. .name = "UNKNOWN/GENERIC",
  50. /* Ensure safe default for unknown boards */
  51. .clk_freq = 0,
  52. .input = {{
  53. .type = CX23885_VMUX_COMPOSITE1,
  54. .vmux = 0,
  55. }, {
  56. .type = CX23885_VMUX_COMPOSITE2,
  57. .vmux = 1,
  58. }, {
  59. .type = CX23885_VMUX_COMPOSITE3,
  60. .vmux = 2,
  61. }, {
  62. .type = CX23885_VMUX_COMPOSITE4,
  63. .vmux = 3,
  64. } },
  65. },
  66. [CX23885_BOARD_HAUPPAUGE_HVR1800lp] = {
  67. .name = "Hauppauge WinTV-HVR1800lp",
  68. .portc = CX23885_MPEG_DVB,
  69. .input = {{
  70. .type = CX23885_VMUX_TELEVISION,
  71. .vmux = 0,
  72. .gpio0 = 0xff00,
  73. }, {
  74. .type = CX23885_VMUX_DEBUG,
  75. .vmux = 0,
  76. .gpio0 = 0xff01,
  77. }, {
  78. .type = CX23885_VMUX_COMPOSITE1,
  79. .vmux = 1,
  80. .gpio0 = 0xff02,
  81. }, {
  82. .type = CX23885_VMUX_SVIDEO,
  83. .vmux = 2,
  84. .gpio0 = 0xff02,
  85. } },
  86. },
  87. [CX23885_BOARD_HAUPPAUGE_HVR1800] = {
  88. .name = "Hauppauge WinTV-HVR1800",
  89. .porta = CX23885_ANALOG_VIDEO,
  90. .portb = CX23885_MPEG_ENCODER,
  91. .portc = CX23885_MPEG_DVB,
  92. .tuner_type = TUNER_PHILIPS_TDA8290,
  93. .tuner_addr = 0x42, /* 0x84 >> 1 */
  94. .tuner_bus = 1,
  95. .input = {{
  96. .type = CX23885_VMUX_TELEVISION,
  97. .vmux = CX25840_VIN7_CH3 |
  98. CX25840_VIN5_CH2 |
  99. CX25840_VIN2_CH1,
  100. .gpio0 = 0,
  101. }, {
  102. .type = CX23885_VMUX_COMPOSITE1,
  103. .vmux = CX25840_VIN7_CH3 |
  104. CX25840_VIN4_CH2 |
  105. CX25840_VIN6_CH1,
  106. .gpio0 = 0,
  107. }, {
  108. .type = CX23885_VMUX_SVIDEO,
  109. .vmux = CX25840_VIN7_CH3 |
  110. CX25840_VIN4_CH2 |
  111. CX25840_VIN8_CH1 |
  112. CX25840_SVIDEO_ON,
  113. .gpio0 = 0,
  114. } },
  115. },
  116. [CX23885_BOARD_HAUPPAUGE_HVR1250] = {
  117. .name = "Hauppauge WinTV-HVR1250",
  118. .portc = CX23885_MPEG_DVB,
  119. .input = {{
  120. .type = CX23885_VMUX_TELEVISION,
  121. .vmux = 0,
  122. .gpio0 = 0xff00,
  123. }, {
  124. .type = CX23885_VMUX_DEBUG,
  125. .vmux = 0,
  126. .gpio0 = 0xff01,
  127. }, {
  128. .type = CX23885_VMUX_COMPOSITE1,
  129. .vmux = 1,
  130. .gpio0 = 0xff02,
  131. }, {
  132. .type = CX23885_VMUX_SVIDEO,
  133. .vmux = 2,
  134. .gpio0 = 0xff02,
  135. } },
  136. },
  137. [CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP] = {
  138. .name = "DViCO FusionHDTV5 Express",
  139. .portb = CX23885_MPEG_DVB,
  140. },
  141. [CX23885_BOARD_HAUPPAUGE_HVR1500Q] = {
  142. .name = "Hauppauge WinTV-HVR1500Q",
  143. .portc = CX23885_MPEG_DVB,
  144. },
  145. [CX23885_BOARD_HAUPPAUGE_HVR1500] = {
  146. .name = "Hauppauge WinTV-HVR1500",
  147. .portc = CX23885_MPEG_DVB,
  148. },
  149. [CX23885_BOARD_HAUPPAUGE_HVR1200] = {
  150. .name = "Hauppauge WinTV-HVR1200",
  151. .portc = CX23885_MPEG_DVB,
  152. },
  153. [CX23885_BOARD_HAUPPAUGE_HVR1700] = {
  154. .name = "Hauppauge WinTV-HVR1700",
  155. .portc = CX23885_MPEG_DVB,
  156. },
  157. [CX23885_BOARD_HAUPPAUGE_HVR1400] = {
  158. .name = "Hauppauge WinTV-HVR1400",
  159. .portc = CX23885_MPEG_DVB,
  160. },
  161. [CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP] = {
  162. .name = "DViCO FusionHDTV7 Dual Express",
  163. .portb = CX23885_MPEG_DVB,
  164. .portc = CX23885_MPEG_DVB,
  165. },
  166. [CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP] = {
  167. .name = "DViCO FusionHDTV DVB-T Dual Express",
  168. .portb = CX23885_MPEG_DVB,
  169. .portc = CX23885_MPEG_DVB,
  170. },
  171. [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H] = {
  172. .name = "Leadtek Winfast PxDVR3200 H",
  173. .portc = CX23885_MPEG_DVB,
  174. },
  175. [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000] = {
  176. .name = "Leadtek Winfast PxDVR3200 H XC4000",
  177. .porta = CX23885_ANALOG_VIDEO,
  178. .portc = CX23885_MPEG_DVB,
  179. .tuner_type = TUNER_XC4000,
  180. .tuner_addr = 0x61,
  181. .radio_type = TUNER_XC4000,
  182. .radio_addr = 0x61,
  183. .input = {{
  184. .type = CX23885_VMUX_TELEVISION,
  185. .vmux = CX25840_VIN2_CH1 |
  186. CX25840_VIN5_CH2 |
  187. CX25840_NONE0_CH3,
  188. }, {
  189. .type = CX23885_VMUX_COMPOSITE1,
  190. .vmux = CX25840_COMPOSITE1,
  191. }, {
  192. .type = CX23885_VMUX_SVIDEO,
  193. .vmux = CX25840_SVIDEO_LUMA3 |
  194. CX25840_SVIDEO_CHROMA4,
  195. }, {
  196. .type = CX23885_VMUX_COMPONENT,
  197. .vmux = CX25840_VIN7_CH1 |
  198. CX25840_VIN6_CH2 |
  199. CX25840_VIN8_CH3 |
  200. CX25840_COMPONENT_ON,
  201. } },
  202. },
  203. [CX23885_BOARD_COMPRO_VIDEOMATE_E650F] = {
  204. .name = "Compro VideoMate E650F",
  205. .portc = CX23885_MPEG_DVB,
  206. },
  207. [CX23885_BOARD_TBS_6920] = {
  208. .name = "TurboSight TBS 6920",
  209. .portb = CX23885_MPEG_DVB,
  210. },
  211. [CX23885_BOARD_TEVII_S470] = {
  212. .name = "TeVii S470",
  213. .portb = CX23885_MPEG_DVB,
  214. },
  215. [CX23885_BOARD_DVBWORLD_2005] = {
  216. .name = "DVBWorld DVB-S2 2005",
  217. .portb = CX23885_MPEG_DVB,
  218. },
  219. [CX23885_BOARD_NETUP_DUAL_DVBS2_CI] = {
  220. .ci_type = 1,
  221. .name = "NetUP Dual DVB-S2 CI",
  222. .portb = CX23885_MPEG_DVB,
  223. .portc = CX23885_MPEG_DVB,
  224. },
  225. [CX23885_BOARD_HAUPPAUGE_HVR1270] = {
  226. .name = "Hauppauge WinTV-HVR1270",
  227. .portc = CX23885_MPEG_DVB,
  228. },
  229. [CX23885_BOARD_HAUPPAUGE_HVR1275] = {
  230. .name = "Hauppauge WinTV-HVR1275",
  231. .portc = CX23885_MPEG_DVB,
  232. },
  233. [CX23885_BOARD_HAUPPAUGE_HVR1255] = {
  234. .name = "Hauppauge WinTV-HVR1255",
  235. .portc = CX23885_MPEG_DVB,
  236. },
  237. [CX23885_BOARD_HAUPPAUGE_HVR1210] = {
  238. .name = "Hauppauge WinTV-HVR1210",
  239. .portc = CX23885_MPEG_DVB,
  240. },
  241. [CX23885_BOARD_MYGICA_X8506] = {
  242. .name = "Mygica X8506 DMB-TH",
  243. .tuner_type = TUNER_XC5000,
  244. .tuner_addr = 0x61,
  245. .tuner_bus = 1,
  246. .porta = CX23885_ANALOG_VIDEO,
  247. .portb = CX23885_MPEG_DVB,
  248. .input = {
  249. {
  250. .type = CX23885_VMUX_TELEVISION,
  251. .vmux = CX25840_COMPOSITE2,
  252. },
  253. {
  254. .type = CX23885_VMUX_COMPOSITE1,
  255. .vmux = CX25840_COMPOSITE8,
  256. },
  257. {
  258. .type = CX23885_VMUX_SVIDEO,
  259. .vmux = CX25840_SVIDEO_LUMA3 |
  260. CX25840_SVIDEO_CHROMA4,
  261. },
  262. {
  263. .type = CX23885_VMUX_COMPONENT,
  264. .vmux = CX25840_COMPONENT_ON |
  265. CX25840_VIN1_CH1 |
  266. CX25840_VIN6_CH2 |
  267. CX25840_VIN7_CH3,
  268. },
  269. },
  270. },
  271. [CX23885_BOARD_MAGICPRO_PROHDTVE2] = {
  272. .name = "Magic-Pro ProHDTV Extreme 2",
  273. .tuner_type = TUNER_XC5000,
  274. .tuner_addr = 0x61,
  275. .tuner_bus = 1,
  276. .porta = CX23885_ANALOG_VIDEO,
  277. .portb = CX23885_MPEG_DVB,
  278. .input = {
  279. {
  280. .type = CX23885_VMUX_TELEVISION,
  281. .vmux = CX25840_COMPOSITE2,
  282. },
  283. {
  284. .type = CX23885_VMUX_COMPOSITE1,
  285. .vmux = CX25840_COMPOSITE8,
  286. },
  287. {
  288. .type = CX23885_VMUX_SVIDEO,
  289. .vmux = CX25840_SVIDEO_LUMA3 |
  290. CX25840_SVIDEO_CHROMA4,
  291. },
  292. {
  293. .type = CX23885_VMUX_COMPONENT,
  294. .vmux = CX25840_COMPONENT_ON |
  295. CX25840_VIN1_CH1 |
  296. CX25840_VIN6_CH2 |
  297. CX25840_VIN7_CH3,
  298. },
  299. },
  300. },
  301. [CX23885_BOARD_HAUPPAUGE_HVR1850] = {
  302. .name = "Hauppauge WinTV-HVR1850",
  303. .portb = CX23885_MPEG_ENCODER,
  304. .portc = CX23885_MPEG_DVB,
  305. },
  306. [CX23885_BOARD_COMPRO_VIDEOMATE_E800] = {
  307. .name = "Compro VideoMate E800",
  308. .portc = CX23885_MPEG_DVB,
  309. },
  310. [CX23885_BOARD_HAUPPAUGE_HVR1290] = {
  311. .name = "Hauppauge WinTV-HVR1290",
  312. .portc = CX23885_MPEG_DVB,
  313. },
  314. [CX23885_BOARD_MYGICA_X8558PRO] = {
  315. .name = "Mygica X8558 PRO DMB-TH",
  316. .portb = CX23885_MPEG_DVB,
  317. .portc = CX23885_MPEG_DVB,
  318. },
  319. [CX23885_BOARD_LEADTEK_WINFAST_PXTV1200] = {
  320. .name = "LEADTEK WinFast PxTV1200",
  321. .porta = CX23885_ANALOG_VIDEO,
  322. .tuner_type = TUNER_XC2028,
  323. .tuner_addr = 0x61,
  324. .tuner_bus = 1,
  325. .input = {{
  326. .type = CX23885_VMUX_TELEVISION,
  327. .vmux = CX25840_VIN2_CH1 |
  328. CX25840_VIN5_CH2 |
  329. CX25840_NONE0_CH3,
  330. }, {
  331. .type = CX23885_VMUX_COMPOSITE1,
  332. .vmux = CX25840_COMPOSITE1,
  333. }, {
  334. .type = CX23885_VMUX_SVIDEO,
  335. .vmux = CX25840_SVIDEO_LUMA3 |
  336. CX25840_SVIDEO_CHROMA4,
  337. }, {
  338. .type = CX23885_VMUX_COMPONENT,
  339. .vmux = CX25840_VIN7_CH1 |
  340. CX25840_VIN6_CH2 |
  341. CX25840_VIN8_CH3 |
  342. CX25840_COMPONENT_ON,
  343. } },
  344. },
  345. [CX23885_BOARD_GOTVIEW_X5_3D_HYBRID] = {
  346. .name = "GoTView X5 3D Hybrid",
  347. .tuner_type = TUNER_XC5000,
  348. .tuner_addr = 0x64,
  349. .tuner_bus = 1,
  350. .porta = CX23885_ANALOG_VIDEO,
  351. .portb = CX23885_MPEG_DVB,
  352. .input = {{
  353. .type = CX23885_VMUX_TELEVISION,
  354. .vmux = CX25840_VIN2_CH1 |
  355. CX25840_VIN5_CH2,
  356. .gpio0 = 0x02,
  357. }, {
  358. .type = CX23885_VMUX_COMPOSITE1,
  359. .vmux = CX23885_VMUX_COMPOSITE1,
  360. }, {
  361. .type = CX23885_VMUX_SVIDEO,
  362. .vmux = CX25840_SVIDEO_LUMA3 |
  363. CX25840_SVIDEO_CHROMA4,
  364. } },
  365. },
  366. [CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF] = {
  367. .ci_type = 2,
  368. .name = "NetUP Dual DVB-T/C-CI RF",
  369. .porta = CX23885_ANALOG_VIDEO,
  370. .portb = CX23885_MPEG_DVB,
  371. .portc = CX23885_MPEG_DVB,
  372. .num_fds_portb = 2,
  373. .num_fds_portc = 2,
  374. .tuner_type = TUNER_XC5000,
  375. .tuner_addr = 0x64,
  376. .input = { {
  377. .type = CX23885_VMUX_TELEVISION,
  378. .vmux = CX25840_COMPOSITE1,
  379. } },
  380. },
  381. };
  382. const unsigned int cx23885_bcount = ARRAY_SIZE(cx23885_boards);
  383. /* ------------------------------------------------------------------ */
  384. /* PCI subsystem IDs */
  385. struct cx23885_subid cx23885_subids[] = {
  386. {
  387. .subvendor = 0x0070,
  388. .subdevice = 0x3400,
  389. .card = CX23885_BOARD_UNKNOWN,
  390. }, {
  391. .subvendor = 0x0070,
  392. .subdevice = 0x7600,
  393. .card = CX23885_BOARD_HAUPPAUGE_HVR1800lp,
  394. }, {
  395. .subvendor = 0x0070,
  396. .subdevice = 0x7800,
  397. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  398. }, {
  399. .subvendor = 0x0070,
  400. .subdevice = 0x7801,
  401. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  402. }, {
  403. .subvendor = 0x0070,
  404. .subdevice = 0x7809,
  405. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  406. }, {
  407. .subvendor = 0x0070,
  408. .subdevice = 0x7911,
  409. .card = CX23885_BOARD_HAUPPAUGE_HVR1250,
  410. }, {
  411. .subvendor = 0x18ac,
  412. .subdevice = 0xd500,
  413. .card = CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP,
  414. }, {
  415. .subvendor = 0x0070,
  416. .subdevice = 0x7790,
  417. .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
  418. }, {
  419. .subvendor = 0x0070,
  420. .subdevice = 0x7797,
  421. .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
  422. }, {
  423. .subvendor = 0x0070,
  424. .subdevice = 0x7710,
  425. .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
  426. }, {
  427. .subvendor = 0x0070,
  428. .subdevice = 0x7717,
  429. .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
  430. }, {
  431. .subvendor = 0x0070,
  432. .subdevice = 0x71d1,
  433. .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
  434. }, {
  435. .subvendor = 0x0070,
  436. .subdevice = 0x71d3,
  437. .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
  438. }, {
  439. .subvendor = 0x0070,
  440. .subdevice = 0x8101,
  441. .card = CX23885_BOARD_HAUPPAUGE_HVR1700,
  442. }, {
  443. .subvendor = 0x0070,
  444. .subdevice = 0x8010,
  445. .card = CX23885_BOARD_HAUPPAUGE_HVR1400,
  446. }, {
  447. .subvendor = 0x18ac,
  448. .subdevice = 0xd618,
  449. .card = CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP,
  450. }, {
  451. .subvendor = 0x18ac,
  452. .subdevice = 0xdb78,
  453. .card = CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP,
  454. }, {
  455. .subvendor = 0x107d,
  456. .subdevice = 0x6681,
  457. .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H,
  458. }, {
  459. .subvendor = 0x107d,
  460. .subdevice = 0x6f39,
  461. .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000,
  462. }, {
  463. .subvendor = 0x185b,
  464. .subdevice = 0xe800,
  465. .card = CX23885_BOARD_COMPRO_VIDEOMATE_E650F,
  466. }, {
  467. .subvendor = 0x6920,
  468. .subdevice = 0x8888,
  469. .card = CX23885_BOARD_TBS_6920,
  470. }, {
  471. .subvendor = 0xd470,
  472. .subdevice = 0x9022,
  473. .card = CX23885_BOARD_TEVII_S470,
  474. }, {
  475. .subvendor = 0x0001,
  476. .subdevice = 0x2005,
  477. .card = CX23885_BOARD_DVBWORLD_2005,
  478. }, {
  479. .subvendor = 0x1b55,
  480. .subdevice = 0x2a2c,
  481. .card = CX23885_BOARD_NETUP_DUAL_DVBS2_CI,
  482. }, {
  483. .subvendor = 0x0070,
  484. .subdevice = 0x2211,
  485. .card = CX23885_BOARD_HAUPPAUGE_HVR1270,
  486. }, {
  487. .subvendor = 0x0070,
  488. .subdevice = 0x2215,
  489. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  490. }, {
  491. .subvendor = 0x0070,
  492. .subdevice = 0x221d,
  493. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  494. }, {
  495. .subvendor = 0x0070,
  496. .subdevice = 0x2251,
  497. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  498. }, {
  499. .subvendor = 0x0070,
  500. .subdevice = 0x2259,
  501. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  502. }, {
  503. .subvendor = 0x0070,
  504. .subdevice = 0x2291,
  505. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  506. }, {
  507. .subvendor = 0x0070,
  508. .subdevice = 0x2295,
  509. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  510. }, {
  511. .subvendor = 0x0070,
  512. .subdevice = 0x2299,
  513. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  514. }, {
  515. .subvendor = 0x0070,
  516. .subdevice = 0x229d,
  517. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  518. }, {
  519. .subvendor = 0x0070,
  520. .subdevice = 0x22f0,
  521. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  522. }, {
  523. .subvendor = 0x0070,
  524. .subdevice = 0x22f1,
  525. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  526. }, {
  527. .subvendor = 0x0070,
  528. .subdevice = 0x22f2,
  529. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  530. }, {
  531. .subvendor = 0x0070,
  532. .subdevice = 0x22f3,
  533. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  534. }, {
  535. .subvendor = 0x0070,
  536. .subdevice = 0x22f4,
  537. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  538. }, {
  539. .subvendor = 0x0070,
  540. .subdevice = 0x22f5,
  541. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  542. }, {
  543. .subvendor = 0x14f1,
  544. .subdevice = 0x8651,
  545. .card = CX23885_BOARD_MYGICA_X8506,
  546. }, {
  547. .subvendor = 0x14f1,
  548. .subdevice = 0x8657,
  549. .card = CX23885_BOARD_MAGICPRO_PROHDTVE2,
  550. }, {
  551. .subvendor = 0x0070,
  552. .subdevice = 0x8541,
  553. .card = CX23885_BOARD_HAUPPAUGE_HVR1850,
  554. }, {
  555. .subvendor = 0x1858,
  556. .subdevice = 0xe800,
  557. .card = CX23885_BOARD_COMPRO_VIDEOMATE_E800,
  558. }, {
  559. .subvendor = 0x0070,
  560. .subdevice = 0x8551,
  561. .card = CX23885_BOARD_HAUPPAUGE_HVR1290,
  562. }, {
  563. .subvendor = 0x14f1,
  564. .subdevice = 0x8578,
  565. .card = CX23885_BOARD_MYGICA_X8558PRO,
  566. }, {
  567. .subvendor = 0x107d,
  568. .subdevice = 0x6f22,
  569. .card = CX23885_BOARD_LEADTEK_WINFAST_PXTV1200,
  570. }, {
  571. .subvendor = 0x5654,
  572. .subdevice = 0x2390,
  573. .card = CX23885_BOARD_GOTVIEW_X5_3D_HYBRID,
  574. }, {
  575. .subvendor = 0x1b55,
  576. .subdevice = 0xe2e4,
  577. .card = CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF,
  578. },
  579. };
  580. const unsigned int cx23885_idcount = ARRAY_SIZE(cx23885_subids);
  581. void cx23885_card_list(struct cx23885_dev *dev)
  582. {
  583. int i;
  584. if (0 == dev->pci->subsystem_vendor &&
  585. 0 == dev->pci->subsystem_device) {
  586. printk(KERN_INFO
  587. "%s: Board has no valid PCIe Subsystem ID and can't\n"
  588. "%s: be autodetected. Pass card=<n> insmod option\n"
  589. "%s: to workaround that. Redirect complaints to the\n"
  590. "%s: vendor of the TV card. Best regards,\n"
  591. "%s: -- tux\n",
  592. dev->name, dev->name, dev->name, dev->name, dev->name);
  593. } else {
  594. printk(KERN_INFO
  595. "%s: Your board isn't known (yet) to the driver.\n"
  596. "%s: Try to pick one of the existing card configs via\n"
  597. "%s: card=<n> insmod option. Updating to the latest\n"
  598. "%s: version might help as well.\n",
  599. dev->name, dev->name, dev->name, dev->name);
  600. }
  601. printk(KERN_INFO "%s: Here is a list of valid choices for the card=<n> insmod option:\n",
  602. dev->name);
  603. for (i = 0; i < cx23885_bcount; i++)
  604. printk(KERN_INFO "%s: card=%d -> %s\n",
  605. dev->name, i, cx23885_boards[i].name);
  606. }
  607. static void hauppauge_eeprom(struct cx23885_dev *dev, u8 *eeprom_data)
  608. {
  609. struct tveeprom tv;
  610. tveeprom_hauppauge_analog(&dev->i2c_bus[0].i2c_client, &tv,
  611. eeprom_data);
  612. /* Make sure we support the board model */
  613. switch (tv.model) {
  614. case 22001:
  615. /* WinTV-HVR1270 (PCIe, Retail, half height)
  616. * ATSC/QAM and basic analog, IR Blast */
  617. case 22009:
  618. /* WinTV-HVR1210 (PCIe, Retail, half height)
  619. * DVB-T and basic analog, IR Blast */
  620. case 22011:
  621. /* WinTV-HVR1270 (PCIe, Retail, half height)
  622. * ATSC/QAM and basic analog, IR Recv */
  623. case 22019:
  624. /* WinTV-HVR1210 (PCIe, Retail, half height)
  625. * DVB-T and basic analog, IR Recv */
  626. case 22021:
  627. /* WinTV-HVR1275 (PCIe, Retail, half height)
  628. * ATSC/QAM and basic analog, IR Recv */
  629. case 22029:
  630. /* WinTV-HVR1210 (PCIe, Retail, half height)
  631. * DVB-T and basic analog, IR Recv */
  632. case 22101:
  633. /* WinTV-HVR1270 (PCIe, Retail, full height)
  634. * ATSC/QAM and basic analog, IR Blast */
  635. case 22109:
  636. /* WinTV-HVR1210 (PCIe, Retail, full height)
  637. * DVB-T and basic analog, IR Blast */
  638. case 22111:
  639. /* WinTV-HVR1270 (PCIe, Retail, full height)
  640. * ATSC/QAM and basic analog, IR Recv */
  641. case 22119:
  642. /* WinTV-HVR1210 (PCIe, Retail, full height)
  643. * DVB-T and basic analog, IR Recv */
  644. case 22121:
  645. /* WinTV-HVR1275 (PCIe, Retail, full height)
  646. * ATSC/QAM and basic analog, IR Recv */
  647. case 22129:
  648. /* WinTV-HVR1210 (PCIe, Retail, full height)
  649. * DVB-T and basic analog, IR Recv */
  650. case 71009:
  651. /* WinTV-HVR1200 (PCIe, Retail, full height)
  652. * DVB-T and basic analog */
  653. case 71359:
  654. /* WinTV-HVR1200 (PCIe, OEM, half height)
  655. * DVB-T and basic analog */
  656. case 71439:
  657. /* WinTV-HVR1200 (PCIe, OEM, half height)
  658. * DVB-T and basic analog */
  659. case 71449:
  660. /* WinTV-HVR1200 (PCIe, OEM, full height)
  661. * DVB-T and basic analog */
  662. case 71939:
  663. /* WinTV-HVR1200 (PCIe, OEM, half height)
  664. * DVB-T and basic analog */
  665. case 71949:
  666. /* WinTV-HVR1200 (PCIe, OEM, full height)
  667. * DVB-T and basic analog */
  668. case 71959:
  669. /* WinTV-HVR1200 (PCIe, OEM, full height)
  670. * DVB-T and basic analog */
  671. case 71979:
  672. /* WinTV-HVR1200 (PCIe, OEM, half height)
  673. * DVB-T and basic analog */
  674. case 71999:
  675. /* WinTV-HVR1200 (PCIe, OEM, full height)
  676. * DVB-T and basic analog */
  677. case 76601:
  678. /* WinTV-HVR1800lp (PCIe, Retail, No IR, Dual
  679. channel ATSC and MPEG2 HW Encoder */
  680. case 77001:
  681. /* WinTV-HVR1500 (Express Card, OEM, No IR, ATSC
  682. and Basic analog */
  683. case 77011:
  684. /* WinTV-HVR1500 (Express Card, Retail, No IR, ATSC
  685. and Basic analog */
  686. case 77041:
  687. /* WinTV-HVR1500Q (Express Card, OEM, No IR, ATSC/QAM
  688. and Basic analog */
  689. case 77051:
  690. /* WinTV-HVR1500Q (Express Card, Retail, No IR, ATSC/QAM
  691. and Basic analog */
  692. case 78011:
  693. /* WinTV-HVR1800 (PCIe, Retail, 3.5mm in, IR, No FM,
  694. Dual channel ATSC and MPEG2 HW Encoder */
  695. case 78501:
  696. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
  697. Dual channel ATSC and MPEG2 HW Encoder */
  698. case 78521:
  699. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
  700. Dual channel ATSC and MPEG2 HW Encoder */
  701. case 78531:
  702. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, No FM,
  703. Dual channel ATSC and MPEG2 HW Encoder */
  704. case 78631:
  705. /* WinTV-HVR1800 (PCIe, OEM, No IR, No FM,
  706. Dual channel ATSC and MPEG2 HW Encoder */
  707. case 79001:
  708. /* WinTV-HVR1250 (PCIe, Retail, IR, full height,
  709. ATSC and Basic analog */
  710. case 79101:
  711. /* WinTV-HVR1250 (PCIe, Retail, IR, half height,
  712. ATSC and Basic analog */
  713. case 79501:
  714. /* WinTV-HVR1250 (PCIe, No IR, half height,
  715. ATSC [at least] and Basic analog) */
  716. case 79561:
  717. /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
  718. ATSC and Basic analog */
  719. case 79571:
  720. /* WinTV-HVR1250 (PCIe, OEM, No IR, full height,
  721. ATSC and Basic analog */
  722. case 79671:
  723. /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
  724. ATSC and Basic analog */
  725. case 80019:
  726. /* WinTV-HVR1400 (Express Card, Retail, IR,
  727. * DVB-T and Basic analog */
  728. case 81509:
  729. /* WinTV-HVR1700 (PCIe, OEM, No IR, half height)
  730. * DVB-T and MPEG2 HW Encoder */
  731. case 81519:
  732. /* WinTV-HVR1700 (PCIe, OEM, No IR, full height)
  733. * DVB-T and MPEG2 HW Encoder */
  734. break;
  735. case 85021:
  736. /* WinTV-HVR1850 (PCIe, Retail, 3.5mm in, IR, FM,
  737. Dual channel ATSC and MPEG2 HW Encoder */
  738. break;
  739. case 85721:
  740. /* WinTV-HVR1290 (PCIe, OEM, RCA in, IR,
  741. Dual channel ATSC and Basic analog */
  742. break;
  743. default:
  744. printk(KERN_WARNING "%s: warning: "
  745. "unknown hauppauge model #%d\n",
  746. dev->name, tv.model);
  747. break;
  748. }
  749. printk(KERN_INFO "%s: hauppauge eeprom: model=%d\n",
  750. dev->name, tv.model);
  751. }
  752. int cx23885_tuner_callback(void *priv, int component, int command, int arg)
  753. {
  754. struct cx23885_tsport *port = priv;
  755. struct cx23885_dev *dev = port->dev;
  756. u32 bitmask = 0;
  757. if (command == XC2028_RESET_CLK)
  758. return 0;
  759. if (command != 0) {
  760. printk(KERN_ERR "%s(): Unknown command 0x%x.\n",
  761. __func__, command);
  762. return -EINVAL;
  763. }
  764. switch (dev->board) {
  765. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  766. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  767. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  768. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  769. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  770. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  771. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  772. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  773. /* Tuner Reset Command */
  774. bitmask = 0x04;
  775. break;
  776. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  777. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  778. /* Two identical tuners on two different i2c buses,
  779. * we need to reset the correct gpio. */
  780. if (port->nr == 1)
  781. bitmask = 0x01;
  782. else if (port->nr == 2)
  783. bitmask = 0x04;
  784. break;
  785. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  786. /* Tuner Reset Command */
  787. bitmask = 0x02;
  788. break;
  789. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  790. altera_ci_tuner_reset(dev, port->nr);
  791. break;
  792. }
  793. if (bitmask) {
  794. /* Drive the tuner into reset and back out */
  795. cx_clear(GP0_IO, bitmask);
  796. mdelay(200);
  797. cx_set(GP0_IO, bitmask);
  798. }
  799. return 0;
  800. }
  801. void cx23885_gpio_setup(struct cx23885_dev *dev)
  802. {
  803. switch (dev->board) {
  804. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  805. /* GPIO-0 cx24227 demodulator reset */
  806. cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
  807. break;
  808. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  809. /* GPIO-0 cx24227 demodulator */
  810. /* GPIO-2 xc3028 tuner */
  811. /* Put the parts into reset */
  812. cx_set(GP0_IO, 0x00050000);
  813. cx_clear(GP0_IO, 0x00000005);
  814. msleep(5);
  815. /* Bring the parts out of reset */
  816. cx_set(GP0_IO, 0x00050005);
  817. break;
  818. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  819. /* GPIO-0 cx24227 demodulator reset */
  820. /* GPIO-2 xc5000 tuner reset */
  821. cx_set(GP0_IO, 0x00050005); /* Bring the part out of reset */
  822. break;
  823. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  824. /* GPIO-0 656_CLK */
  825. /* GPIO-1 656_D0 */
  826. /* GPIO-2 8295A Reset */
  827. /* GPIO-3-10 cx23417 data0-7 */
  828. /* GPIO-11-14 cx23417 addr0-3 */
  829. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  830. /* GPIO-19 IR_RX */
  831. /* CX23417 GPIO's */
  832. /* EIO15 Zilog Reset */
  833. /* EIO14 S5H1409/CX24227 Reset */
  834. mc417_gpio_enable(dev, GPIO_15 | GPIO_14, 1);
  835. /* Put the demod into reset and protect the eeprom */
  836. mc417_gpio_clear(dev, GPIO_15 | GPIO_14);
  837. mdelay(100);
  838. /* Bring the demod and blaster out of reset */
  839. mc417_gpio_set(dev, GPIO_15 | GPIO_14);
  840. mdelay(100);
  841. /* Force the TDA8295A into reset and back */
  842. cx23885_gpio_enable(dev, GPIO_2, 1);
  843. cx23885_gpio_set(dev, GPIO_2);
  844. mdelay(20);
  845. cx23885_gpio_clear(dev, GPIO_2);
  846. mdelay(20);
  847. cx23885_gpio_set(dev, GPIO_2);
  848. mdelay(20);
  849. break;
  850. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  851. /* GPIO-0 tda10048 demodulator reset */
  852. /* GPIO-2 tda18271 tuner reset */
  853. /* Put the parts into reset and back */
  854. cx_set(GP0_IO, 0x00050000);
  855. mdelay(20);
  856. cx_clear(GP0_IO, 0x00000005);
  857. mdelay(20);
  858. cx_set(GP0_IO, 0x00050005);
  859. break;
  860. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  861. /* GPIO-0 TDA10048 demodulator reset */
  862. /* GPIO-2 TDA8295A Reset */
  863. /* GPIO-3-10 cx23417 data0-7 */
  864. /* GPIO-11-14 cx23417 addr0-3 */
  865. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  866. /* The following GPIO's are on the interna AVCore (cx25840) */
  867. /* GPIO-19 IR_RX */
  868. /* GPIO-20 IR_TX 416/DVBT Select */
  869. /* GPIO-21 IIS DAT */
  870. /* GPIO-22 IIS WCLK */
  871. /* GPIO-23 IIS BCLK */
  872. /* Put the parts into reset and back */
  873. cx_set(GP0_IO, 0x00050000);
  874. mdelay(20);
  875. cx_clear(GP0_IO, 0x00000005);
  876. mdelay(20);
  877. cx_set(GP0_IO, 0x00050005);
  878. break;
  879. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  880. /* GPIO-0 Dibcom7000p demodulator reset */
  881. /* GPIO-2 xc3028L tuner reset */
  882. /* GPIO-13 LED */
  883. /* Put the parts into reset and back */
  884. cx_set(GP0_IO, 0x00050000);
  885. mdelay(20);
  886. cx_clear(GP0_IO, 0x00000005);
  887. mdelay(20);
  888. cx_set(GP0_IO, 0x00050005);
  889. break;
  890. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  891. /* GPIO-0 xc5000 tuner reset i2c bus 0 */
  892. /* GPIO-1 s5h1409 demod reset i2c bus 0 */
  893. /* GPIO-2 xc5000 tuner reset i2c bus 1 */
  894. /* GPIO-3 s5h1409 demod reset i2c bus 0 */
  895. /* Put the parts into reset and back */
  896. cx_set(GP0_IO, 0x000f0000);
  897. mdelay(20);
  898. cx_clear(GP0_IO, 0x0000000f);
  899. mdelay(20);
  900. cx_set(GP0_IO, 0x000f000f);
  901. break;
  902. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  903. /* GPIO-0 portb xc3028 reset */
  904. /* GPIO-1 portb zl10353 reset */
  905. /* GPIO-2 portc xc3028 reset */
  906. /* GPIO-3 portc zl10353 reset */
  907. /* Put the parts into reset and back */
  908. cx_set(GP0_IO, 0x000f0000);
  909. mdelay(20);
  910. cx_clear(GP0_IO, 0x0000000f);
  911. mdelay(20);
  912. cx_set(GP0_IO, 0x000f000f);
  913. break;
  914. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  915. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  916. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  917. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  918. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  919. /* GPIO-2 xc3028 tuner reset */
  920. /* The following GPIO's are on the internal AVCore (cx25840) */
  921. /* GPIO-? zl10353 demod reset */
  922. /* Put the parts into reset and back */
  923. cx_set(GP0_IO, 0x00040000);
  924. mdelay(20);
  925. cx_clear(GP0_IO, 0x00000004);
  926. mdelay(20);
  927. cx_set(GP0_IO, 0x00040004);
  928. break;
  929. case CX23885_BOARD_TBS_6920:
  930. cx_write(MC417_CTL, 0x00000036);
  931. cx_write(MC417_OEN, 0x00001000);
  932. cx_set(MC417_RWD, 0x00000002);
  933. mdelay(200);
  934. cx_clear(MC417_RWD, 0x00000800);
  935. mdelay(200);
  936. cx_set(MC417_RWD, 0x00000800);
  937. mdelay(200);
  938. break;
  939. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  940. /* GPIO-0 INTA from CiMax1
  941. GPIO-1 INTB from CiMax2
  942. GPIO-2 reset chips
  943. GPIO-3 to GPIO-10 data/addr for CA
  944. GPIO-11 ~CS0 to CiMax1
  945. GPIO-12 ~CS1 to CiMax2
  946. GPIO-13 ADL0 load LSB addr
  947. GPIO-14 ADL1 load MSB addr
  948. GPIO-15 ~RDY from CiMax
  949. GPIO-17 ~RD to CiMax
  950. GPIO-18 ~WR to CiMax
  951. */
  952. cx_set(GP0_IO, 0x00040000); /* GPIO as out */
  953. /* GPIO1 and GPIO2 as INTA and INTB from CiMaxes, reset low */
  954. cx_clear(GP0_IO, 0x00030004);
  955. mdelay(100);/* reset delay */
  956. cx_set(GP0_IO, 0x00040004); /* GPIO as out, reset high */
  957. cx_write(MC417_CTL, 0x00000037);/* enable GPIO3-18 pins */
  958. /* GPIO-15 IN as ~ACK, rest as OUT */
  959. cx_write(MC417_OEN, 0x00001000);
  960. /* ~RD, ~WR high; ADL0, ADL1 low; ~CS0, ~CS1 high */
  961. cx_write(MC417_RWD, 0x0000c300);
  962. /* enable irq */
  963. cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
  964. break;
  965. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  966. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  967. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  968. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  969. /* GPIO-5 RF Control: 0 = RF1 Terrestrial, 1 = RF2 Cable */
  970. /* GPIO-6 I2C Gate which can isolate the demod from the bus */
  971. /* GPIO-9 Demod reset */
  972. /* Put the parts into reset and back */
  973. cx23885_gpio_enable(dev, GPIO_9 | GPIO_6 | GPIO_5, 1);
  974. cx23885_gpio_set(dev, GPIO_9 | GPIO_6 | GPIO_5);
  975. cx23885_gpio_clear(dev, GPIO_9);
  976. mdelay(20);
  977. cx23885_gpio_set(dev, GPIO_9);
  978. break;
  979. case CX23885_BOARD_MYGICA_X8506:
  980. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  981. /* GPIO-0 (0)Analog / (1)Digital TV */
  982. /* GPIO-1 reset XC5000 */
  983. /* GPIO-2 reset LGS8GL5 / LGS8G75 */
  984. cx23885_gpio_enable(dev, GPIO_0 | GPIO_1 | GPIO_2, 1);
  985. cx23885_gpio_clear(dev, GPIO_1 | GPIO_2);
  986. mdelay(100);
  987. cx23885_gpio_set(dev, GPIO_0 | GPIO_1 | GPIO_2);
  988. mdelay(100);
  989. break;
  990. case CX23885_BOARD_MYGICA_X8558PRO:
  991. /* GPIO-0 reset first ATBM8830 */
  992. /* GPIO-1 reset second ATBM8830 */
  993. cx23885_gpio_enable(dev, GPIO_0 | GPIO_1, 1);
  994. cx23885_gpio_clear(dev, GPIO_0 | GPIO_1);
  995. mdelay(100);
  996. cx23885_gpio_set(dev, GPIO_0 | GPIO_1);
  997. mdelay(100);
  998. break;
  999. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1000. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1001. /* GPIO-0 656_CLK */
  1002. /* GPIO-1 656_D0 */
  1003. /* GPIO-2 Wake# */
  1004. /* GPIO-3-10 cx23417 data0-7 */
  1005. /* GPIO-11-14 cx23417 addr0-3 */
  1006. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  1007. /* GPIO-19 IR_RX */
  1008. /* GPIO-20 C_IR_TX */
  1009. /* GPIO-21 I2S DAT */
  1010. /* GPIO-22 I2S WCLK */
  1011. /* GPIO-23 I2S BCLK */
  1012. /* ALT GPIO: EXP GPIO LATCH */
  1013. /* CX23417 GPIO's */
  1014. /* GPIO-14 S5H1411/CX24228 Reset */
  1015. /* GPIO-13 EEPROM write protect */
  1016. mc417_gpio_enable(dev, GPIO_14 | GPIO_13, 1);
  1017. /* Put the demod into reset and protect the eeprom */
  1018. mc417_gpio_clear(dev, GPIO_14 | GPIO_13);
  1019. mdelay(100);
  1020. /* Bring the demod out of reset */
  1021. mc417_gpio_set(dev, GPIO_14);
  1022. mdelay(100);
  1023. /* CX24228 GPIO */
  1024. /* Connected to IF / Mux */
  1025. break;
  1026. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1027. cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
  1028. break;
  1029. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1030. /* GPIO-0 ~INT in
  1031. GPIO-1 TMS out
  1032. GPIO-2 ~reset chips out
  1033. GPIO-3 to GPIO-10 data/addr for CA in/out
  1034. GPIO-11 ~CS out
  1035. GPIO-12 ADDR out
  1036. GPIO-13 ~WR out
  1037. GPIO-14 ~RD out
  1038. GPIO-15 ~RDY in
  1039. GPIO-16 TCK out
  1040. GPIO-17 TDO in
  1041. GPIO-18 TDI out
  1042. */
  1043. cx_set(GP0_IO, 0x00060000); /* GPIO-1,2 as out */
  1044. /* GPIO-0 as INT, reset & TMS low */
  1045. cx_clear(GP0_IO, 0x00010006);
  1046. mdelay(100);/* reset delay */
  1047. cx_set(GP0_IO, 0x00000004); /* reset high */
  1048. cx_write(MC417_CTL, 0x00000037);/* enable GPIO-3..18 pins */
  1049. /* GPIO-17 is TDO in, GPIO-15 is ~RDY in, rest is out */
  1050. cx_write(MC417_OEN, 0x00005000);
  1051. /* ~RD, ~WR high; ADDR low; ~CS high */
  1052. cx_write(MC417_RWD, 0x00000d00);
  1053. /* enable irq */
  1054. cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
  1055. break;
  1056. }
  1057. }
  1058. int cx23885_ir_init(struct cx23885_dev *dev)
  1059. {
  1060. static struct v4l2_subdev_io_pin_config ir_rxtx_pin_cfg[] = {
  1061. {
  1062. .flags = V4L2_SUBDEV_IO_PIN_INPUT,
  1063. .pin = CX23885_PIN_IR_RX_GPIO19,
  1064. .function = CX23885_PAD_IR_RX,
  1065. .value = 0,
  1066. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1067. }, {
  1068. .flags = V4L2_SUBDEV_IO_PIN_OUTPUT,
  1069. .pin = CX23885_PIN_IR_TX_GPIO20,
  1070. .function = CX23885_PAD_IR_TX,
  1071. .value = 0,
  1072. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1073. }
  1074. };
  1075. const size_t ir_rxtx_pin_cfg_count = ARRAY_SIZE(ir_rxtx_pin_cfg);
  1076. static struct v4l2_subdev_io_pin_config ir_rx_pin_cfg[] = {
  1077. {
  1078. .flags = V4L2_SUBDEV_IO_PIN_INPUT,
  1079. .pin = CX23885_PIN_IR_RX_GPIO19,
  1080. .function = CX23885_PAD_IR_RX,
  1081. .value = 0,
  1082. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1083. }
  1084. };
  1085. const size_t ir_rx_pin_cfg_count = ARRAY_SIZE(ir_rx_pin_cfg);
  1086. struct v4l2_subdev_ir_parameters params;
  1087. int ret = 0;
  1088. switch (dev->board) {
  1089. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1090. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1091. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1092. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1093. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1094. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1095. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1096. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1097. /* FIXME: Implement me */
  1098. break;
  1099. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1100. ret = cx23888_ir_probe(dev);
  1101. if (ret)
  1102. break;
  1103. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR);
  1104. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1105. ir_rx_pin_cfg_count, ir_rx_pin_cfg);
  1106. break;
  1107. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1108. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1109. ret = cx23888_ir_probe(dev);
  1110. if (ret)
  1111. break;
  1112. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR);
  1113. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1114. ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
  1115. /*
  1116. * For these boards we need to invert the Tx output via the
  1117. * IR controller to have the LED off while idle
  1118. */
  1119. v4l2_subdev_call(dev->sd_ir, ir, tx_g_parameters, &params);
  1120. params.enable = false;
  1121. params.shutdown = false;
  1122. params.invert_level = true;
  1123. v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
  1124. params.shutdown = true;
  1125. v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
  1126. break;
  1127. case CX23885_BOARD_TEVII_S470:
  1128. if (!enable_885_ir)
  1129. break;
  1130. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
  1131. if (dev->sd_ir == NULL) {
  1132. ret = -ENODEV;
  1133. break;
  1134. }
  1135. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1136. ir_rx_pin_cfg_count, ir_rx_pin_cfg);
  1137. break;
  1138. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1139. if (!enable_885_ir)
  1140. break;
  1141. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
  1142. if (dev->sd_ir == NULL) {
  1143. ret = -ENODEV;
  1144. break;
  1145. }
  1146. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1147. ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
  1148. break;
  1149. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  1150. request_module("ir-kbd-i2c");
  1151. break;
  1152. }
  1153. return ret;
  1154. }
  1155. void cx23885_ir_fini(struct cx23885_dev *dev)
  1156. {
  1157. switch (dev->board) {
  1158. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1159. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1160. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1161. cx23885_irq_remove(dev, PCI_MSK_IR);
  1162. cx23888_ir_remove(dev);
  1163. dev->sd_ir = NULL;
  1164. break;
  1165. case CX23885_BOARD_TEVII_S470:
  1166. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1167. cx23885_irq_remove(dev, PCI_MSK_AV_CORE);
  1168. /* sd_ir is a duplicate pointer to the AV Core, just clear it */
  1169. dev->sd_ir = NULL;
  1170. break;
  1171. }
  1172. }
  1173. int netup_jtag_io(void *device, int tms, int tdi, int read_tdo)
  1174. {
  1175. int data;
  1176. int tdo = 0;
  1177. struct cx23885_dev *dev = (struct cx23885_dev *)device;
  1178. /*TMS*/
  1179. data = ((cx_read(GP0_IO)) & (~0x00000002));
  1180. data |= (tms ? 0x00020002 : 0x00020000);
  1181. cx_write(GP0_IO, data);
  1182. /*TDI*/
  1183. data = ((cx_read(MC417_RWD)) & (~0x0000a000));
  1184. data |= (tdi ? 0x00008000 : 0);
  1185. cx_write(MC417_RWD, data);
  1186. if (read_tdo)
  1187. tdo = (data & 0x00004000) ? 1 : 0; /*TDO*/
  1188. cx_write(MC417_RWD, data | 0x00002000);
  1189. udelay(1);
  1190. /*TCK*/
  1191. cx_write(MC417_RWD, data);
  1192. return tdo;
  1193. }
  1194. void cx23885_ir_pci_int_enable(struct cx23885_dev *dev)
  1195. {
  1196. switch (dev->board) {
  1197. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1198. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1199. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1200. if (dev->sd_ir)
  1201. cx23885_irq_add_enable(dev, PCI_MSK_IR);
  1202. break;
  1203. case CX23885_BOARD_TEVII_S470:
  1204. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1205. if (dev->sd_ir)
  1206. cx23885_irq_add_enable(dev, PCI_MSK_AV_CORE);
  1207. break;
  1208. }
  1209. }
  1210. void cx23885_card_setup(struct cx23885_dev *dev)
  1211. {
  1212. struct cx23885_tsport *ts1 = &dev->ts1;
  1213. struct cx23885_tsport *ts2 = &dev->ts2;
  1214. static u8 eeprom[256];
  1215. if (dev->i2c_bus[0].i2c_rc == 0) {
  1216. dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1;
  1217. tveeprom_read(&dev->i2c_bus[0].i2c_client,
  1218. eeprom, sizeof(eeprom));
  1219. }
  1220. switch (dev->board) {
  1221. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1222. if (dev->i2c_bus[0].i2c_rc == 0) {
  1223. if (eeprom[0x80] != 0x84)
  1224. hauppauge_eeprom(dev, eeprom+0xc0);
  1225. else
  1226. hauppauge_eeprom(dev, eeprom+0x80);
  1227. }
  1228. break;
  1229. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1230. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1231. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1232. if (dev->i2c_bus[0].i2c_rc == 0)
  1233. hauppauge_eeprom(dev, eeprom+0x80);
  1234. break;
  1235. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1236. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1237. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1238. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1239. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1240. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1241. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1242. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1243. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1244. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1245. if (dev->i2c_bus[0].i2c_rc == 0)
  1246. hauppauge_eeprom(dev, eeprom+0xc0);
  1247. break;
  1248. }
  1249. switch (dev->board) {
  1250. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  1251. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  1252. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1253. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1254. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1255. /* break omitted intentionally */
  1256. case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP:
  1257. ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1258. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1259. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1260. break;
  1261. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1262. /* Defaults for VID B - Analog encoder */
  1263. /* DREQ_POL, SMODE, PUNC_CLK, MCLK_POL Serial bus + punc clk */
  1264. ts1->gen_ctrl_val = 0x10e;
  1265. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1266. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1267. /* APB_TSVALERR_POL (active low)*/
  1268. ts1->vld_misc_val = 0x2000;
  1269. ts1->hw_sop_ctrl_val = (0x47 << 16 | 188 << 4 | 0xc);
  1270. /* Defaults for VID C */
  1271. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1272. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1273. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1274. break;
  1275. case CX23885_BOARD_TBS_6920:
  1276. ts1->gen_ctrl_val = 0x4; /* Parallel */
  1277. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1278. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1279. break;
  1280. case CX23885_BOARD_TEVII_S470:
  1281. case CX23885_BOARD_DVBWORLD_2005:
  1282. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1283. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1284. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1285. break;
  1286. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1287. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1288. ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1289. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1290. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1291. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1292. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1293. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1294. break;
  1295. case CX23885_BOARD_MYGICA_X8506:
  1296. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  1297. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1298. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1299. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1300. break;
  1301. case CX23885_BOARD_MYGICA_X8558PRO:
  1302. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1303. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1304. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1305. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1306. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1307. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1308. break;
  1309. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1310. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1311. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1312. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1313. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1314. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1315. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1316. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  1317. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  1318. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  1319. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1320. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1321. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1322. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1323. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1324. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  1325. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1326. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1327. default:
  1328. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1329. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1330. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1331. }
  1332. /* Certain boards support analog, or require the avcore to be
  1333. * loaded, ensure this happens.
  1334. */
  1335. switch (dev->board) {
  1336. case CX23885_BOARD_TEVII_S470:
  1337. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1338. /* Currently only enabled for the integrated IR controller */
  1339. if (!enable_885_ir)
  1340. break;
  1341. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1342. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1343. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1344. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  1345. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
  1346. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  1347. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1348. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1349. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  1350. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1351. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1352. case CX23885_BOARD_MYGICA_X8506:
  1353. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  1354. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1355. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  1356. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1357. dev->sd_cx25840 = v4l2_i2c_new_subdev(&dev->v4l2_dev,
  1358. &dev->i2c_bus[2].i2c_adap,
  1359. "cx25840", 0x88 >> 1, NULL);
  1360. if (dev->sd_cx25840) {
  1361. dev->sd_cx25840->grp_id = CX23885_HW_AV_CORE;
  1362. v4l2_subdev_call(dev->sd_cx25840, core, load_fw);
  1363. }
  1364. break;
  1365. }
  1366. /* AUX-PLL 27MHz CLK */
  1367. switch (dev->board) {
  1368. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1369. netup_initialize(dev);
  1370. break;
  1371. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: {
  1372. int ret;
  1373. const struct firmware *fw;
  1374. const char *filename = "dvb-netup-altera-01.fw";
  1375. char *action = "configure";
  1376. static struct netup_card_info cinfo;
  1377. struct altera_config netup_config = {
  1378. .dev = dev,
  1379. .action = action,
  1380. .jtag_io = netup_jtag_io,
  1381. };
  1382. netup_initialize(dev);
  1383. netup_get_card_info(&dev->i2c_bus[0].i2c_adap, &cinfo);
  1384. switch (cinfo.rev) {
  1385. case 0x4:
  1386. filename = "dvb-netup-altera-04.fw";
  1387. break;
  1388. default:
  1389. filename = "dvb-netup-altera-01.fw";
  1390. break;
  1391. }
  1392. printk(KERN_INFO "NetUP card rev=0x%x fw_filename=%s\n",
  1393. cinfo.rev, filename);
  1394. ret = request_firmware(&fw, filename, &dev->pci->dev);
  1395. if (ret != 0)
  1396. printk(KERN_ERR "did not find the firmware file. (%s) "
  1397. "Please see linux/Documentation/dvb/ for more details "
  1398. "on firmware-problems.", filename);
  1399. else
  1400. altera_init(&netup_config, fw);
  1401. release_firmware(fw);
  1402. break;
  1403. }
  1404. }
  1405. }
  1406. /* ------------------------------------------------------------------ */