wm8400.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008-11 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/mfd/wm8400-audio.h>
  23. #include <linux/mfd/wm8400-private.h>
  24. #include <linux/mfd/core.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include "wm8400.h"
  32. static struct regulator_bulk_data power[] = {
  33. {
  34. .supply = "I2S1VDD",
  35. },
  36. {
  37. .supply = "I2S2VDD",
  38. },
  39. {
  40. .supply = "DCVDD",
  41. },
  42. {
  43. .supply = "AVDD",
  44. },
  45. {
  46. .supply = "FLLVDD",
  47. },
  48. {
  49. .supply = "HPVDD",
  50. },
  51. {
  52. .supply = "SPKVDD",
  53. },
  54. };
  55. /* codec private data */
  56. struct wm8400_priv {
  57. struct snd_soc_codec *codec;
  58. struct wm8400 *wm8400;
  59. u16 fake_register;
  60. unsigned int sysclk;
  61. unsigned int pcmclk;
  62. struct work_struct work;
  63. int fll_in, fll_out;
  64. };
  65. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  66. {
  67. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  68. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  69. }
  70. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  71. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  72. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -2100, 0, 0);
  73. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  74. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  75. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  76. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  77. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  78. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  79. struct snd_ctl_elem_value *ucontrol)
  80. {
  81. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  82. struct soc_mixer_control *mc =
  83. (struct soc_mixer_control *)kcontrol->private_value;
  84. int reg = mc->reg;
  85. int ret;
  86. u16 val;
  87. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  88. if (ret < 0)
  89. return ret;
  90. /* now hit the volume update bits (always bit 8) */
  91. val = snd_soc_read(codec, reg);
  92. return snd_soc_write(codec, reg, val | 0x0100);
  93. }
  94. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  95. SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \
  96. snd_soc_get_volsw, wm8400_outpga_put_volsw_vu, tlv_array)
  97. static const char *wm8400_digital_sidetone[] =
  98. {"None", "Left ADC", "Right ADC", "Reserved"};
  99. static const struct soc_enum wm8400_left_digital_sidetone_enum =
  100. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  101. WM8400_ADC_TO_DACL_SHIFT, 2, wm8400_digital_sidetone);
  102. static const struct soc_enum wm8400_right_digital_sidetone_enum =
  103. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  104. WM8400_ADC_TO_DACR_SHIFT, 2, wm8400_digital_sidetone);
  105. static const char *wm8400_adcmode[] =
  106. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  107. static const struct soc_enum wm8400_right_adcmode_enum =
  108. SOC_ENUM_SINGLE(WM8400_ADC_CTRL, WM8400_ADC_HPF_CUT_SHIFT, 3, wm8400_adcmode);
  109. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  110. /* INMIXL */
  111. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  112. 1, 0),
  113. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  114. 1, 0),
  115. /* INMIXR */
  116. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  117. 1, 0),
  118. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  119. 1, 0),
  120. /* LOMIX */
  121. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  122. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  123. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  124. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  125. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  126. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  127. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  128. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  129. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  130. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  131. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  132. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  133. /* ROMIX */
  134. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  135. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  136. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  137. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  138. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  139. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  140. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  141. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  142. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  143. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  144. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  145. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  146. /* LOUT */
  147. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  148. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  149. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  150. /* ROUT */
  151. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  152. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  153. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  154. /* LOPGA */
  155. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  156. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  157. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  158. WM8400_LOPGAZC_SHIFT, 1, 0),
  159. /* ROPGA */
  160. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  161. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  162. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  163. WM8400_ROPGAZC_SHIFT, 1, 0),
  164. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  165. WM8400_LONMUTE_SHIFT, 1, 0),
  166. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  167. WM8400_LOPMUTE_SHIFT, 1, 0),
  168. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  169. WM8400_LOATTN_SHIFT, 1, 0),
  170. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  171. WM8400_RONMUTE_SHIFT, 1, 0),
  172. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  173. WM8400_ROPMUTE_SHIFT, 1, 0),
  174. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  175. WM8400_ROATTN_SHIFT, 1, 0),
  176. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  177. WM8400_OUT3MUTE_SHIFT, 1, 0),
  178. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  179. WM8400_OUT3ATTN_SHIFT, 1, 0),
  180. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  181. WM8400_OUT4MUTE_SHIFT, 1, 0),
  182. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  183. WM8400_OUT4ATTN_SHIFT, 1, 0),
  184. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  185. WM8400_CDMODE_SHIFT, 1, 0),
  186. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  187. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  188. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  189. WM8400_DCGAIN_SHIFT, 6, 0),
  190. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  191. WM8400_ACGAIN_SHIFT, 6, 0),
  192. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  193. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  194. 127, 0, out_dac_tlv),
  195. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  196. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  197. 127, 0, out_dac_tlv),
  198. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  199. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  200. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  201. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  202. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  203. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  204. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  205. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  206. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  207. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  208. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  209. WM8400_ADCL_VOL_SHIFT,
  210. WM8400_ADCL_VOL_MASK,
  211. 0,
  212. in_adc_tlv),
  213. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  214. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  215. WM8400_ADCR_VOL_SHIFT,
  216. WM8400_ADCR_VOL_MASK,
  217. 0,
  218. in_adc_tlv),
  219. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  220. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  221. WM8400_LIN12VOL_SHIFT,
  222. WM8400_LIN12VOL_MASK,
  223. 0,
  224. in_pga_tlv),
  225. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  226. WM8400_LI12ZC_SHIFT, 1, 0),
  227. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  228. WM8400_LI12MUTE_SHIFT, 1, 0),
  229. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  230. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  231. WM8400_LIN34VOL_SHIFT,
  232. WM8400_LIN34VOL_MASK,
  233. 0,
  234. in_pga_tlv),
  235. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  236. WM8400_LI34ZC_SHIFT, 1, 0),
  237. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  238. WM8400_LI34MUTE_SHIFT, 1, 0),
  239. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  240. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  241. WM8400_RIN12VOL_SHIFT,
  242. WM8400_RIN12VOL_MASK,
  243. 0,
  244. in_pga_tlv),
  245. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  246. WM8400_RI12ZC_SHIFT, 1, 0),
  247. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  248. WM8400_RI12MUTE_SHIFT, 1, 0),
  249. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  250. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  251. WM8400_RIN34VOL_SHIFT,
  252. WM8400_RIN34VOL_MASK,
  253. 0,
  254. in_pga_tlv),
  255. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  256. WM8400_RI34ZC_SHIFT, 1, 0),
  257. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  258. WM8400_RI34MUTE_SHIFT, 1, 0),
  259. };
  260. /*
  261. * _DAPM_ Controls
  262. */
  263. static int outmixer_event (struct snd_soc_dapm_widget *w,
  264. struct snd_kcontrol * kcontrol, int event)
  265. {
  266. struct soc_mixer_control *mc =
  267. (struct soc_mixer_control *)kcontrol->private_value;
  268. u32 reg_shift = mc->shift;
  269. int ret = 0;
  270. u16 reg;
  271. switch (reg_shift) {
  272. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  273. reg = snd_soc_read(w->codec, WM8400_OUTPUT_MIXER1);
  274. if (reg & WM8400_LDLO) {
  275. printk(KERN_WARNING
  276. "Cannot set as Output Mixer 1 LDLO Set\n");
  277. ret = -1;
  278. }
  279. break;
  280. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  281. reg = snd_soc_read(w->codec, WM8400_OUTPUT_MIXER2);
  282. if (reg & WM8400_RDRO) {
  283. printk(KERN_WARNING
  284. "Cannot set as Output Mixer 2 RDRO Set\n");
  285. ret = -1;
  286. }
  287. break;
  288. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  289. reg = snd_soc_read(w->codec, WM8400_SPEAKER_MIXER);
  290. if (reg & WM8400_LDSPK) {
  291. printk(KERN_WARNING
  292. "Cannot set as Speaker Mixer LDSPK Set\n");
  293. ret = -1;
  294. }
  295. break;
  296. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  297. reg = snd_soc_read(w->codec, WM8400_SPEAKER_MIXER);
  298. if (reg & WM8400_RDSPK) {
  299. printk(KERN_WARNING
  300. "Cannot set as Speaker Mixer RDSPK Set\n");
  301. ret = -1;
  302. }
  303. break;
  304. }
  305. return ret;
  306. }
  307. /* INMIX dB values */
  308. static const unsigned int in_mix_tlv[] = {
  309. TLV_DB_RANGE_HEAD(1),
  310. 0,7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  311. };
  312. /* Left In PGA Connections */
  313. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  314. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  315. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  316. };
  317. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  318. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  319. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  320. };
  321. /* Right In PGA Connections */
  322. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  323. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  324. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  325. };
  326. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  327. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  328. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  329. };
  330. /* INMIXL */
  331. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  332. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  333. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  334. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  335. 7, 0, in_mix_tlv),
  336. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  337. 1, 0),
  338. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  339. 1, 0),
  340. };
  341. /* INMIXR */
  342. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  343. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  344. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  345. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  346. 7, 0, in_mix_tlv),
  347. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  348. 1, 0),
  349. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  350. 1, 0),
  351. };
  352. /* AINLMUX */
  353. static const char *wm8400_ainlmux[] =
  354. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  355. static const struct soc_enum wm8400_ainlmux_enum =
  356. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINLMODE_SHIFT,
  357. ARRAY_SIZE(wm8400_ainlmux), wm8400_ainlmux);
  358. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  359. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  360. /* DIFFINL */
  361. /* AINRMUX */
  362. static const char *wm8400_ainrmux[] =
  363. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  364. static const struct soc_enum wm8400_ainrmux_enum =
  365. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINRMODE_SHIFT,
  366. ARRAY_SIZE(wm8400_ainrmux), wm8400_ainrmux);
  367. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  368. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  369. /* RXVOICE */
  370. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  371. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  372. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  373. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  374. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  375. };
  376. /* LOMIX */
  377. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  378. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  379. WM8400_LRBLO_SHIFT, 1, 0),
  380. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  381. WM8400_LLBLO_SHIFT, 1, 0),
  382. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  383. WM8400_LRI3LO_SHIFT, 1, 0),
  384. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  385. WM8400_LLI3LO_SHIFT, 1, 0),
  386. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  387. WM8400_LR12LO_SHIFT, 1, 0),
  388. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  389. WM8400_LL12LO_SHIFT, 1, 0),
  390. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  391. WM8400_LDLO_SHIFT, 1, 0),
  392. };
  393. /* ROMIX */
  394. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  395. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  396. WM8400_RLBRO_SHIFT, 1, 0),
  397. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  398. WM8400_RRBRO_SHIFT, 1, 0),
  399. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  400. WM8400_RLI3RO_SHIFT, 1, 0),
  401. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  402. WM8400_RRI3RO_SHIFT, 1, 0),
  403. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  404. WM8400_RL12RO_SHIFT, 1, 0),
  405. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  406. WM8400_RR12RO_SHIFT, 1, 0),
  407. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  408. WM8400_RDRO_SHIFT, 1, 0),
  409. };
  410. /* LONMIX */
  411. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  412. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  413. WM8400_LLOPGALON_SHIFT, 1, 0),
  414. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  415. WM8400_LROPGALON_SHIFT, 1, 0),
  416. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  417. WM8400_LOPLON_SHIFT, 1, 0),
  418. };
  419. /* LOPMIX */
  420. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  421. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  422. WM8400_LR12LOP_SHIFT, 1, 0),
  423. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  424. WM8400_LL12LOP_SHIFT, 1, 0),
  425. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  426. WM8400_LLOPGALOP_SHIFT, 1, 0),
  427. };
  428. /* RONMIX */
  429. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  430. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  431. WM8400_RROPGARON_SHIFT, 1, 0),
  432. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  433. WM8400_RLOPGARON_SHIFT, 1, 0),
  434. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  435. WM8400_ROPRON_SHIFT, 1, 0),
  436. };
  437. /* ROPMIX */
  438. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  439. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  440. WM8400_RL12ROP_SHIFT, 1, 0),
  441. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  442. WM8400_RR12ROP_SHIFT, 1, 0),
  443. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  444. WM8400_RROPGAROP_SHIFT, 1, 0),
  445. };
  446. /* OUT3MIX */
  447. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  448. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  449. WM8400_LI4O3_SHIFT, 1, 0),
  450. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  451. WM8400_LPGAO3_SHIFT, 1, 0),
  452. };
  453. /* OUT4MIX */
  454. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  455. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  456. WM8400_RPGAO4_SHIFT, 1, 0),
  457. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  458. WM8400_RI4O4_SHIFT, 1, 0),
  459. };
  460. /* SPKMIX */
  461. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  462. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  463. WM8400_LI2SPK_SHIFT, 1, 0),
  464. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  465. WM8400_LB2SPK_SHIFT, 1, 0),
  466. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  467. WM8400_LOPGASPK_SHIFT, 1, 0),
  468. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  469. WM8400_LDSPK_SHIFT, 1, 0),
  470. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  471. WM8400_RDSPK_SHIFT, 1, 0),
  472. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  473. WM8400_ROPGASPK_SHIFT, 1, 0),
  474. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  475. WM8400_RL12ROP_SHIFT, 1, 0),
  476. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  477. WM8400_RI2SPK_SHIFT, 1, 0),
  478. };
  479. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  480. /* Input Side */
  481. /* Input Lines */
  482. SND_SOC_DAPM_INPUT("LIN1"),
  483. SND_SOC_DAPM_INPUT("LIN2"),
  484. SND_SOC_DAPM_INPUT("LIN3"),
  485. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  486. SND_SOC_DAPM_INPUT("RIN3"),
  487. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  488. SND_SOC_DAPM_INPUT("RIN1"),
  489. SND_SOC_DAPM_INPUT("RIN2"),
  490. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  491. /* DACs */
  492. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  493. WM8400_ADCL_ENA_SHIFT, 0),
  494. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  495. WM8400_ADCR_ENA_SHIFT, 0),
  496. /* Input PGAs */
  497. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  498. WM8400_LIN12_ENA_SHIFT,
  499. 0, &wm8400_dapm_lin12_pga_controls[0],
  500. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  501. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  502. WM8400_LIN34_ENA_SHIFT,
  503. 0, &wm8400_dapm_lin34_pga_controls[0],
  504. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  505. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  506. WM8400_RIN12_ENA_SHIFT,
  507. 0, &wm8400_dapm_rin12_pga_controls[0],
  508. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  509. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  510. WM8400_RIN34_ENA_SHIFT,
  511. 0, &wm8400_dapm_rin34_pga_controls[0],
  512. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  513. SND_SOC_DAPM_SUPPLY("INL", WM8400_POWER_MANAGEMENT_2, WM8400_AINL_ENA_SHIFT,
  514. 0, NULL, 0),
  515. SND_SOC_DAPM_SUPPLY("INR", WM8400_POWER_MANAGEMENT_2, WM8400_AINR_ENA_SHIFT,
  516. 0, NULL, 0),
  517. /* INMIXL */
  518. SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
  519. &wm8400_dapm_inmixl_controls[0],
  520. ARRAY_SIZE(wm8400_dapm_inmixl_controls)),
  521. /* AINLMUX */
  522. SND_SOC_DAPM_MUX("AILNMUX", SND_SOC_NOPM, 0, 0, &wm8400_dapm_ainlmux_controls),
  523. /* INMIXR */
  524. SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
  525. &wm8400_dapm_inmixr_controls[0],
  526. ARRAY_SIZE(wm8400_dapm_inmixr_controls)),
  527. /* AINRMUX */
  528. SND_SOC_DAPM_MUX("AIRNMUX", SND_SOC_NOPM, 0, 0, &wm8400_dapm_ainrmux_controls),
  529. /* Output Side */
  530. /* DACs */
  531. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  532. WM8400_DACL_ENA_SHIFT, 0),
  533. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  534. WM8400_DACR_ENA_SHIFT, 0),
  535. /* LOMIX */
  536. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  537. WM8400_LOMIX_ENA_SHIFT,
  538. 0, &wm8400_dapm_lomix_controls[0],
  539. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  540. outmixer_event, SND_SOC_DAPM_PRE_REG),
  541. /* LONMIX */
  542. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  543. 0, &wm8400_dapm_lonmix_controls[0],
  544. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  545. /* LOPMIX */
  546. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  547. 0, &wm8400_dapm_lopmix_controls[0],
  548. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  549. /* OUT3MIX */
  550. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  551. 0, &wm8400_dapm_out3mix_controls[0],
  552. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  553. /* SPKMIX */
  554. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  555. 0, &wm8400_dapm_spkmix_controls[0],
  556. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  557. SND_SOC_DAPM_PRE_REG),
  558. /* OUT4MIX */
  559. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  560. 0, &wm8400_dapm_out4mix_controls[0],
  561. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  562. /* ROPMIX */
  563. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  564. 0, &wm8400_dapm_ropmix_controls[0],
  565. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  566. /* RONMIX */
  567. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  568. 0, &wm8400_dapm_ronmix_controls[0],
  569. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  570. /* ROMIX */
  571. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  572. WM8400_ROMIX_ENA_SHIFT,
  573. 0, &wm8400_dapm_romix_controls[0],
  574. ARRAY_SIZE(wm8400_dapm_romix_controls),
  575. outmixer_event, SND_SOC_DAPM_PRE_REG),
  576. /* LOUT PGA */
  577. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  578. 0, NULL, 0),
  579. /* ROUT PGA */
  580. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  581. 0, NULL, 0),
  582. /* LOPGA */
  583. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  584. NULL, 0),
  585. /* ROPGA */
  586. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  587. NULL, 0),
  588. /* MICBIAS */
  589. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  590. WM8400_MIC1BIAS_ENA_SHIFT, 0, NULL, 0),
  591. SND_SOC_DAPM_OUTPUT("LON"),
  592. SND_SOC_DAPM_OUTPUT("LOP"),
  593. SND_SOC_DAPM_OUTPUT("OUT3"),
  594. SND_SOC_DAPM_OUTPUT("LOUT"),
  595. SND_SOC_DAPM_OUTPUT("SPKN"),
  596. SND_SOC_DAPM_OUTPUT("SPKP"),
  597. SND_SOC_DAPM_OUTPUT("ROUT"),
  598. SND_SOC_DAPM_OUTPUT("OUT4"),
  599. SND_SOC_DAPM_OUTPUT("ROP"),
  600. SND_SOC_DAPM_OUTPUT("RON"),
  601. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  602. };
  603. static const struct snd_soc_dapm_route wm8400_dapm_routes[] = {
  604. /* Make DACs turn on when playing even if not mixed into any outputs */
  605. {"Internal DAC Sink", NULL, "Left DAC"},
  606. {"Internal DAC Sink", NULL, "Right DAC"},
  607. /* Make ADCs turn on when recording
  608. * even if not mixed from any inputs */
  609. {"Left ADC", NULL, "Internal ADC Source"},
  610. {"Right ADC", NULL, "Internal ADC Source"},
  611. /* Input Side */
  612. /* LIN12 PGA */
  613. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  614. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  615. /* LIN34 PGA */
  616. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  617. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  618. /* INMIXL */
  619. {"INMIXL", NULL, "INL"},
  620. {"INMIXL", "Record Left Volume", "LOMIX"},
  621. {"INMIXL", "LIN2 Volume", "LIN2"},
  622. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  623. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  624. /* AILNMUX */
  625. {"AILNMUX", NULL, "INL"},
  626. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  627. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  628. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  629. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  630. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  631. /* ADC */
  632. {"Left ADC", NULL, "AILNMUX"},
  633. /* RIN12 PGA */
  634. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  635. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  636. /* RIN34 PGA */
  637. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  638. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  639. /* INMIXR */
  640. {"INMIXR", NULL, "INR"},
  641. {"INMIXR", "Record Right Volume", "ROMIX"},
  642. {"INMIXR", "RIN2 Volume", "RIN2"},
  643. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  644. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  645. /* AIRNMUX */
  646. {"AIRNMUX", NULL, "INR"},
  647. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  648. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  649. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  650. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  651. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  652. /* ADC */
  653. {"Right ADC", NULL, "AIRNMUX"},
  654. /* LOMIX */
  655. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  656. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  657. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  658. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  659. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  660. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  661. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  662. /* ROMIX */
  663. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  664. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  665. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  666. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  667. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  668. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  669. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  670. /* SPKMIX */
  671. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  672. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  673. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  674. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  675. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  676. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  677. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  678. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  679. /* LONMIX */
  680. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  681. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  682. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  683. /* LOPMIX */
  684. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  685. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  686. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  687. /* OUT3MIX */
  688. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  689. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  690. /* OUT4MIX */
  691. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  692. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  693. /* RONMIX */
  694. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  695. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  696. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  697. /* ROPMIX */
  698. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  699. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  700. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  701. /* Out Mixer PGAs */
  702. {"LOPGA", NULL, "LOMIX"},
  703. {"ROPGA", NULL, "ROMIX"},
  704. {"LOUT PGA", NULL, "LOMIX"},
  705. {"ROUT PGA", NULL, "ROMIX"},
  706. /* Output Pins */
  707. {"LON", NULL, "LONMIX"},
  708. {"LOP", NULL, "LOPMIX"},
  709. {"OUT3", NULL, "OUT3MIX"},
  710. {"LOUT", NULL, "LOUT PGA"},
  711. {"SPKN", NULL, "SPKMIX"},
  712. {"ROUT", NULL, "ROUT PGA"},
  713. {"OUT4", NULL, "OUT4MIX"},
  714. {"ROP", NULL, "ROPMIX"},
  715. {"RON", NULL, "RONMIX"},
  716. };
  717. /*
  718. * Clock after FLL and dividers
  719. */
  720. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  721. int clk_id, unsigned int freq, int dir)
  722. {
  723. struct snd_soc_codec *codec = codec_dai->codec;
  724. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  725. wm8400->sysclk = freq;
  726. return 0;
  727. }
  728. struct fll_factors {
  729. u16 n;
  730. u16 k;
  731. u16 outdiv;
  732. u16 fratio;
  733. u16 freq_ref;
  734. };
  735. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  736. static int fll_factors(struct wm8400_priv *wm8400, struct fll_factors *factors,
  737. unsigned int Fref, unsigned int Fout)
  738. {
  739. u64 Kpart;
  740. unsigned int K, Nmod, target;
  741. factors->outdiv = 2;
  742. while (Fout * factors->outdiv < 90000000 ||
  743. Fout * factors->outdiv > 100000000) {
  744. factors->outdiv *= 2;
  745. if (factors->outdiv > 32) {
  746. dev_err(wm8400->wm8400->dev,
  747. "Unsupported FLL output frequency %uHz\n",
  748. Fout);
  749. return -EINVAL;
  750. }
  751. }
  752. target = Fout * factors->outdiv;
  753. factors->outdiv = factors->outdiv >> 2;
  754. if (Fref < 48000)
  755. factors->freq_ref = 1;
  756. else
  757. factors->freq_ref = 0;
  758. if (Fref < 1000000)
  759. factors->fratio = 9;
  760. else
  761. factors->fratio = 0;
  762. /* Ensure we have a fractional part */
  763. do {
  764. if (Fref < 1000000)
  765. factors->fratio--;
  766. else
  767. factors->fratio++;
  768. if (factors->fratio < 1 || factors->fratio > 8) {
  769. dev_err(wm8400->wm8400->dev,
  770. "Unable to calculate FRATIO\n");
  771. return -EINVAL;
  772. }
  773. factors->n = target / (Fref * factors->fratio);
  774. Nmod = target % (Fref * factors->fratio);
  775. } while (Nmod == 0);
  776. /* Calculate fractional part - scale up so we can round. */
  777. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  778. do_div(Kpart, (Fref * factors->fratio));
  779. K = Kpart & 0xFFFFFFFF;
  780. if ((K % 10) >= 5)
  781. K += 5;
  782. /* Move down to proper range now rounding is done */
  783. factors->k = K / 10;
  784. dev_dbg(wm8400->wm8400->dev,
  785. "FLL: Fref=%u Fout=%u N=%x K=%x, FRATIO=%x OUTDIV=%x\n",
  786. Fref, Fout,
  787. factors->n, factors->k, factors->fratio, factors->outdiv);
  788. return 0;
  789. }
  790. static int wm8400_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  791. int source, unsigned int freq_in,
  792. unsigned int freq_out)
  793. {
  794. struct snd_soc_codec *codec = codec_dai->codec;
  795. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  796. struct fll_factors factors;
  797. int ret;
  798. u16 reg;
  799. if (freq_in == wm8400->fll_in && freq_out == wm8400->fll_out)
  800. return 0;
  801. if (freq_out) {
  802. ret = fll_factors(wm8400, &factors, freq_in, freq_out);
  803. if (ret != 0)
  804. return ret;
  805. } else {
  806. /* Bodge GCC 4.4.0 uninitialised variable warning - it
  807. * doesn't seem capable of working out that we exit if
  808. * freq_out is 0 before any of the uses. */
  809. memset(&factors, 0, sizeof(factors));
  810. }
  811. wm8400->fll_out = freq_out;
  812. wm8400->fll_in = freq_in;
  813. /* We *must* disable the FLL before any changes */
  814. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_2);
  815. reg &= ~WM8400_FLL_ENA;
  816. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_2, reg);
  817. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_1);
  818. reg &= ~WM8400_FLL_OSC_ENA;
  819. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  820. if (!freq_out)
  821. return 0;
  822. reg &= ~(WM8400_FLL_REF_FREQ | WM8400_FLL_FRATIO_MASK);
  823. reg |= WM8400_FLL_FRAC | factors.fratio;
  824. reg |= factors.freq_ref << WM8400_FLL_REF_FREQ_SHIFT;
  825. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  826. snd_soc_write(codec, WM8400_FLL_CONTROL_2, factors.k);
  827. snd_soc_write(codec, WM8400_FLL_CONTROL_3, factors.n);
  828. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_4);
  829. reg &= ~WM8400_FLL_OUTDIV_MASK;
  830. reg |= factors.outdiv;
  831. snd_soc_write(codec, WM8400_FLL_CONTROL_4, reg);
  832. return 0;
  833. }
  834. /*
  835. * Sets ADC and Voice DAC format.
  836. */
  837. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  838. unsigned int fmt)
  839. {
  840. struct snd_soc_codec *codec = codec_dai->codec;
  841. u16 audio1, audio3;
  842. audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  843. audio3 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_3);
  844. /* set master/slave audio interface */
  845. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  846. case SND_SOC_DAIFMT_CBS_CFS:
  847. audio3 &= ~WM8400_AIF_MSTR1;
  848. break;
  849. case SND_SOC_DAIFMT_CBM_CFM:
  850. audio3 |= WM8400_AIF_MSTR1;
  851. break;
  852. default:
  853. return -EINVAL;
  854. }
  855. audio1 &= ~WM8400_AIF_FMT_MASK;
  856. /* interface format */
  857. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  858. case SND_SOC_DAIFMT_I2S:
  859. audio1 |= WM8400_AIF_FMT_I2S;
  860. audio1 &= ~WM8400_AIF_LRCLK_INV;
  861. break;
  862. case SND_SOC_DAIFMT_RIGHT_J:
  863. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  864. audio1 &= ~WM8400_AIF_LRCLK_INV;
  865. break;
  866. case SND_SOC_DAIFMT_LEFT_J:
  867. audio1 |= WM8400_AIF_FMT_LEFTJ;
  868. audio1 &= ~WM8400_AIF_LRCLK_INV;
  869. break;
  870. case SND_SOC_DAIFMT_DSP_A:
  871. audio1 |= WM8400_AIF_FMT_DSP;
  872. audio1 &= ~WM8400_AIF_LRCLK_INV;
  873. break;
  874. case SND_SOC_DAIFMT_DSP_B:
  875. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  876. break;
  877. default:
  878. return -EINVAL;
  879. }
  880. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  881. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  882. return 0;
  883. }
  884. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  885. int div_id, int div)
  886. {
  887. struct snd_soc_codec *codec = codec_dai->codec;
  888. u16 reg;
  889. switch (div_id) {
  890. case WM8400_MCLK_DIV:
  891. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  892. ~WM8400_MCLK_DIV_MASK;
  893. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  894. break;
  895. case WM8400_DACCLK_DIV:
  896. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  897. ~WM8400_DAC_CLKDIV_MASK;
  898. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  899. break;
  900. case WM8400_ADCCLK_DIV:
  901. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  902. ~WM8400_ADC_CLKDIV_MASK;
  903. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  904. break;
  905. case WM8400_BCLK_DIV:
  906. reg = snd_soc_read(codec, WM8400_CLOCKING_1) &
  907. ~WM8400_BCLK_DIV_MASK;
  908. snd_soc_write(codec, WM8400_CLOCKING_1, reg | div);
  909. break;
  910. default:
  911. return -EINVAL;
  912. }
  913. return 0;
  914. }
  915. /*
  916. * Set PCM DAI bit size and sample rate.
  917. */
  918. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  919. struct snd_pcm_hw_params *params,
  920. struct snd_soc_dai *dai)
  921. {
  922. struct snd_soc_codec *codec = dai->codec;
  923. u16 audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  924. audio1 &= ~WM8400_AIF_WL_MASK;
  925. /* bit size */
  926. switch (params_format(params)) {
  927. case SNDRV_PCM_FORMAT_S16_LE:
  928. break;
  929. case SNDRV_PCM_FORMAT_S20_3LE:
  930. audio1 |= WM8400_AIF_WL_20BITS;
  931. break;
  932. case SNDRV_PCM_FORMAT_S24_LE:
  933. audio1 |= WM8400_AIF_WL_24BITS;
  934. break;
  935. case SNDRV_PCM_FORMAT_S32_LE:
  936. audio1 |= WM8400_AIF_WL_32BITS;
  937. break;
  938. }
  939. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  940. return 0;
  941. }
  942. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  943. {
  944. struct snd_soc_codec *codec = dai->codec;
  945. u16 val = snd_soc_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  946. if (mute)
  947. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  948. else
  949. snd_soc_write(codec, WM8400_DAC_CTRL, val);
  950. return 0;
  951. }
  952. /* TODO: set bias for best performance at standby */
  953. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  954. enum snd_soc_bias_level level)
  955. {
  956. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  957. u16 val;
  958. int ret;
  959. switch (level) {
  960. case SND_SOC_BIAS_ON:
  961. break;
  962. case SND_SOC_BIAS_PREPARE:
  963. /* VMID=2*50k */
  964. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  965. ~WM8400_VMID_MODE_MASK;
  966. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  967. break;
  968. case SND_SOC_BIAS_STANDBY:
  969. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  970. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  971. &power[0]);
  972. if (ret != 0) {
  973. dev_err(wm8400->wm8400->dev,
  974. "Failed to enable regulators: %d\n",
  975. ret);
  976. return ret;
  977. }
  978. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  979. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  980. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  981. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  982. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  983. msleep(50);
  984. /* Enable VREF & VMID at 2x50k */
  985. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  986. val |= 0x2 | WM8400_VREF_ENA;
  987. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  988. /* Enable BUFIOEN */
  989. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  990. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  991. WM8400_BUFIOEN);
  992. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  993. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  994. }
  995. /* VMID=2*300k */
  996. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  997. ~WM8400_VMID_MODE_MASK;
  998. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  999. break;
  1000. case SND_SOC_BIAS_OFF:
  1001. /* Enable POBCTRL and SOFT_ST */
  1002. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1003. WM8400_POBCTRL | WM8400_BUFIOEN);
  1004. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1005. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1006. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  1007. WM8400_BUFIOEN);
  1008. /* mute DAC */
  1009. val = snd_soc_read(codec, WM8400_DAC_CTRL);
  1010. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  1011. /* Enable any disabled outputs */
  1012. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1013. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  1014. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  1015. WM8400_ROUT_ENA;
  1016. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1017. /* Disable VMID */
  1018. val &= ~WM8400_VMID_MODE_MASK;
  1019. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1020. msleep(300);
  1021. /* Enable all output discharge bits */
  1022. snd_soc_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  1023. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  1024. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  1025. WM8400_DIS_ROUT);
  1026. /* Disable VREF */
  1027. val &= ~WM8400_VREF_ENA;
  1028. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1029. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1030. snd_soc_write(codec, WM8400_ANTIPOP2, 0x0);
  1031. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  1032. &power[0]);
  1033. if (ret != 0)
  1034. return ret;
  1035. break;
  1036. }
  1037. codec->dapm.bias_level = level;
  1038. return 0;
  1039. }
  1040. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  1041. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1042. SNDRV_PCM_FMTBIT_S24_LE)
  1043. static const struct snd_soc_dai_ops wm8400_dai_ops = {
  1044. .hw_params = wm8400_hw_params,
  1045. .digital_mute = wm8400_mute,
  1046. .set_fmt = wm8400_set_dai_fmt,
  1047. .set_clkdiv = wm8400_set_dai_clkdiv,
  1048. .set_sysclk = wm8400_set_dai_sysclk,
  1049. .set_pll = wm8400_set_dai_pll,
  1050. };
  1051. /*
  1052. * The WM8400 supports 2 different and mutually exclusive DAI
  1053. * configurations.
  1054. *
  1055. * 1. ADC/DAC on Primary Interface
  1056. * 2. ADC on Primary Interface/DAC on secondary
  1057. */
  1058. static struct snd_soc_dai_driver wm8400_dai = {
  1059. /* ADC/DAC on primary */
  1060. .name = "wm8400-hifi",
  1061. .playback = {
  1062. .stream_name = "Playback",
  1063. .channels_min = 1,
  1064. .channels_max = 2,
  1065. .rates = WM8400_RATES,
  1066. .formats = WM8400_FORMATS,
  1067. },
  1068. .capture = {
  1069. .stream_name = "Capture",
  1070. .channels_min = 1,
  1071. .channels_max = 2,
  1072. .rates = WM8400_RATES,
  1073. .formats = WM8400_FORMATS,
  1074. },
  1075. .ops = &wm8400_dai_ops,
  1076. };
  1077. static int wm8400_suspend(struct snd_soc_codec *codec)
  1078. {
  1079. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1080. return 0;
  1081. }
  1082. static int wm8400_resume(struct snd_soc_codec *codec)
  1083. {
  1084. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1085. return 0;
  1086. }
  1087. static void wm8400_probe_deferred(struct work_struct *work)
  1088. {
  1089. struct wm8400_priv *priv = container_of(work, struct wm8400_priv,
  1090. work);
  1091. struct snd_soc_codec *codec = priv->codec;
  1092. /* charge output caps */
  1093. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1094. }
  1095. static int wm8400_codec_probe(struct snd_soc_codec *codec)
  1096. {
  1097. struct wm8400 *wm8400 = dev_get_platdata(codec->dev);
  1098. struct wm8400_priv *priv;
  1099. int ret;
  1100. u16 reg;
  1101. priv = devm_kzalloc(codec->dev, sizeof(struct wm8400_priv),
  1102. GFP_KERNEL);
  1103. if (priv == NULL)
  1104. return -ENOMEM;
  1105. snd_soc_codec_set_drvdata(codec, priv);
  1106. priv->wm8400 = wm8400;
  1107. codec->control_data = wm8400->regmap;
  1108. priv->codec = codec;
  1109. snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1110. ret = devm_regulator_bulk_get(wm8400->dev,
  1111. ARRAY_SIZE(power), &power[0]);
  1112. if (ret != 0) {
  1113. dev_err(codec->dev, "Failed to get regulators: %d\n", ret);
  1114. return ret;
  1115. }
  1116. INIT_WORK(&priv->work, wm8400_probe_deferred);
  1117. wm8400_codec_reset(codec);
  1118. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1119. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1120. /* Latch volume update bits */
  1121. reg = snd_soc_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1122. snd_soc_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1123. reg & WM8400_IPVU);
  1124. reg = snd_soc_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1125. snd_soc_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1126. reg & WM8400_IPVU);
  1127. snd_soc_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1128. snd_soc_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1129. if (!schedule_work(&priv->work))
  1130. return -EINVAL;
  1131. return 0;
  1132. }
  1133. static int wm8400_codec_remove(struct snd_soc_codec *codec)
  1134. {
  1135. u16 reg;
  1136. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1137. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  1138. reg & (~WM8400_CODEC_ENA));
  1139. return 0;
  1140. }
  1141. static struct snd_soc_codec_driver soc_codec_dev_wm8400 = {
  1142. .probe = wm8400_codec_probe,
  1143. .remove = wm8400_codec_remove,
  1144. .suspend = wm8400_suspend,
  1145. .resume = wm8400_resume,
  1146. .set_bias_level = wm8400_set_bias_level,
  1147. .controls = wm8400_snd_controls,
  1148. .num_controls = ARRAY_SIZE(wm8400_snd_controls),
  1149. .dapm_widgets = wm8400_dapm_widgets,
  1150. .num_dapm_widgets = ARRAY_SIZE(wm8400_dapm_widgets),
  1151. .dapm_routes = wm8400_dapm_routes,
  1152. .num_dapm_routes = ARRAY_SIZE(wm8400_dapm_routes),
  1153. };
  1154. static int wm8400_probe(struct platform_device *pdev)
  1155. {
  1156. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8400,
  1157. &wm8400_dai, 1);
  1158. }
  1159. static int wm8400_remove(struct platform_device *pdev)
  1160. {
  1161. snd_soc_unregister_codec(&pdev->dev);
  1162. return 0;
  1163. }
  1164. static struct platform_driver wm8400_codec_driver = {
  1165. .driver = {
  1166. .name = "wm8400-codec",
  1167. .owner = THIS_MODULE,
  1168. },
  1169. .probe = wm8400_probe,
  1170. .remove = wm8400_remove,
  1171. };
  1172. module_platform_driver(wm8400_codec_driver);
  1173. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1174. MODULE_AUTHOR("Mark Brown");
  1175. MODULE_LICENSE("GPL");
  1176. MODULE_ALIAS("platform:wm8400-codec");