mthca_cmd.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  33. */
  34. #include <linux/sched.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <asm/io.h>
  38. #include <ib_mad.h>
  39. #include "mthca_dev.h"
  40. #include "mthca_config_reg.h"
  41. #include "mthca_cmd.h"
  42. #include "mthca_memfree.h"
  43. #define CMD_POLL_TOKEN 0xffff
  44. enum {
  45. HCR_IN_PARAM_OFFSET = 0x00,
  46. HCR_IN_MODIFIER_OFFSET = 0x08,
  47. HCR_OUT_PARAM_OFFSET = 0x0c,
  48. HCR_TOKEN_OFFSET = 0x14,
  49. HCR_STATUS_OFFSET = 0x18,
  50. HCR_OPMOD_SHIFT = 12,
  51. HCA_E_BIT = 22,
  52. HCR_GO_BIT = 23
  53. };
  54. enum {
  55. /* initialization and general commands */
  56. CMD_SYS_EN = 0x1,
  57. CMD_SYS_DIS = 0x2,
  58. CMD_MAP_FA = 0xfff,
  59. CMD_UNMAP_FA = 0xffe,
  60. CMD_RUN_FW = 0xff6,
  61. CMD_MOD_STAT_CFG = 0x34,
  62. CMD_QUERY_DEV_LIM = 0x3,
  63. CMD_QUERY_FW = 0x4,
  64. CMD_ENABLE_LAM = 0xff8,
  65. CMD_DISABLE_LAM = 0xff7,
  66. CMD_QUERY_DDR = 0x5,
  67. CMD_QUERY_ADAPTER = 0x6,
  68. CMD_INIT_HCA = 0x7,
  69. CMD_CLOSE_HCA = 0x8,
  70. CMD_INIT_IB = 0x9,
  71. CMD_CLOSE_IB = 0xa,
  72. CMD_QUERY_HCA = 0xb,
  73. CMD_SET_IB = 0xc,
  74. CMD_ACCESS_DDR = 0x2e,
  75. CMD_MAP_ICM = 0xffa,
  76. CMD_UNMAP_ICM = 0xff9,
  77. CMD_MAP_ICM_AUX = 0xffc,
  78. CMD_UNMAP_ICM_AUX = 0xffb,
  79. CMD_SET_ICM_SIZE = 0xffd,
  80. /* TPT commands */
  81. CMD_SW2HW_MPT = 0xd,
  82. CMD_QUERY_MPT = 0xe,
  83. CMD_HW2SW_MPT = 0xf,
  84. CMD_READ_MTT = 0x10,
  85. CMD_WRITE_MTT = 0x11,
  86. CMD_SYNC_TPT = 0x2f,
  87. /* EQ commands */
  88. CMD_MAP_EQ = 0x12,
  89. CMD_SW2HW_EQ = 0x13,
  90. CMD_HW2SW_EQ = 0x14,
  91. CMD_QUERY_EQ = 0x15,
  92. /* CQ commands */
  93. CMD_SW2HW_CQ = 0x16,
  94. CMD_HW2SW_CQ = 0x17,
  95. CMD_QUERY_CQ = 0x18,
  96. CMD_RESIZE_CQ = 0x2c,
  97. /* SRQ commands */
  98. CMD_SW2HW_SRQ = 0x35,
  99. CMD_HW2SW_SRQ = 0x36,
  100. CMD_QUERY_SRQ = 0x37,
  101. /* QP/EE commands */
  102. CMD_RST2INIT_QPEE = 0x19,
  103. CMD_INIT2RTR_QPEE = 0x1a,
  104. CMD_RTR2RTS_QPEE = 0x1b,
  105. CMD_RTS2RTS_QPEE = 0x1c,
  106. CMD_SQERR2RTS_QPEE = 0x1d,
  107. CMD_2ERR_QPEE = 0x1e,
  108. CMD_RTS2SQD_QPEE = 0x1f,
  109. CMD_SQD2SQD_QPEE = 0x38,
  110. CMD_SQD2RTS_QPEE = 0x20,
  111. CMD_ERR2RST_QPEE = 0x21,
  112. CMD_QUERY_QPEE = 0x22,
  113. CMD_INIT2INIT_QPEE = 0x2d,
  114. CMD_SUSPEND_QPEE = 0x32,
  115. CMD_UNSUSPEND_QPEE = 0x33,
  116. /* special QPs and management commands */
  117. CMD_CONF_SPECIAL_QP = 0x23,
  118. CMD_MAD_IFC = 0x24,
  119. /* multicast commands */
  120. CMD_READ_MGM = 0x25,
  121. CMD_WRITE_MGM = 0x26,
  122. CMD_MGID_HASH = 0x27,
  123. /* miscellaneous commands */
  124. CMD_DIAG_RPRT = 0x30,
  125. CMD_NOP = 0x31,
  126. /* debug commands */
  127. CMD_QUERY_DEBUG_MSG = 0x2a,
  128. CMD_SET_DEBUG_MSG = 0x2b,
  129. };
  130. /*
  131. * According to Mellanox code, FW may be starved and never complete
  132. * commands. So we can't use strict timeouts described in PRM -- we
  133. * just arbitrarily select 60 seconds for now.
  134. */
  135. #if 0
  136. /*
  137. * Round up and add 1 to make sure we get the full wait time (since we
  138. * will be starting in the middle of a jiffy)
  139. */
  140. enum {
  141. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  142. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  143. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  144. };
  145. #else
  146. enum {
  147. CMD_TIME_CLASS_A = 60 * HZ,
  148. CMD_TIME_CLASS_B = 60 * HZ,
  149. CMD_TIME_CLASS_C = 60 * HZ
  150. };
  151. #endif
  152. enum {
  153. GO_BIT_TIMEOUT = HZ * 10
  154. };
  155. struct mthca_cmd_context {
  156. struct completion done;
  157. struct timer_list timer;
  158. int result;
  159. int next;
  160. u64 out_param;
  161. u16 token;
  162. u8 status;
  163. };
  164. static inline int go_bit(struct mthca_dev *dev)
  165. {
  166. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  167. swab32(1 << HCR_GO_BIT);
  168. }
  169. static int mthca_cmd_post(struct mthca_dev *dev,
  170. u64 in_param,
  171. u64 out_param,
  172. u32 in_modifier,
  173. u8 op_modifier,
  174. u16 op,
  175. u16 token,
  176. int event)
  177. {
  178. int err = 0;
  179. if (down_interruptible(&dev->cmd.hcr_sem))
  180. return -EINTR;
  181. if (event) {
  182. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  183. while (go_bit(dev) && time_before(jiffies, end)) {
  184. set_current_state(TASK_RUNNING);
  185. schedule();
  186. }
  187. }
  188. if (go_bit(dev)) {
  189. err = -EAGAIN;
  190. goto out;
  191. }
  192. /*
  193. * We use writel (instead of something like memcpy_toio)
  194. * because writes of less than 32 bits to the HCR don't work
  195. * (and some architectures such as ia64 implement memcpy_toio
  196. * in terms of writeb).
  197. */
  198. __raw_writel(cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  199. __raw_writel(cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  200. __raw_writel(cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  201. __raw_writel(cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  202. __raw_writel(cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  203. __raw_writel(cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  204. /* __raw_writel may not order writes. */
  205. wmb();
  206. __raw_writel(cpu_to_be32((1 << HCR_GO_BIT) |
  207. (event ? (1 << HCA_E_BIT) : 0) |
  208. (op_modifier << HCR_OPMOD_SHIFT) |
  209. op), dev->hcr + 6 * 4);
  210. out:
  211. up(&dev->cmd.hcr_sem);
  212. return err;
  213. }
  214. static int mthca_cmd_poll(struct mthca_dev *dev,
  215. u64 in_param,
  216. u64 *out_param,
  217. int out_is_imm,
  218. u32 in_modifier,
  219. u8 op_modifier,
  220. u16 op,
  221. unsigned long timeout,
  222. u8 *status)
  223. {
  224. int err = 0;
  225. unsigned long end;
  226. if (down_interruptible(&dev->cmd.poll_sem))
  227. return -EINTR;
  228. err = mthca_cmd_post(dev, in_param,
  229. out_param ? *out_param : 0,
  230. in_modifier, op_modifier,
  231. op, CMD_POLL_TOKEN, 0);
  232. if (err)
  233. goto out;
  234. end = timeout + jiffies;
  235. while (go_bit(dev) && time_before(jiffies, end)) {
  236. set_current_state(TASK_RUNNING);
  237. schedule();
  238. }
  239. if (go_bit(dev)) {
  240. err = -EBUSY;
  241. goto out;
  242. }
  243. if (out_is_imm) {
  244. memcpy_fromio(out_param, dev->hcr + HCR_OUT_PARAM_OFFSET, sizeof (u64));
  245. be64_to_cpus(out_param);
  246. }
  247. *status = be32_to_cpu(__raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  248. out:
  249. up(&dev->cmd.poll_sem);
  250. return err;
  251. }
  252. void mthca_cmd_event(struct mthca_dev *dev,
  253. u16 token,
  254. u8 status,
  255. u64 out_param)
  256. {
  257. struct mthca_cmd_context *context =
  258. &dev->cmd.context[token & dev->cmd.token_mask];
  259. /* previously timed out command completing at long last */
  260. if (token != context->token)
  261. return;
  262. context->result = 0;
  263. context->status = status;
  264. context->out_param = out_param;
  265. context->token += dev->cmd.token_mask + 1;
  266. complete(&context->done);
  267. }
  268. static void event_timeout(unsigned long context_ptr)
  269. {
  270. struct mthca_cmd_context *context =
  271. (struct mthca_cmd_context *) context_ptr;
  272. context->result = -EBUSY;
  273. complete(&context->done);
  274. }
  275. static int mthca_cmd_wait(struct mthca_dev *dev,
  276. u64 in_param,
  277. u64 *out_param,
  278. int out_is_imm,
  279. u32 in_modifier,
  280. u8 op_modifier,
  281. u16 op,
  282. unsigned long timeout,
  283. u8 *status)
  284. {
  285. int err = 0;
  286. struct mthca_cmd_context *context;
  287. if (down_interruptible(&dev->cmd.event_sem))
  288. return -EINTR;
  289. spin_lock(&dev->cmd.context_lock);
  290. BUG_ON(dev->cmd.free_head < 0);
  291. context = &dev->cmd.context[dev->cmd.free_head];
  292. dev->cmd.free_head = context->next;
  293. spin_unlock(&dev->cmd.context_lock);
  294. init_completion(&context->done);
  295. err = mthca_cmd_post(dev, in_param,
  296. out_param ? *out_param : 0,
  297. in_modifier, op_modifier,
  298. op, context->token, 1);
  299. if (err)
  300. goto out;
  301. context->timer.expires = jiffies + timeout;
  302. add_timer(&context->timer);
  303. wait_for_completion(&context->done);
  304. del_timer_sync(&context->timer);
  305. err = context->result;
  306. if (err)
  307. goto out;
  308. *status = context->status;
  309. if (*status)
  310. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  311. op, *status);
  312. if (out_is_imm)
  313. *out_param = context->out_param;
  314. out:
  315. spin_lock(&dev->cmd.context_lock);
  316. context->next = dev->cmd.free_head;
  317. dev->cmd.free_head = context - dev->cmd.context;
  318. spin_unlock(&dev->cmd.context_lock);
  319. up(&dev->cmd.event_sem);
  320. return err;
  321. }
  322. /* Invoke a command with an output mailbox */
  323. static int mthca_cmd_box(struct mthca_dev *dev,
  324. u64 in_param,
  325. u64 out_param,
  326. u32 in_modifier,
  327. u8 op_modifier,
  328. u16 op,
  329. unsigned long timeout,
  330. u8 *status)
  331. {
  332. if (dev->cmd.use_events)
  333. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  334. in_modifier, op_modifier, op,
  335. timeout, status);
  336. else
  337. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  338. in_modifier, op_modifier, op,
  339. timeout, status);
  340. }
  341. /* Invoke a command with no output parameter */
  342. static int mthca_cmd(struct mthca_dev *dev,
  343. u64 in_param,
  344. u32 in_modifier,
  345. u8 op_modifier,
  346. u16 op,
  347. unsigned long timeout,
  348. u8 *status)
  349. {
  350. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  351. op_modifier, op, timeout, status);
  352. }
  353. /*
  354. * Invoke a command with an immediate output parameter (and copy the
  355. * output into the caller's out_param pointer after the command
  356. * executes).
  357. */
  358. static int mthca_cmd_imm(struct mthca_dev *dev,
  359. u64 in_param,
  360. u64 *out_param,
  361. u32 in_modifier,
  362. u8 op_modifier,
  363. u16 op,
  364. unsigned long timeout,
  365. u8 *status)
  366. {
  367. if (dev->cmd.use_events)
  368. return mthca_cmd_wait(dev, in_param, out_param, 1,
  369. in_modifier, op_modifier, op,
  370. timeout, status);
  371. else
  372. return mthca_cmd_poll(dev, in_param, out_param, 1,
  373. in_modifier, op_modifier, op,
  374. timeout, status);
  375. }
  376. /*
  377. * Switch to using events to issue FW commands (should be called after
  378. * event queue to command events has been initialized).
  379. */
  380. int mthca_cmd_use_events(struct mthca_dev *dev)
  381. {
  382. int i;
  383. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  384. sizeof (struct mthca_cmd_context),
  385. GFP_KERNEL);
  386. if (!dev->cmd.context)
  387. return -ENOMEM;
  388. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  389. dev->cmd.context[i].token = i;
  390. dev->cmd.context[i].next = i + 1;
  391. init_timer(&dev->cmd.context[i].timer);
  392. dev->cmd.context[i].timer.data =
  393. (unsigned long) &dev->cmd.context[i];
  394. dev->cmd.context[i].timer.function = event_timeout;
  395. }
  396. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  397. dev->cmd.free_head = 0;
  398. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  399. spin_lock_init(&dev->cmd.context_lock);
  400. for (dev->cmd.token_mask = 1;
  401. dev->cmd.token_mask < dev->cmd.max_cmds;
  402. dev->cmd.token_mask <<= 1)
  403. ; /* nothing */
  404. --dev->cmd.token_mask;
  405. dev->cmd.use_events = 1;
  406. down(&dev->cmd.poll_sem);
  407. return 0;
  408. }
  409. /*
  410. * Switch back to polling (used when shutting down the device)
  411. */
  412. void mthca_cmd_use_polling(struct mthca_dev *dev)
  413. {
  414. int i;
  415. dev->cmd.use_events = 0;
  416. for (i = 0; i < dev->cmd.max_cmds; ++i)
  417. down(&dev->cmd.event_sem);
  418. kfree(dev->cmd.context);
  419. up(&dev->cmd.poll_sem);
  420. }
  421. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  422. {
  423. u64 out;
  424. int ret;
  425. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  426. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  427. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  428. "sladdr=%d, SPD source=%s\n",
  429. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  430. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  431. return ret;
  432. }
  433. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  434. {
  435. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  436. }
  437. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  438. u64 virt, u8 *status)
  439. {
  440. u32 *inbox;
  441. dma_addr_t indma;
  442. struct mthca_icm_iter iter;
  443. int lg;
  444. int nent = 0;
  445. int i;
  446. int err = 0;
  447. int ts = 0, tc = 0;
  448. inbox = pci_alloc_consistent(dev->pdev, PAGE_SIZE, &indma);
  449. if (!inbox)
  450. return -ENOMEM;
  451. memset(inbox, 0, PAGE_SIZE);
  452. for (mthca_icm_first(icm, &iter);
  453. !mthca_icm_last(&iter);
  454. mthca_icm_next(&iter)) {
  455. /*
  456. * We have to pass pages that are aligned to their
  457. * size, so find the least significant 1 in the
  458. * address or size and use that as our log2 size.
  459. */
  460. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  461. if (lg < 12) {
  462. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  463. (unsigned long long) mthca_icm_addr(&iter),
  464. mthca_icm_size(&iter));
  465. err = -EINVAL;
  466. goto out;
  467. }
  468. for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i, ++nent) {
  469. if (virt != -1) {
  470. *((__be64 *) (inbox + nent * 4)) =
  471. cpu_to_be64(virt);
  472. virt += 1 << lg;
  473. }
  474. *((__be64 *) (inbox + nent * 4 + 2)) =
  475. cpu_to_be64((mthca_icm_addr(&iter) +
  476. (i << lg)) | (lg - 12));
  477. ts += 1 << (lg - 10);
  478. ++tc;
  479. if (nent == PAGE_SIZE / 16) {
  480. err = mthca_cmd(dev, indma, nent, 0, op,
  481. CMD_TIME_CLASS_B, status);
  482. if (err || *status)
  483. goto out;
  484. nent = 0;
  485. }
  486. }
  487. }
  488. if (nent)
  489. err = mthca_cmd(dev, indma, nent, 0, op,
  490. CMD_TIME_CLASS_B, status);
  491. switch (op) {
  492. case CMD_MAP_FA:
  493. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  494. break;
  495. case CMD_MAP_ICM_AUX:
  496. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  497. break;
  498. case CMD_MAP_ICM:
  499. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  500. tc, ts, (unsigned long long) virt - (ts << 10));
  501. break;
  502. }
  503. out:
  504. pci_free_consistent(dev->pdev, PAGE_SIZE, inbox, indma);
  505. return err;
  506. }
  507. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  508. {
  509. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  510. }
  511. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  512. {
  513. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  514. }
  515. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  516. {
  517. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  518. }
  519. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  520. {
  521. u32 *outbox;
  522. dma_addr_t outdma;
  523. int err = 0;
  524. u8 lg;
  525. #define QUERY_FW_OUT_SIZE 0x100
  526. #define QUERY_FW_VER_OFFSET 0x00
  527. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  528. #define QUERY_FW_ERR_START_OFFSET 0x30
  529. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  530. #define QUERY_FW_START_OFFSET 0x20
  531. #define QUERY_FW_END_OFFSET 0x28
  532. #define QUERY_FW_SIZE_OFFSET 0x00
  533. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  534. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  535. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  536. outbox = pci_alloc_consistent(dev->pdev, QUERY_FW_OUT_SIZE, &outdma);
  537. if (!outbox) {
  538. return -ENOMEM;
  539. }
  540. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_FW,
  541. CMD_TIME_CLASS_A, status);
  542. if (err)
  543. goto out;
  544. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  545. /*
  546. * FW subminor version is at more signifant bits than minor
  547. * version, so swap here.
  548. */
  549. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  550. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  551. ((dev->fw_ver & 0x0000ffffull) << 16);
  552. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  553. dev->cmd.max_cmds = 1 << lg;
  554. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  555. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  556. if (dev->hca_type == ARBEL_NATIVE) {
  557. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  558. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  559. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  560. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  561. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  562. /*
  563. * Arbel page size is always 4 KB; round up number of
  564. * system pages needed.
  565. */
  566. dev->fw.arbel.fw_pages =
  567. (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >>
  568. (PAGE_SHIFT - 12);
  569. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  570. (unsigned long long) dev->fw.arbel.clr_int_base,
  571. (unsigned long long) dev->fw.arbel.eq_arm_base,
  572. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  573. } else {
  574. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  575. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  576. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  577. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  578. (unsigned long long) dev->fw.tavor.fw_start,
  579. (unsigned long long) dev->fw.tavor.fw_end);
  580. }
  581. out:
  582. pci_free_consistent(dev->pdev, QUERY_FW_OUT_SIZE, outbox, outdma);
  583. return err;
  584. }
  585. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  586. {
  587. u8 info;
  588. u32 *outbox;
  589. dma_addr_t outdma;
  590. int err = 0;
  591. #define ENABLE_LAM_OUT_SIZE 0x100
  592. #define ENABLE_LAM_START_OFFSET 0x00
  593. #define ENABLE_LAM_END_OFFSET 0x08
  594. #define ENABLE_LAM_INFO_OFFSET 0x13
  595. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  596. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  597. outbox = pci_alloc_consistent(dev->pdev, ENABLE_LAM_OUT_SIZE, &outdma);
  598. if (!outbox)
  599. return -ENOMEM;
  600. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_ENABLE_LAM,
  601. CMD_TIME_CLASS_C, status);
  602. if (err)
  603. goto out;
  604. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  605. goto out;
  606. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  607. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  608. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  609. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  610. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  611. mthca_info(dev, "FW reports that HCA-attached memory "
  612. "is %s hidden; does not match PCI config\n",
  613. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  614. "" : "not");
  615. }
  616. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  617. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  618. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  619. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  620. (unsigned long long) dev->ddr_start,
  621. (unsigned long long) dev->ddr_end);
  622. out:
  623. pci_free_consistent(dev->pdev, ENABLE_LAM_OUT_SIZE, outbox, outdma);
  624. return err;
  625. }
  626. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  627. {
  628. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  629. }
  630. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  631. {
  632. u8 info;
  633. u32 *outbox;
  634. dma_addr_t outdma;
  635. int err = 0;
  636. #define QUERY_DDR_OUT_SIZE 0x100
  637. #define QUERY_DDR_START_OFFSET 0x00
  638. #define QUERY_DDR_END_OFFSET 0x08
  639. #define QUERY_DDR_INFO_OFFSET 0x13
  640. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  641. #define QUERY_DDR_INFO_ECC_MASK 0x3
  642. outbox = pci_alloc_consistent(dev->pdev, QUERY_DDR_OUT_SIZE, &outdma);
  643. if (!outbox)
  644. return -ENOMEM;
  645. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_DDR,
  646. CMD_TIME_CLASS_A, status);
  647. if (err)
  648. goto out;
  649. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  650. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  651. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  652. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  653. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  654. mthca_info(dev, "FW reports that HCA-attached memory "
  655. "is %s hidden; does not match PCI config\n",
  656. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  657. "" : "not");
  658. }
  659. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  660. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  661. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  662. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  663. (unsigned long long) dev->ddr_start,
  664. (unsigned long long) dev->ddr_end);
  665. out:
  666. pci_free_consistent(dev->pdev, QUERY_DDR_OUT_SIZE, outbox, outdma);
  667. return err;
  668. }
  669. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  670. struct mthca_dev_lim *dev_lim, u8 *status)
  671. {
  672. u32 *outbox;
  673. dma_addr_t outdma;
  674. u8 field;
  675. u16 size;
  676. int err;
  677. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  678. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  679. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  680. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  681. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  682. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  683. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  684. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  685. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  686. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  687. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  688. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  689. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  690. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  691. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  692. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  693. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  694. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  695. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  696. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  697. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  698. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  699. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  700. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  701. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  702. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  703. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  704. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  705. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  706. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  707. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  708. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  709. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  710. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  711. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  712. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  713. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  714. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  715. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  716. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  717. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  718. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  719. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  720. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  721. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  722. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  723. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  724. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  725. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  726. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  727. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  728. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  729. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  730. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  731. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  732. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  733. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  734. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  735. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  736. outbox = pci_alloc_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, &outdma);
  737. if (!outbox)
  738. return -ENOMEM;
  739. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_DEV_LIM,
  740. CMD_TIME_CLASS_A, status);
  741. if (err)
  742. goto out;
  743. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  744. dev_lim->max_srq_sz = 1 << field;
  745. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  746. dev_lim->max_qp_sz = 1 << field;
  747. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  748. dev_lim->reserved_qps = 1 << (field & 0xf);
  749. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  750. dev_lim->max_qps = 1 << (field & 0x1f);
  751. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  752. dev_lim->reserved_srqs = 1 << (field >> 4);
  753. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  754. dev_lim->max_srqs = 1 << (field & 0x1f);
  755. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  756. dev_lim->reserved_eecs = 1 << (field & 0xf);
  757. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  758. dev_lim->max_eecs = 1 << (field & 0x1f);
  759. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  760. dev_lim->max_cq_sz = 1 << field;
  761. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  762. dev_lim->reserved_cqs = 1 << (field & 0xf);
  763. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  764. dev_lim->max_cqs = 1 << (field & 0x1f);
  765. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  766. dev_lim->max_mpts = 1 << (field & 0x3f);
  767. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  768. dev_lim->reserved_eqs = 1 << (field & 0xf);
  769. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  770. dev_lim->max_eqs = 1 << (field & 0x7);
  771. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  772. dev_lim->reserved_mtts = 1 << (field >> 4);
  773. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  774. dev_lim->max_mrw_sz = 1 << field;
  775. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  776. dev_lim->reserved_mrws = 1 << (field & 0xf);
  777. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  778. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  779. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  780. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  781. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  782. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  783. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  784. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  785. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  786. dev_lim->local_ca_ack_delay = field & 0x1f;
  787. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  788. dev_lim->max_mtu = field >> 4;
  789. dev_lim->max_port_width = field & 0xf;
  790. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  791. dev_lim->max_vl = field >> 4;
  792. dev_lim->num_ports = field & 0xf;
  793. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  794. dev_lim->max_gids = 1 << (field & 0xf);
  795. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  796. dev_lim->max_pkeys = 1 << (field & 0xf);
  797. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  798. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  799. dev_lim->reserved_uars = field >> 4;
  800. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  801. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  802. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  803. dev_lim->min_page_sz = 1 << field;
  804. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  805. dev_lim->max_sg = field;
  806. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  807. dev_lim->max_desc_sz = size;
  808. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  809. dev_lim->max_qp_per_mcg = 1 << field;
  810. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  811. dev_lim->reserved_mgms = field & 0xf;
  812. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  813. dev_lim->max_mcgs = 1 << field;
  814. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  815. dev_lim->reserved_pds = field >> 4;
  816. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  817. dev_lim->max_pds = 1 << (field & 0x3f);
  818. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  819. dev_lim->reserved_rdds = field >> 4;
  820. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  821. dev_lim->max_rdds = 1 << (field & 0x3f);
  822. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  823. dev_lim->eec_entry_sz = size;
  824. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  825. dev_lim->qpc_entry_sz = size;
  826. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  827. dev_lim->eeec_entry_sz = size;
  828. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  829. dev_lim->eqpc_entry_sz = size;
  830. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  831. dev_lim->eqc_entry_sz = size;
  832. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  833. dev_lim->cqc_entry_sz = size;
  834. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  835. dev_lim->srq_entry_sz = size;
  836. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  837. dev_lim->uar_scratch_entry_sz = size;
  838. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  839. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  840. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  841. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  842. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  843. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  844. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  845. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  846. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  847. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  848. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  849. dev_lim->max_pds, dev_lim->reserved_mgms);
  850. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  851. if (dev->hca_type == ARBEL_NATIVE) {
  852. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  853. dev_lim->hca.arbel.resize_srq = field & 1;
  854. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  855. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  856. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET);
  857. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  858. dev_lim->mpt_entry_sz = size;
  859. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  860. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  861. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  862. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  863. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  864. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  865. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  866. dev_lim->hca.arbel.lam_required = field & 1;
  867. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  868. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  869. if (dev_lim->hca.arbel.bmme_flags & 1)
  870. mthca_dbg(dev, "Base MM extensions: yes "
  871. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  872. dev_lim->hca.arbel.bmme_flags,
  873. dev_lim->hca.arbel.max_pbl_sz,
  874. dev_lim->hca.arbel.reserved_lkey);
  875. else
  876. mthca_dbg(dev, "Base MM extensions: no\n");
  877. mthca_dbg(dev, "Max ICM size %lld MB\n",
  878. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  879. } else {
  880. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  881. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  882. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  883. }
  884. out:
  885. pci_free_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, outbox, outdma);
  886. return err;
  887. }
  888. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  889. struct mthca_adapter *adapter, u8 *status)
  890. {
  891. u32 *outbox;
  892. dma_addr_t outdma;
  893. int err;
  894. #define QUERY_ADAPTER_OUT_SIZE 0x100
  895. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  896. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  897. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  898. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  899. outbox = pci_alloc_consistent(dev->pdev, QUERY_ADAPTER_OUT_SIZE, &outdma);
  900. if (!outbox)
  901. return -ENOMEM;
  902. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_ADAPTER,
  903. CMD_TIME_CLASS_A, status);
  904. if (err)
  905. goto out;
  906. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  907. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  908. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  909. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  910. out:
  911. pci_free_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, outbox, outdma);
  912. return err;
  913. }
  914. int mthca_INIT_HCA(struct mthca_dev *dev,
  915. struct mthca_init_hca_param *param,
  916. u8 *status)
  917. {
  918. u32 *inbox;
  919. dma_addr_t indma;
  920. int err;
  921. #define INIT_HCA_IN_SIZE 0x200
  922. #define INIT_HCA_FLAGS_OFFSET 0x014
  923. #define INIT_HCA_QPC_OFFSET 0x020
  924. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  925. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  926. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  927. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  928. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  929. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  930. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  931. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  932. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  933. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  934. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  935. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  936. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  937. #define INIT_HCA_UDAV_OFFSET 0x0b0
  938. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  939. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  940. #define INIT_HCA_MCAST_OFFSET 0x0c0
  941. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  942. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  943. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  944. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  945. #define INIT_HCA_TPT_OFFSET 0x0f0
  946. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  947. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  948. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  949. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  950. #define INIT_HCA_UAR_OFFSET 0x120
  951. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  952. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  953. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  954. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  955. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  956. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  957. inbox = pci_alloc_consistent(dev->pdev, INIT_HCA_IN_SIZE, &indma);
  958. if (!inbox)
  959. return -ENOMEM;
  960. memset(inbox, 0, INIT_HCA_IN_SIZE);
  961. #if defined(__LITTLE_ENDIAN)
  962. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  963. #elif defined(__BIG_ENDIAN)
  964. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  965. #else
  966. #error Host endianness not defined
  967. #endif
  968. /* Check port for UD address vector: */
  969. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  970. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  971. /* QPC/EEC/CQC/EQC/RDB attributes */
  972. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  973. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  974. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  975. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  976. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  977. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  978. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  979. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  980. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  981. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  982. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  983. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  984. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  985. /* UD AV attributes */
  986. /* multicast attributes */
  987. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  988. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  989. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  990. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  991. /* TPT attributes */
  992. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  993. if (dev->hca_type != ARBEL_NATIVE)
  994. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  995. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  996. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  997. /* UAR attributes */
  998. {
  999. u8 uar_page_sz = PAGE_SHIFT - 12;
  1000. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1001. }
  1002. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1003. if (dev->hca_type == ARBEL_NATIVE) {
  1004. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1005. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1006. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1007. }
  1008. err = mthca_cmd(dev, indma, 0, 0, CMD_INIT_HCA,
  1009. HZ, status);
  1010. pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma);
  1011. return err;
  1012. }
  1013. int mthca_INIT_IB(struct mthca_dev *dev,
  1014. struct mthca_init_ib_param *param,
  1015. int port, u8 *status)
  1016. {
  1017. u32 *inbox;
  1018. dma_addr_t indma;
  1019. int err;
  1020. u32 flags;
  1021. #define INIT_IB_IN_SIZE 56
  1022. #define INIT_IB_FLAGS_OFFSET 0x00
  1023. #define INIT_IB_FLAG_SIG (1 << 18)
  1024. #define INIT_IB_FLAG_NG (1 << 17)
  1025. #define INIT_IB_FLAG_G0 (1 << 16)
  1026. #define INIT_IB_FLAG_1X (1 << 8)
  1027. #define INIT_IB_FLAG_4X (1 << 9)
  1028. #define INIT_IB_FLAG_12X (1 << 11)
  1029. #define INIT_IB_VL_SHIFT 4
  1030. #define INIT_IB_MTU_SHIFT 12
  1031. #define INIT_IB_MAX_GID_OFFSET 0x06
  1032. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1033. #define INIT_IB_GUID0_OFFSET 0x10
  1034. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1035. #define INIT_IB_SI_GUID_OFFSET 0x20
  1036. inbox = pci_alloc_consistent(dev->pdev, INIT_IB_IN_SIZE, &indma);
  1037. if (!inbox)
  1038. return -ENOMEM;
  1039. memset(inbox, 0, INIT_IB_IN_SIZE);
  1040. flags = 0;
  1041. flags |= param->enable_1x ? INIT_IB_FLAG_1X : 0;
  1042. flags |= param->enable_4x ? INIT_IB_FLAG_4X : 0;
  1043. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1044. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1045. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1046. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1047. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1048. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1049. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1050. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1051. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1052. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1053. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1054. err = mthca_cmd(dev, indma, port, 0, CMD_INIT_IB,
  1055. CMD_TIME_CLASS_A, status);
  1056. pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma);
  1057. return err;
  1058. }
  1059. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1060. {
  1061. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1062. }
  1063. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1064. {
  1065. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1066. }
  1067. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1068. int port, u8 *status)
  1069. {
  1070. u32 *inbox;
  1071. dma_addr_t indma;
  1072. int err;
  1073. u32 flags = 0;
  1074. #define SET_IB_IN_SIZE 0x40
  1075. #define SET_IB_FLAGS_OFFSET 0x00
  1076. #define SET_IB_FLAG_SIG (1 << 18)
  1077. #define SET_IB_FLAG_RQK (1 << 0)
  1078. #define SET_IB_CAP_MASK_OFFSET 0x04
  1079. #define SET_IB_SI_GUID_OFFSET 0x08
  1080. inbox = pci_alloc_consistent(dev->pdev, SET_IB_IN_SIZE, &indma);
  1081. if (!inbox)
  1082. return -ENOMEM;
  1083. memset(inbox, 0, SET_IB_IN_SIZE);
  1084. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1085. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1086. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1087. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1088. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1089. err = mthca_cmd(dev, indma, port, 0, CMD_SET_IB,
  1090. CMD_TIME_CLASS_B, status);
  1091. pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma);
  1092. return err;
  1093. }
  1094. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1095. {
  1096. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1097. }
  1098. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1099. {
  1100. u64 *inbox;
  1101. dma_addr_t indma;
  1102. int err;
  1103. inbox = pci_alloc_consistent(dev->pdev, 16, &indma);
  1104. if (!inbox)
  1105. return -ENOMEM;
  1106. inbox[0] = cpu_to_be64(virt);
  1107. inbox[1] = cpu_to_be64(dma_addr);
  1108. err = mthca_cmd(dev, indma, 1, 0, CMD_MAP_ICM, CMD_TIME_CLASS_B, status);
  1109. pci_free_consistent(dev->pdev, 16, inbox, indma);
  1110. if (!err)
  1111. mthca_dbg(dev, "Mapped page at %llx for ICM.\n",
  1112. (unsigned long long) virt);
  1113. return err;
  1114. }
  1115. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1116. {
  1117. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1118. page_count, (unsigned long long) virt);
  1119. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1120. }
  1121. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1122. {
  1123. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1124. }
  1125. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1126. {
  1127. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1128. }
  1129. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1130. u8 *status)
  1131. {
  1132. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1133. CMD_TIME_CLASS_A, status);
  1134. if (ret || status)
  1135. return ret;
  1136. /*
  1137. * Arbel page size is always 4 KB; round up number of system
  1138. * pages needed.
  1139. */
  1140. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1141. return 0;
  1142. }
  1143. int mthca_SW2HW_MPT(struct mthca_dev *dev, void *mpt_entry,
  1144. int mpt_index, u8 *status)
  1145. {
  1146. dma_addr_t indma;
  1147. int err;
  1148. indma = pci_map_single(dev->pdev, mpt_entry,
  1149. MTHCA_MPT_ENTRY_SIZE,
  1150. PCI_DMA_TODEVICE);
  1151. if (pci_dma_mapping_error(indma))
  1152. return -ENOMEM;
  1153. err = mthca_cmd(dev, indma, mpt_index, 0, CMD_SW2HW_MPT,
  1154. CMD_TIME_CLASS_B, status);
  1155. pci_unmap_single(dev->pdev, indma,
  1156. MTHCA_MPT_ENTRY_SIZE, PCI_DMA_TODEVICE);
  1157. return err;
  1158. }
  1159. int mthca_HW2SW_MPT(struct mthca_dev *dev, void *mpt_entry,
  1160. int mpt_index, u8 *status)
  1161. {
  1162. dma_addr_t outdma = 0;
  1163. int err;
  1164. if (mpt_entry) {
  1165. outdma = pci_map_single(dev->pdev, mpt_entry,
  1166. MTHCA_MPT_ENTRY_SIZE,
  1167. PCI_DMA_FROMDEVICE);
  1168. if (pci_dma_mapping_error(outdma))
  1169. return -ENOMEM;
  1170. }
  1171. err = mthca_cmd_box(dev, 0, outdma, mpt_index, !mpt_entry,
  1172. CMD_HW2SW_MPT,
  1173. CMD_TIME_CLASS_B, status);
  1174. if (mpt_entry)
  1175. pci_unmap_single(dev->pdev, outdma,
  1176. MTHCA_MPT_ENTRY_SIZE,
  1177. PCI_DMA_FROMDEVICE);
  1178. return err;
  1179. }
  1180. int mthca_WRITE_MTT(struct mthca_dev *dev, u64 *mtt_entry,
  1181. int num_mtt, u8 *status)
  1182. {
  1183. dma_addr_t indma;
  1184. int err;
  1185. indma = pci_map_single(dev->pdev, mtt_entry,
  1186. (num_mtt + 2) * 8,
  1187. PCI_DMA_TODEVICE);
  1188. if (pci_dma_mapping_error(indma))
  1189. return -ENOMEM;
  1190. err = mthca_cmd(dev, indma, num_mtt, 0, CMD_WRITE_MTT,
  1191. CMD_TIME_CLASS_B, status);
  1192. pci_unmap_single(dev->pdev, indma,
  1193. (num_mtt + 2) * 8, PCI_DMA_TODEVICE);
  1194. return err;
  1195. }
  1196. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1197. {
  1198. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1199. }
  1200. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1201. int eq_num, u8 *status)
  1202. {
  1203. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1204. unmap ? "Clearing" : "Setting",
  1205. (unsigned long long) event_mask, eq_num);
  1206. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1207. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1208. }
  1209. int mthca_SW2HW_EQ(struct mthca_dev *dev, void *eq_context,
  1210. int eq_num, u8 *status)
  1211. {
  1212. dma_addr_t indma;
  1213. int err;
  1214. indma = pci_map_single(dev->pdev, eq_context,
  1215. MTHCA_EQ_CONTEXT_SIZE,
  1216. PCI_DMA_TODEVICE);
  1217. if (pci_dma_mapping_error(indma))
  1218. return -ENOMEM;
  1219. err = mthca_cmd(dev, indma, eq_num, 0, CMD_SW2HW_EQ,
  1220. CMD_TIME_CLASS_A, status);
  1221. pci_unmap_single(dev->pdev, indma,
  1222. MTHCA_EQ_CONTEXT_SIZE, PCI_DMA_TODEVICE);
  1223. return err;
  1224. }
  1225. int mthca_HW2SW_EQ(struct mthca_dev *dev, void *eq_context,
  1226. int eq_num, u8 *status)
  1227. {
  1228. dma_addr_t outdma = 0;
  1229. int err;
  1230. outdma = pci_map_single(dev->pdev, eq_context,
  1231. MTHCA_EQ_CONTEXT_SIZE,
  1232. PCI_DMA_FROMDEVICE);
  1233. if (pci_dma_mapping_error(outdma))
  1234. return -ENOMEM;
  1235. err = mthca_cmd_box(dev, 0, outdma, eq_num, 0,
  1236. CMD_HW2SW_EQ,
  1237. CMD_TIME_CLASS_A, status);
  1238. pci_unmap_single(dev->pdev, outdma,
  1239. MTHCA_EQ_CONTEXT_SIZE,
  1240. PCI_DMA_FROMDEVICE);
  1241. return err;
  1242. }
  1243. int mthca_SW2HW_CQ(struct mthca_dev *dev, void *cq_context,
  1244. int cq_num, u8 *status)
  1245. {
  1246. dma_addr_t indma;
  1247. int err;
  1248. indma = pci_map_single(dev->pdev, cq_context,
  1249. MTHCA_CQ_CONTEXT_SIZE,
  1250. PCI_DMA_TODEVICE);
  1251. if (pci_dma_mapping_error(indma))
  1252. return -ENOMEM;
  1253. err = mthca_cmd(dev, indma, cq_num, 0, CMD_SW2HW_CQ,
  1254. CMD_TIME_CLASS_A, status);
  1255. pci_unmap_single(dev->pdev, indma,
  1256. MTHCA_CQ_CONTEXT_SIZE, PCI_DMA_TODEVICE);
  1257. return err;
  1258. }
  1259. int mthca_HW2SW_CQ(struct mthca_dev *dev, void *cq_context,
  1260. int cq_num, u8 *status)
  1261. {
  1262. dma_addr_t outdma = 0;
  1263. int err;
  1264. outdma = pci_map_single(dev->pdev, cq_context,
  1265. MTHCA_CQ_CONTEXT_SIZE,
  1266. PCI_DMA_FROMDEVICE);
  1267. if (pci_dma_mapping_error(outdma))
  1268. return -ENOMEM;
  1269. err = mthca_cmd_box(dev, 0, outdma, cq_num, 0,
  1270. CMD_HW2SW_CQ,
  1271. CMD_TIME_CLASS_A, status);
  1272. pci_unmap_single(dev->pdev, outdma,
  1273. MTHCA_CQ_CONTEXT_SIZE,
  1274. PCI_DMA_FROMDEVICE);
  1275. return err;
  1276. }
  1277. int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num,
  1278. int is_ee, void *qp_context, u32 optmask,
  1279. u8 *status)
  1280. {
  1281. static const u16 op[] = {
  1282. [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE,
  1283. [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE,
  1284. [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE,
  1285. [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE,
  1286. [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE,
  1287. [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE,
  1288. [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE,
  1289. [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE,
  1290. [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE,
  1291. [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE,
  1292. [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE
  1293. };
  1294. u8 op_mod = 0;
  1295. dma_addr_t indma;
  1296. int err;
  1297. if (trans < 0 || trans >= ARRAY_SIZE(op))
  1298. return -EINVAL;
  1299. if (trans == MTHCA_TRANS_ANY2RST) {
  1300. indma = 0;
  1301. op_mod = 3; /* don't write outbox, any->reset */
  1302. /* For debugging */
  1303. qp_context = pci_alloc_consistent(dev->pdev, MTHCA_QP_CONTEXT_SIZE,
  1304. &indma);
  1305. op_mod = 2; /* write outbox, any->reset */
  1306. } else {
  1307. indma = pci_map_single(dev->pdev, qp_context,
  1308. MTHCA_QP_CONTEXT_SIZE,
  1309. PCI_DMA_TODEVICE);
  1310. if (pci_dma_mapping_error(indma))
  1311. return -ENOMEM;
  1312. if (0) {
  1313. int i;
  1314. mthca_dbg(dev, "Dumping QP context:\n");
  1315. printk(" opt param mask: %08x\n", be32_to_cpup(qp_context));
  1316. for (i = 0; i < 0x100 / 4; ++i) {
  1317. if (i % 8 == 0)
  1318. printk(" [%02x] ", i * 4);
  1319. printk(" %08x", be32_to_cpu(((u32 *) qp_context)[i + 2]));
  1320. if ((i + 1) % 8 == 0)
  1321. printk("\n");
  1322. }
  1323. }
  1324. }
  1325. if (trans == MTHCA_TRANS_ANY2RST) {
  1326. err = mthca_cmd_box(dev, 0, indma, (!!is_ee << 24) | num,
  1327. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1328. if (0) {
  1329. int i;
  1330. mthca_dbg(dev, "Dumping QP context:\n");
  1331. printk(" %08x\n", be32_to_cpup(qp_context));
  1332. for (i = 0; i < 0x100 / 4; ++i) {
  1333. if (i % 8 == 0)
  1334. printk("[%02x] ", i * 4);
  1335. printk(" %08x", be32_to_cpu(((u32 *) qp_context)[i + 2]));
  1336. if ((i + 1) % 8 == 0)
  1337. printk("\n");
  1338. }
  1339. }
  1340. } else
  1341. err = mthca_cmd(dev, indma, (!!is_ee << 24) | num,
  1342. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1343. if (trans != MTHCA_TRANS_ANY2RST)
  1344. pci_unmap_single(dev->pdev, indma,
  1345. MTHCA_QP_CONTEXT_SIZE, PCI_DMA_TODEVICE);
  1346. else
  1347. pci_free_consistent(dev->pdev, MTHCA_QP_CONTEXT_SIZE,
  1348. qp_context, indma);
  1349. return err;
  1350. }
  1351. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1352. void *qp_context, u8 *status)
  1353. {
  1354. dma_addr_t outdma = 0;
  1355. int err;
  1356. outdma = pci_map_single(dev->pdev, qp_context,
  1357. MTHCA_QP_CONTEXT_SIZE,
  1358. PCI_DMA_FROMDEVICE);
  1359. if (pci_dma_mapping_error(outdma))
  1360. return -ENOMEM;
  1361. err = mthca_cmd_box(dev, 0, outdma, (!!is_ee << 24) | num, 0,
  1362. CMD_QUERY_QPEE,
  1363. CMD_TIME_CLASS_A, status);
  1364. pci_unmap_single(dev->pdev, outdma,
  1365. MTHCA_QP_CONTEXT_SIZE,
  1366. PCI_DMA_FROMDEVICE);
  1367. return err;
  1368. }
  1369. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1370. u8 *status)
  1371. {
  1372. u8 op_mod;
  1373. switch (type) {
  1374. case IB_QPT_SMI:
  1375. op_mod = 0;
  1376. break;
  1377. case IB_QPT_GSI:
  1378. op_mod = 1;
  1379. break;
  1380. case IB_QPT_RAW_IPV6:
  1381. op_mod = 2;
  1382. break;
  1383. case IB_QPT_RAW_ETY:
  1384. op_mod = 3;
  1385. break;
  1386. default:
  1387. return -EINVAL;
  1388. }
  1389. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1390. CMD_TIME_CLASS_B, status);
  1391. }
  1392. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1393. int port, struct ib_wc* in_wc, struct ib_grh* in_grh,
  1394. void *in_mad, void *response_mad, u8 *status)
  1395. {
  1396. void *box;
  1397. dma_addr_t dma;
  1398. int err;
  1399. u32 in_modifier = port;
  1400. u8 op_modifier = 0;
  1401. #define MAD_IFC_BOX_SIZE 0x400
  1402. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1403. #define MAD_IFC_RQPN_OFFSET 0x104
  1404. #define MAD_IFC_SL_OFFSET 0x108
  1405. #define MAD_IFC_G_PATH_OFFSET 0x109
  1406. #define MAD_IFC_RLID_OFFSET 0x10a
  1407. #define MAD_IFC_PKEY_OFFSET 0x10e
  1408. #define MAD_IFC_GRH_OFFSET 0x140
  1409. box = pci_alloc_consistent(dev->pdev, MAD_IFC_BOX_SIZE, &dma);
  1410. if (!box)
  1411. return -ENOMEM;
  1412. memcpy(box, in_mad, 256);
  1413. /*
  1414. * Key check traps can't be generated unless we have in_wc to
  1415. * tell us where to send the trap.
  1416. */
  1417. if (ignore_mkey || !in_wc)
  1418. op_modifier |= 0x1;
  1419. if (ignore_bkey || !in_wc)
  1420. op_modifier |= 0x2;
  1421. if (in_wc) {
  1422. u8 val;
  1423. memset(box + 256, 0, 256);
  1424. MTHCA_PUT(box, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1425. MTHCA_PUT(box, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1426. val = in_wc->sl << 4;
  1427. MTHCA_PUT(box, val, MAD_IFC_SL_OFFSET);
  1428. val = in_wc->dlid_path_bits |
  1429. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1430. MTHCA_PUT(box, val, MAD_IFC_GRH_OFFSET);
  1431. MTHCA_PUT(box, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1432. MTHCA_PUT(box, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1433. if (in_grh)
  1434. memcpy((u8 *) box + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1435. op_modifier |= 0x10;
  1436. in_modifier |= in_wc->slid << 16;
  1437. }
  1438. err = mthca_cmd_box(dev, dma, dma + 512, in_modifier, op_modifier,
  1439. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1440. if (!err && !*status)
  1441. memcpy(response_mad, box + 512, 256);
  1442. pci_free_consistent(dev->pdev, MAD_IFC_BOX_SIZE, box, dma);
  1443. return err;
  1444. }
  1445. int mthca_READ_MGM(struct mthca_dev *dev, int index, void *mgm,
  1446. u8 *status)
  1447. {
  1448. dma_addr_t outdma = 0;
  1449. int err;
  1450. outdma = pci_map_single(dev->pdev, mgm,
  1451. MTHCA_MGM_ENTRY_SIZE,
  1452. PCI_DMA_FROMDEVICE);
  1453. if (pci_dma_mapping_error(outdma))
  1454. return -ENOMEM;
  1455. err = mthca_cmd_box(dev, 0, outdma, index, 0,
  1456. CMD_READ_MGM,
  1457. CMD_TIME_CLASS_A, status);
  1458. pci_unmap_single(dev->pdev, outdma,
  1459. MTHCA_MGM_ENTRY_SIZE,
  1460. PCI_DMA_FROMDEVICE);
  1461. return err;
  1462. }
  1463. int mthca_WRITE_MGM(struct mthca_dev *dev, int index, void *mgm,
  1464. u8 *status)
  1465. {
  1466. dma_addr_t indma;
  1467. int err;
  1468. indma = pci_map_single(dev->pdev, mgm,
  1469. MTHCA_MGM_ENTRY_SIZE,
  1470. PCI_DMA_TODEVICE);
  1471. if (pci_dma_mapping_error(indma))
  1472. return -ENOMEM;
  1473. err = mthca_cmd(dev, indma, index, 0, CMD_WRITE_MGM,
  1474. CMD_TIME_CLASS_A, status);
  1475. pci_unmap_single(dev->pdev, indma,
  1476. MTHCA_MGM_ENTRY_SIZE, PCI_DMA_TODEVICE);
  1477. return err;
  1478. }
  1479. int mthca_MGID_HASH(struct mthca_dev *dev, void *gid, u16 *hash,
  1480. u8 *status)
  1481. {
  1482. dma_addr_t indma;
  1483. u64 imm;
  1484. int err;
  1485. indma = pci_map_single(dev->pdev, gid, 16, PCI_DMA_TODEVICE);
  1486. if (pci_dma_mapping_error(indma))
  1487. return -ENOMEM;
  1488. err = mthca_cmd_imm(dev, indma, &imm, 0, 0, CMD_MGID_HASH,
  1489. CMD_TIME_CLASS_A, status);
  1490. *hash = imm;
  1491. pci_unmap_single(dev->pdev, indma, 16, PCI_DMA_TODEVICE);
  1492. return err;
  1493. }
  1494. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1495. {
  1496. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1497. }