omap_hwmod_2430_data.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcbsp.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/mmc.h>
  25. #include <plat/l3_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2430 hardware module integration data
  32. *
  33. * ALl of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. static struct omap_hwmod omap2430_mpu_hwmod;
  39. static struct omap_hwmod omap2430_iva_hwmod;
  40. static struct omap_hwmod omap2430_l3_main_hwmod;
  41. static struct omap_hwmod omap2430_l4_core_hwmod;
  42. static struct omap_hwmod omap2430_dss_core_hwmod;
  43. static struct omap_hwmod omap2430_dss_dispc_hwmod;
  44. static struct omap_hwmod omap2430_dss_rfbi_hwmod;
  45. static struct omap_hwmod omap2430_dss_venc_hwmod;
  46. static struct omap_hwmod omap2430_wd_timer2_hwmod;
  47. static struct omap_hwmod omap2430_gpio1_hwmod;
  48. static struct omap_hwmod omap2430_gpio2_hwmod;
  49. static struct omap_hwmod omap2430_gpio3_hwmod;
  50. static struct omap_hwmod omap2430_gpio4_hwmod;
  51. static struct omap_hwmod omap2430_gpio5_hwmod;
  52. static struct omap_hwmod omap2430_dma_system_hwmod;
  53. static struct omap_hwmod omap2430_mcbsp1_hwmod;
  54. static struct omap_hwmod omap2430_mcbsp2_hwmod;
  55. static struct omap_hwmod omap2430_mcbsp3_hwmod;
  56. static struct omap_hwmod omap2430_mcbsp4_hwmod;
  57. static struct omap_hwmod omap2430_mcbsp5_hwmod;
  58. static struct omap_hwmod omap2430_mcspi1_hwmod;
  59. static struct omap_hwmod omap2430_mcspi2_hwmod;
  60. static struct omap_hwmod omap2430_mcspi3_hwmod;
  61. static struct omap_hwmod omap2430_mmc1_hwmod;
  62. static struct omap_hwmod omap2430_mmc2_hwmod;
  63. /* L3 -> L4_CORE interface */
  64. static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = {
  65. .master = &omap2430_l3_main_hwmod,
  66. .slave = &omap2430_l4_core_hwmod,
  67. .user = OCP_USER_MPU | OCP_USER_SDMA,
  68. };
  69. /* MPU -> L3 interface */
  70. static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = {
  71. .master = &omap2430_mpu_hwmod,
  72. .slave = &omap2430_l3_main_hwmod,
  73. .user = OCP_USER_MPU,
  74. };
  75. /* Slave interfaces on the L3 interconnect */
  76. static struct omap_hwmod_ocp_if *omap2430_l3_main_slaves[] = {
  77. &omap2430_mpu__l3_main,
  78. };
  79. /* DSS -> l3 */
  80. static struct omap_hwmod_ocp_if omap2430_dss__l3 = {
  81. .master = &omap2430_dss_core_hwmod,
  82. .slave = &omap2430_l3_main_hwmod,
  83. .fw = {
  84. .omap2 = {
  85. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  86. .flags = OMAP_FIREWALL_L3,
  87. }
  88. },
  89. .user = OCP_USER_MPU | OCP_USER_SDMA,
  90. };
  91. /* Master interfaces on the L3 interconnect */
  92. static struct omap_hwmod_ocp_if *omap2430_l3_main_masters[] = {
  93. &omap2430_l3_main__l4_core,
  94. };
  95. /* L3 */
  96. static struct omap_hwmod omap2430_l3_main_hwmod = {
  97. .name = "l3_main",
  98. .class = &l3_hwmod_class,
  99. .masters = omap2430_l3_main_masters,
  100. .masters_cnt = ARRAY_SIZE(omap2430_l3_main_masters),
  101. .slaves = omap2430_l3_main_slaves,
  102. .slaves_cnt = ARRAY_SIZE(omap2430_l3_main_slaves),
  103. .flags = HWMOD_NO_IDLEST,
  104. };
  105. static struct omap_hwmod omap2430_l4_wkup_hwmod;
  106. static struct omap_hwmod omap2430_uart1_hwmod;
  107. static struct omap_hwmod omap2430_uart2_hwmod;
  108. static struct omap_hwmod omap2430_uart3_hwmod;
  109. static struct omap_hwmod omap2430_i2c1_hwmod;
  110. static struct omap_hwmod omap2430_i2c2_hwmod;
  111. static struct omap_hwmod omap2430_usbhsotg_hwmod;
  112. /* l3_core -> usbhsotg interface */
  113. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  114. .master = &omap2430_usbhsotg_hwmod,
  115. .slave = &omap2430_l3_main_hwmod,
  116. .clk = "core_l3_ck",
  117. .user = OCP_USER_MPU,
  118. };
  119. /* L4 CORE -> I2C1 interface */
  120. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  121. .master = &omap2430_l4_core_hwmod,
  122. .slave = &omap2430_i2c1_hwmod,
  123. .clk = "i2c1_ick",
  124. .addr = omap2_i2c1_addr_space,
  125. .user = OCP_USER_MPU | OCP_USER_SDMA,
  126. };
  127. /* L4 CORE -> I2C2 interface */
  128. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  129. .master = &omap2430_l4_core_hwmod,
  130. .slave = &omap2430_i2c2_hwmod,
  131. .clk = "i2c2_ick",
  132. .addr = omap2_i2c2_addr_space,
  133. .user = OCP_USER_MPU | OCP_USER_SDMA,
  134. };
  135. /* L4_CORE -> L4_WKUP interface */
  136. static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = {
  137. .master = &omap2430_l4_core_hwmod,
  138. .slave = &omap2430_l4_wkup_hwmod,
  139. .user = OCP_USER_MPU | OCP_USER_SDMA,
  140. };
  141. /* L4 CORE -> UART1 interface */
  142. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  143. .master = &omap2430_l4_core_hwmod,
  144. .slave = &omap2430_uart1_hwmod,
  145. .clk = "uart1_ick",
  146. .addr = omap2xxx_uart1_addr_space,
  147. .user = OCP_USER_MPU | OCP_USER_SDMA,
  148. };
  149. /* L4 CORE -> UART2 interface */
  150. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  151. .master = &omap2430_l4_core_hwmod,
  152. .slave = &omap2430_uart2_hwmod,
  153. .clk = "uart2_ick",
  154. .addr = omap2xxx_uart2_addr_space,
  155. .user = OCP_USER_MPU | OCP_USER_SDMA,
  156. };
  157. /* L4 PER -> UART3 interface */
  158. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  159. .master = &omap2430_l4_core_hwmod,
  160. .slave = &omap2430_uart3_hwmod,
  161. .clk = "uart3_ick",
  162. .addr = omap2xxx_uart3_addr_space,
  163. .user = OCP_USER_MPU | OCP_USER_SDMA,
  164. };
  165. /*
  166. * usbhsotg interface data
  167. */
  168. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  169. {
  170. .pa_start = OMAP243X_HS_BASE,
  171. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  172. .flags = ADDR_TYPE_RT
  173. },
  174. { }
  175. };
  176. /* l4_core ->usbhsotg interface */
  177. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  178. .master = &omap2430_l4_core_hwmod,
  179. .slave = &omap2430_usbhsotg_hwmod,
  180. .clk = "usb_l4_ick",
  181. .addr = omap2430_usbhsotg_addrs,
  182. .user = OCP_USER_MPU,
  183. };
  184. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_masters[] = {
  185. &omap2430_usbhsotg__l3,
  186. };
  187. static struct omap_hwmod_ocp_if *omap2430_usbhsotg_slaves[] = {
  188. &omap2430_l4_core__usbhsotg,
  189. };
  190. /* L4 CORE -> MMC1 interface */
  191. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  192. .master = &omap2430_l4_core_hwmod,
  193. .slave = &omap2430_mmc1_hwmod,
  194. .clk = "mmchs1_ick",
  195. .addr = omap2430_mmc1_addr_space,
  196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  197. };
  198. /* L4 CORE -> MMC2 interface */
  199. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  200. .master = &omap2430_l4_core_hwmod,
  201. .slave = &omap2430_mmc2_hwmod,
  202. .clk = "mmchs2_ick",
  203. .addr = omap2430_mmc2_addr_space,
  204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  205. };
  206. /* Slave interfaces on the L4_CORE interconnect */
  207. static struct omap_hwmod_ocp_if *omap2430_l4_core_slaves[] = {
  208. &omap2430_l3_main__l4_core,
  209. };
  210. /* Master interfaces on the L4_CORE interconnect */
  211. static struct omap_hwmod_ocp_if *omap2430_l4_core_masters[] = {
  212. &omap2430_l4_core__l4_wkup,
  213. &omap2430_l4_core__mmc1,
  214. &omap2430_l4_core__mmc2,
  215. };
  216. /* L4 CORE */
  217. static struct omap_hwmod omap2430_l4_core_hwmod = {
  218. .name = "l4_core",
  219. .class = &l4_hwmod_class,
  220. .masters = omap2430_l4_core_masters,
  221. .masters_cnt = ARRAY_SIZE(omap2430_l4_core_masters),
  222. .slaves = omap2430_l4_core_slaves,
  223. .slaves_cnt = ARRAY_SIZE(omap2430_l4_core_slaves),
  224. .flags = HWMOD_NO_IDLEST,
  225. };
  226. /* Slave interfaces on the L4_WKUP interconnect */
  227. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_slaves[] = {
  228. &omap2430_l4_core__l4_wkup,
  229. &omap2_l4_core__uart1,
  230. &omap2_l4_core__uart2,
  231. &omap2_l4_core__uart3,
  232. };
  233. /* Master interfaces on the L4_WKUP interconnect */
  234. static struct omap_hwmod_ocp_if *omap2430_l4_wkup_masters[] = {
  235. };
  236. /* l4 core -> mcspi1 interface */
  237. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = {
  238. .master = &omap2430_l4_core_hwmod,
  239. .slave = &omap2430_mcspi1_hwmod,
  240. .clk = "mcspi1_ick",
  241. .addr = omap2_mcspi1_addr_space,
  242. .user = OCP_USER_MPU | OCP_USER_SDMA,
  243. };
  244. /* l4 core -> mcspi2 interface */
  245. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = {
  246. .master = &omap2430_l4_core_hwmod,
  247. .slave = &omap2430_mcspi2_hwmod,
  248. .clk = "mcspi2_ick",
  249. .addr = omap2_mcspi2_addr_space,
  250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  251. };
  252. /* l4 core -> mcspi3 interface */
  253. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  254. .master = &omap2430_l4_core_hwmod,
  255. .slave = &omap2430_mcspi3_hwmod,
  256. .clk = "mcspi3_ick",
  257. .addr = omap2430_mcspi3_addr_space,
  258. .user = OCP_USER_MPU | OCP_USER_SDMA,
  259. };
  260. /* L4 WKUP */
  261. static struct omap_hwmod omap2430_l4_wkup_hwmod = {
  262. .name = "l4_wkup",
  263. .class = &l4_hwmod_class,
  264. .masters = omap2430_l4_wkup_masters,
  265. .masters_cnt = ARRAY_SIZE(omap2430_l4_wkup_masters),
  266. .slaves = omap2430_l4_wkup_slaves,
  267. .slaves_cnt = ARRAY_SIZE(omap2430_l4_wkup_slaves),
  268. .flags = HWMOD_NO_IDLEST,
  269. };
  270. /* Master interfaces on the MPU device */
  271. static struct omap_hwmod_ocp_if *omap2430_mpu_masters[] = {
  272. &omap2430_mpu__l3_main,
  273. };
  274. /* MPU */
  275. static struct omap_hwmod omap2430_mpu_hwmod = {
  276. .name = "mpu",
  277. .class = &mpu_hwmod_class,
  278. .main_clk = "mpu_ck",
  279. .masters = omap2430_mpu_masters,
  280. .masters_cnt = ARRAY_SIZE(omap2430_mpu_masters),
  281. };
  282. /*
  283. * IVA2_1 interface data
  284. */
  285. /* IVA2 <- L3 interface */
  286. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  287. .master = &omap2430_l3_main_hwmod,
  288. .slave = &omap2430_iva_hwmod,
  289. .clk = "dsp_fck",
  290. .user = OCP_USER_MPU | OCP_USER_SDMA,
  291. };
  292. static struct omap_hwmod_ocp_if *omap2430_iva_masters[] = {
  293. &omap2430_l3__iva,
  294. };
  295. /*
  296. * IVA2 (IVA2)
  297. */
  298. static struct omap_hwmod omap2430_iva_hwmod = {
  299. .name = "iva",
  300. .class = &iva_hwmod_class,
  301. .masters = omap2430_iva_masters,
  302. .masters_cnt = ARRAY_SIZE(omap2430_iva_masters),
  303. };
  304. /* always-on timers dev attribute */
  305. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  306. .timer_capability = OMAP_TIMER_ALWON,
  307. };
  308. /* pwm timers dev attribute */
  309. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  310. .timer_capability = OMAP_TIMER_HAS_PWM,
  311. };
  312. /* timer1 */
  313. static struct omap_hwmod omap2430_timer1_hwmod;
  314. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  315. {
  316. .pa_start = 0x49018000,
  317. .pa_end = 0x49018000 + SZ_1K - 1,
  318. .flags = ADDR_TYPE_RT
  319. },
  320. { }
  321. };
  322. /* l4_wkup -> timer1 */
  323. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  324. .master = &omap2430_l4_wkup_hwmod,
  325. .slave = &omap2430_timer1_hwmod,
  326. .clk = "gpt1_ick",
  327. .addr = omap2430_timer1_addrs,
  328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  329. };
  330. /* timer1 slave port */
  331. static struct omap_hwmod_ocp_if *omap2430_timer1_slaves[] = {
  332. &omap2430_l4_wkup__timer1,
  333. };
  334. /* timer1 hwmod */
  335. static struct omap_hwmod omap2430_timer1_hwmod = {
  336. .name = "timer1",
  337. .mpu_irqs = omap2_timer1_mpu_irqs,
  338. .main_clk = "gpt1_fck",
  339. .prcm = {
  340. .omap2 = {
  341. .prcm_reg_id = 1,
  342. .module_bit = OMAP24XX_EN_GPT1_SHIFT,
  343. .module_offs = WKUP_MOD,
  344. .idlest_reg_id = 1,
  345. .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
  346. },
  347. },
  348. .dev_attr = &capability_alwon_dev_attr,
  349. .slaves = omap2430_timer1_slaves,
  350. .slaves_cnt = ARRAY_SIZE(omap2430_timer1_slaves),
  351. .class = &omap2xxx_timer_hwmod_class,
  352. };
  353. /* timer2 */
  354. static struct omap_hwmod omap2430_timer2_hwmod;
  355. /* l4_core -> timer2 */
  356. static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = {
  357. .master = &omap2430_l4_core_hwmod,
  358. .slave = &omap2430_timer2_hwmod,
  359. .clk = "gpt2_ick",
  360. .addr = omap2xxx_timer2_addrs,
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* timer2 slave port */
  364. static struct omap_hwmod_ocp_if *omap2430_timer2_slaves[] = {
  365. &omap2430_l4_core__timer2,
  366. };
  367. /* timer2 hwmod */
  368. static struct omap_hwmod omap2430_timer2_hwmod = {
  369. .name = "timer2",
  370. .mpu_irqs = omap2_timer2_mpu_irqs,
  371. .main_clk = "gpt2_fck",
  372. .prcm = {
  373. .omap2 = {
  374. .prcm_reg_id = 1,
  375. .module_bit = OMAP24XX_EN_GPT2_SHIFT,
  376. .module_offs = CORE_MOD,
  377. .idlest_reg_id = 1,
  378. .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
  379. },
  380. },
  381. .dev_attr = &capability_alwon_dev_attr,
  382. .slaves = omap2430_timer2_slaves,
  383. .slaves_cnt = ARRAY_SIZE(omap2430_timer2_slaves),
  384. .class = &omap2xxx_timer_hwmod_class,
  385. };
  386. /* timer3 */
  387. static struct omap_hwmod omap2430_timer3_hwmod;
  388. /* l4_core -> timer3 */
  389. static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = {
  390. .master = &omap2430_l4_core_hwmod,
  391. .slave = &omap2430_timer3_hwmod,
  392. .clk = "gpt3_ick",
  393. .addr = omap2xxx_timer3_addrs,
  394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  395. };
  396. /* timer3 slave port */
  397. static struct omap_hwmod_ocp_if *omap2430_timer3_slaves[] = {
  398. &omap2430_l4_core__timer3,
  399. };
  400. /* timer3 hwmod */
  401. static struct omap_hwmod omap2430_timer3_hwmod = {
  402. .name = "timer3",
  403. .mpu_irqs = omap2_timer3_mpu_irqs,
  404. .main_clk = "gpt3_fck",
  405. .prcm = {
  406. .omap2 = {
  407. .prcm_reg_id = 1,
  408. .module_bit = OMAP24XX_EN_GPT3_SHIFT,
  409. .module_offs = CORE_MOD,
  410. .idlest_reg_id = 1,
  411. .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
  412. },
  413. },
  414. .dev_attr = &capability_alwon_dev_attr,
  415. .slaves = omap2430_timer3_slaves,
  416. .slaves_cnt = ARRAY_SIZE(omap2430_timer3_slaves),
  417. .class = &omap2xxx_timer_hwmod_class,
  418. };
  419. /* timer4 */
  420. static struct omap_hwmod omap2430_timer4_hwmod;
  421. /* l4_core -> timer4 */
  422. static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = {
  423. .master = &omap2430_l4_core_hwmod,
  424. .slave = &omap2430_timer4_hwmod,
  425. .clk = "gpt4_ick",
  426. .addr = omap2xxx_timer4_addrs,
  427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  428. };
  429. /* timer4 slave port */
  430. static struct omap_hwmod_ocp_if *omap2430_timer4_slaves[] = {
  431. &omap2430_l4_core__timer4,
  432. };
  433. /* timer4 hwmod */
  434. static struct omap_hwmod omap2430_timer4_hwmod = {
  435. .name = "timer4",
  436. .mpu_irqs = omap2_timer4_mpu_irqs,
  437. .main_clk = "gpt4_fck",
  438. .prcm = {
  439. .omap2 = {
  440. .prcm_reg_id = 1,
  441. .module_bit = OMAP24XX_EN_GPT4_SHIFT,
  442. .module_offs = CORE_MOD,
  443. .idlest_reg_id = 1,
  444. .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
  445. },
  446. },
  447. .dev_attr = &capability_alwon_dev_attr,
  448. .slaves = omap2430_timer4_slaves,
  449. .slaves_cnt = ARRAY_SIZE(omap2430_timer4_slaves),
  450. .class = &omap2xxx_timer_hwmod_class,
  451. };
  452. /* timer5 */
  453. static struct omap_hwmod omap2430_timer5_hwmod;
  454. /* l4_core -> timer5 */
  455. static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = {
  456. .master = &omap2430_l4_core_hwmod,
  457. .slave = &omap2430_timer5_hwmod,
  458. .clk = "gpt5_ick",
  459. .addr = omap2xxx_timer5_addrs,
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. /* timer5 slave port */
  463. static struct omap_hwmod_ocp_if *omap2430_timer5_slaves[] = {
  464. &omap2430_l4_core__timer5,
  465. };
  466. /* timer5 hwmod */
  467. static struct omap_hwmod omap2430_timer5_hwmod = {
  468. .name = "timer5",
  469. .mpu_irqs = omap2_timer5_mpu_irqs,
  470. .main_clk = "gpt5_fck",
  471. .prcm = {
  472. .omap2 = {
  473. .prcm_reg_id = 1,
  474. .module_bit = OMAP24XX_EN_GPT5_SHIFT,
  475. .module_offs = CORE_MOD,
  476. .idlest_reg_id = 1,
  477. .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
  478. },
  479. },
  480. .dev_attr = &capability_alwon_dev_attr,
  481. .slaves = omap2430_timer5_slaves,
  482. .slaves_cnt = ARRAY_SIZE(omap2430_timer5_slaves),
  483. .class = &omap2xxx_timer_hwmod_class,
  484. };
  485. /* timer6 */
  486. static struct omap_hwmod omap2430_timer6_hwmod;
  487. /* l4_core -> timer6 */
  488. static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = {
  489. .master = &omap2430_l4_core_hwmod,
  490. .slave = &omap2430_timer6_hwmod,
  491. .clk = "gpt6_ick",
  492. .addr = omap2xxx_timer6_addrs,
  493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  494. };
  495. /* timer6 slave port */
  496. static struct omap_hwmod_ocp_if *omap2430_timer6_slaves[] = {
  497. &omap2430_l4_core__timer6,
  498. };
  499. /* timer6 hwmod */
  500. static struct omap_hwmod omap2430_timer6_hwmod = {
  501. .name = "timer6",
  502. .mpu_irqs = omap2_timer6_mpu_irqs,
  503. .main_clk = "gpt6_fck",
  504. .prcm = {
  505. .omap2 = {
  506. .prcm_reg_id = 1,
  507. .module_bit = OMAP24XX_EN_GPT6_SHIFT,
  508. .module_offs = CORE_MOD,
  509. .idlest_reg_id = 1,
  510. .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
  511. },
  512. },
  513. .dev_attr = &capability_alwon_dev_attr,
  514. .slaves = omap2430_timer6_slaves,
  515. .slaves_cnt = ARRAY_SIZE(omap2430_timer6_slaves),
  516. .class = &omap2xxx_timer_hwmod_class,
  517. };
  518. /* timer7 */
  519. static struct omap_hwmod omap2430_timer7_hwmod;
  520. /* l4_core -> timer7 */
  521. static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = {
  522. .master = &omap2430_l4_core_hwmod,
  523. .slave = &omap2430_timer7_hwmod,
  524. .clk = "gpt7_ick",
  525. .addr = omap2xxx_timer7_addrs,
  526. .user = OCP_USER_MPU | OCP_USER_SDMA,
  527. };
  528. /* timer7 slave port */
  529. static struct omap_hwmod_ocp_if *omap2430_timer7_slaves[] = {
  530. &omap2430_l4_core__timer7,
  531. };
  532. /* timer7 hwmod */
  533. static struct omap_hwmod omap2430_timer7_hwmod = {
  534. .name = "timer7",
  535. .mpu_irqs = omap2_timer7_mpu_irqs,
  536. .main_clk = "gpt7_fck",
  537. .prcm = {
  538. .omap2 = {
  539. .prcm_reg_id = 1,
  540. .module_bit = OMAP24XX_EN_GPT7_SHIFT,
  541. .module_offs = CORE_MOD,
  542. .idlest_reg_id = 1,
  543. .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
  544. },
  545. },
  546. .dev_attr = &capability_alwon_dev_attr,
  547. .slaves = omap2430_timer7_slaves,
  548. .slaves_cnt = ARRAY_SIZE(omap2430_timer7_slaves),
  549. .class = &omap2xxx_timer_hwmod_class,
  550. };
  551. /* timer8 */
  552. static struct omap_hwmod omap2430_timer8_hwmod;
  553. /* l4_core -> timer8 */
  554. static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = {
  555. .master = &omap2430_l4_core_hwmod,
  556. .slave = &omap2430_timer8_hwmod,
  557. .clk = "gpt8_ick",
  558. .addr = omap2xxx_timer8_addrs,
  559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  560. };
  561. /* timer8 slave port */
  562. static struct omap_hwmod_ocp_if *omap2430_timer8_slaves[] = {
  563. &omap2430_l4_core__timer8,
  564. };
  565. /* timer8 hwmod */
  566. static struct omap_hwmod omap2430_timer8_hwmod = {
  567. .name = "timer8",
  568. .mpu_irqs = omap2_timer8_mpu_irqs,
  569. .main_clk = "gpt8_fck",
  570. .prcm = {
  571. .omap2 = {
  572. .prcm_reg_id = 1,
  573. .module_bit = OMAP24XX_EN_GPT8_SHIFT,
  574. .module_offs = CORE_MOD,
  575. .idlest_reg_id = 1,
  576. .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
  577. },
  578. },
  579. .dev_attr = &capability_alwon_dev_attr,
  580. .slaves = omap2430_timer8_slaves,
  581. .slaves_cnt = ARRAY_SIZE(omap2430_timer8_slaves),
  582. .class = &omap2xxx_timer_hwmod_class,
  583. };
  584. /* timer9 */
  585. static struct omap_hwmod omap2430_timer9_hwmod;
  586. /* l4_core -> timer9 */
  587. static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = {
  588. .master = &omap2430_l4_core_hwmod,
  589. .slave = &omap2430_timer9_hwmod,
  590. .clk = "gpt9_ick",
  591. .addr = omap2xxx_timer9_addrs,
  592. .user = OCP_USER_MPU | OCP_USER_SDMA,
  593. };
  594. /* timer9 slave port */
  595. static struct omap_hwmod_ocp_if *omap2430_timer9_slaves[] = {
  596. &omap2430_l4_core__timer9,
  597. };
  598. /* timer9 hwmod */
  599. static struct omap_hwmod omap2430_timer9_hwmod = {
  600. .name = "timer9",
  601. .mpu_irqs = omap2_timer9_mpu_irqs,
  602. .main_clk = "gpt9_fck",
  603. .prcm = {
  604. .omap2 = {
  605. .prcm_reg_id = 1,
  606. .module_bit = OMAP24XX_EN_GPT9_SHIFT,
  607. .module_offs = CORE_MOD,
  608. .idlest_reg_id = 1,
  609. .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
  610. },
  611. },
  612. .dev_attr = &capability_pwm_dev_attr,
  613. .slaves = omap2430_timer9_slaves,
  614. .slaves_cnt = ARRAY_SIZE(omap2430_timer9_slaves),
  615. .class = &omap2xxx_timer_hwmod_class,
  616. };
  617. /* timer10 */
  618. static struct omap_hwmod omap2430_timer10_hwmod;
  619. /* l4_core -> timer10 */
  620. static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = {
  621. .master = &omap2430_l4_core_hwmod,
  622. .slave = &omap2430_timer10_hwmod,
  623. .clk = "gpt10_ick",
  624. .addr = omap2_timer10_addrs,
  625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  626. };
  627. /* timer10 slave port */
  628. static struct omap_hwmod_ocp_if *omap2430_timer10_slaves[] = {
  629. &omap2430_l4_core__timer10,
  630. };
  631. /* timer10 hwmod */
  632. static struct omap_hwmod omap2430_timer10_hwmod = {
  633. .name = "timer10",
  634. .mpu_irqs = omap2_timer10_mpu_irqs,
  635. .main_clk = "gpt10_fck",
  636. .prcm = {
  637. .omap2 = {
  638. .prcm_reg_id = 1,
  639. .module_bit = OMAP24XX_EN_GPT10_SHIFT,
  640. .module_offs = CORE_MOD,
  641. .idlest_reg_id = 1,
  642. .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
  643. },
  644. },
  645. .dev_attr = &capability_pwm_dev_attr,
  646. .slaves = omap2430_timer10_slaves,
  647. .slaves_cnt = ARRAY_SIZE(omap2430_timer10_slaves),
  648. .class = &omap2xxx_timer_hwmod_class,
  649. };
  650. /* timer11 */
  651. static struct omap_hwmod omap2430_timer11_hwmod;
  652. /* l4_core -> timer11 */
  653. static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = {
  654. .master = &omap2430_l4_core_hwmod,
  655. .slave = &omap2430_timer11_hwmod,
  656. .clk = "gpt11_ick",
  657. .addr = omap2_timer11_addrs,
  658. .user = OCP_USER_MPU | OCP_USER_SDMA,
  659. };
  660. /* timer11 slave port */
  661. static struct omap_hwmod_ocp_if *omap2430_timer11_slaves[] = {
  662. &omap2430_l4_core__timer11,
  663. };
  664. /* timer11 hwmod */
  665. static struct omap_hwmod omap2430_timer11_hwmod = {
  666. .name = "timer11",
  667. .mpu_irqs = omap2_timer11_mpu_irqs,
  668. .main_clk = "gpt11_fck",
  669. .prcm = {
  670. .omap2 = {
  671. .prcm_reg_id = 1,
  672. .module_bit = OMAP24XX_EN_GPT11_SHIFT,
  673. .module_offs = CORE_MOD,
  674. .idlest_reg_id = 1,
  675. .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
  676. },
  677. },
  678. .dev_attr = &capability_pwm_dev_attr,
  679. .slaves = omap2430_timer11_slaves,
  680. .slaves_cnt = ARRAY_SIZE(omap2430_timer11_slaves),
  681. .class = &omap2xxx_timer_hwmod_class,
  682. };
  683. /* timer12 */
  684. static struct omap_hwmod omap2430_timer12_hwmod;
  685. /* l4_core -> timer12 */
  686. static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = {
  687. .master = &omap2430_l4_core_hwmod,
  688. .slave = &omap2430_timer12_hwmod,
  689. .clk = "gpt12_ick",
  690. .addr = omap2xxx_timer12_addrs,
  691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  692. };
  693. /* timer12 slave port */
  694. static struct omap_hwmod_ocp_if *omap2430_timer12_slaves[] = {
  695. &omap2430_l4_core__timer12,
  696. };
  697. /* timer12 hwmod */
  698. static struct omap_hwmod omap2430_timer12_hwmod = {
  699. .name = "timer12",
  700. .mpu_irqs = omap2xxx_timer12_mpu_irqs,
  701. .main_clk = "gpt12_fck",
  702. .prcm = {
  703. .omap2 = {
  704. .prcm_reg_id = 1,
  705. .module_bit = OMAP24XX_EN_GPT12_SHIFT,
  706. .module_offs = CORE_MOD,
  707. .idlest_reg_id = 1,
  708. .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
  709. },
  710. },
  711. .dev_attr = &capability_pwm_dev_attr,
  712. .slaves = omap2430_timer12_slaves,
  713. .slaves_cnt = ARRAY_SIZE(omap2430_timer12_slaves),
  714. .class = &omap2xxx_timer_hwmod_class,
  715. };
  716. /* l4_wkup -> wd_timer2 */
  717. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  718. {
  719. .pa_start = 0x49016000,
  720. .pa_end = 0x4901607f,
  721. .flags = ADDR_TYPE_RT
  722. },
  723. { }
  724. };
  725. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  726. .master = &omap2430_l4_wkup_hwmod,
  727. .slave = &omap2430_wd_timer2_hwmod,
  728. .clk = "mpu_wdt_ick",
  729. .addr = omap2430_wd_timer2_addrs,
  730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  731. };
  732. /* wd_timer2 */
  733. static struct omap_hwmod_ocp_if *omap2430_wd_timer2_slaves[] = {
  734. &omap2430_l4_wkup__wd_timer2,
  735. };
  736. static struct omap_hwmod omap2430_wd_timer2_hwmod = {
  737. .name = "wd_timer2",
  738. .class = &omap2xxx_wd_timer_hwmod_class,
  739. .main_clk = "mpu_wdt_fck",
  740. .prcm = {
  741. .omap2 = {
  742. .prcm_reg_id = 1,
  743. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  744. .module_offs = WKUP_MOD,
  745. .idlest_reg_id = 1,
  746. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  747. },
  748. },
  749. .slaves = omap2430_wd_timer2_slaves,
  750. .slaves_cnt = ARRAY_SIZE(omap2430_wd_timer2_slaves),
  751. };
  752. /* UART1 */
  753. static struct omap_hwmod_ocp_if *omap2430_uart1_slaves[] = {
  754. &omap2_l4_core__uart1,
  755. };
  756. static struct omap_hwmod omap2430_uart1_hwmod = {
  757. .name = "uart1",
  758. .mpu_irqs = omap2_uart1_mpu_irqs,
  759. .sdma_reqs = omap2_uart1_sdma_reqs,
  760. .main_clk = "uart1_fck",
  761. .prcm = {
  762. .omap2 = {
  763. .module_offs = CORE_MOD,
  764. .prcm_reg_id = 1,
  765. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  766. .idlest_reg_id = 1,
  767. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  768. },
  769. },
  770. .slaves = omap2430_uart1_slaves,
  771. .slaves_cnt = ARRAY_SIZE(omap2430_uart1_slaves),
  772. .class = &omap2_uart_class,
  773. };
  774. /* UART2 */
  775. static struct omap_hwmod_ocp_if *omap2430_uart2_slaves[] = {
  776. &omap2_l4_core__uart2,
  777. };
  778. static struct omap_hwmod omap2430_uart2_hwmod = {
  779. .name = "uart2",
  780. .mpu_irqs = omap2_uart2_mpu_irqs,
  781. .sdma_reqs = omap2_uart2_sdma_reqs,
  782. .main_clk = "uart2_fck",
  783. .prcm = {
  784. .omap2 = {
  785. .module_offs = CORE_MOD,
  786. .prcm_reg_id = 1,
  787. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  788. .idlest_reg_id = 1,
  789. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  790. },
  791. },
  792. .slaves = omap2430_uart2_slaves,
  793. .slaves_cnt = ARRAY_SIZE(omap2430_uart2_slaves),
  794. .class = &omap2_uart_class,
  795. };
  796. /* UART3 */
  797. static struct omap_hwmod_ocp_if *omap2430_uart3_slaves[] = {
  798. &omap2_l4_core__uart3,
  799. };
  800. static struct omap_hwmod omap2430_uart3_hwmod = {
  801. .name = "uart3",
  802. .mpu_irqs = omap2_uart3_mpu_irqs,
  803. .sdma_reqs = omap2_uart3_sdma_reqs,
  804. .main_clk = "uart3_fck",
  805. .prcm = {
  806. .omap2 = {
  807. .module_offs = CORE_MOD,
  808. .prcm_reg_id = 2,
  809. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  810. .idlest_reg_id = 2,
  811. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  812. },
  813. },
  814. .slaves = omap2430_uart3_slaves,
  815. .slaves_cnt = ARRAY_SIZE(omap2430_uart3_slaves),
  816. .class = &omap2_uart_class,
  817. };
  818. /* dss */
  819. /* dss master ports */
  820. static struct omap_hwmod_ocp_if *omap2430_dss_masters[] = {
  821. &omap2430_dss__l3,
  822. };
  823. /* l4_core -> dss */
  824. static struct omap_hwmod_ocp_if omap2430_l4_core__dss = {
  825. .master = &omap2430_l4_core_hwmod,
  826. .slave = &omap2430_dss_core_hwmod,
  827. .clk = "dss_ick",
  828. .addr = omap2_dss_addrs,
  829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  830. };
  831. /* dss slave ports */
  832. static struct omap_hwmod_ocp_if *omap2430_dss_slaves[] = {
  833. &omap2430_l4_core__dss,
  834. };
  835. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  836. /*
  837. * The DSS HW needs all DSS clocks enabled during reset. The dss_core
  838. * driver does not use these clocks.
  839. */
  840. { .role = "tv_clk", .clk = "dss_54m_fck" },
  841. { .role = "sys_clk", .clk = "dss2_fck" },
  842. };
  843. static struct omap_hwmod omap2430_dss_core_hwmod = {
  844. .name = "dss_core",
  845. .class = &omap2_dss_hwmod_class,
  846. .main_clk = "dss1_fck", /* instead of dss_fck */
  847. .sdma_reqs = omap2xxx_dss_sdma_chs,
  848. .prcm = {
  849. .omap2 = {
  850. .prcm_reg_id = 1,
  851. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  852. .module_offs = CORE_MOD,
  853. .idlest_reg_id = 1,
  854. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  855. },
  856. },
  857. .opt_clks = dss_opt_clks,
  858. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  859. .slaves = omap2430_dss_slaves,
  860. .slaves_cnt = ARRAY_SIZE(omap2430_dss_slaves),
  861. .masters = omap2430_dss_masters,
  862. .masters_cnt = ARRAY_SIZE(omap2430_dss_masters),
  863. .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  864. };
  865. /* l4_core -> dss_dispc */
  866. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = {
  867. .master = &omap2430_l4_core_hwmod,
  868. .slave = &omap2430_dss_dispc_hwmod,
  869. .clk = "dss_ick",
  870. .addr = omap2_dss_dispc_addrs,
  871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  872. };
  873. /* dss_dispc slave ports */
  874. static struct omap_hwmod_ocp_if *omap2430_dss_dispc_slaves[] = {
  875. &omap2430_l4_core__dss_dispc,
  876. };
  877. static struct omap_hwmod omap2430_dss_dispc_hwmod = {
  878. .name = "dss_dispc",
  879. .class = &omap2_dispc_hwmod_class,
  880. .mpu_irqs = omap2_dispc_irqs,
  881. .main_clk = "dss1_fck",
  882. .prcm = {
  883. .omap2 = {
  884. .prcm_reg_id = 1,
  885. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  886. .module_offs = CORE_MOD,
  887. .idlest_reg_id = 1,
  888. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  889. },
  890. },
  891. .slaves = omap2430_dss_dispc_slaves,
  892. .slaves_cnt = ARRAY_SIZE(omap2430_dss_dispc_slaves),
  893. .flags = HWMOD_NO_IDLEST,
  894. };
  895. /* l4_core -> dss_rfbi */
  896. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = {
  897. .master = &omap2430_l4_core_hwmod,
  898. .slave = &omap2430_dss_rfbi_hwmod,
  899. .clk = "dss_ick",
  900. .addr = omap2_dss_rfbi_addrs,
  901. .user = OCP_USER_MPU | OCP_USER_SDMA,
  902. };
  903. /* dss_rfbi slave ports */
  904. static struct omap_hwmod_ocp_if *omap2430_dss_rfbi_slaves[] = {
  905. &omap2430_l4_core__dss_rfbi,
  906. };
  907. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  908. { .role = "ick", .clk = "dss_ick" },
  909. };
  910. static struct omap_hwmod omap2430_dss_rfbi_hwmod = {
  911. .name = "dss_rfbi",
  912. .class = &omap2_rfbi_hwmod_class,
  913. .main_clk = "dss1_fck",
  914. .prcm = {
  915. .omap2 = {
  916. .prcm_reg_id = 1,
  917. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  918. .module_offs = CORE_MOD,
  919. },
  920. },
  921. .opt_clks = dss_rfbi_opt_clks,
  922. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  923. .slaves = omap2430_dss_rfbi_slaves,
  924. .slaves_cnt = ARRAY_SIZE(omap2430_dss_rfbi_slaves),
  925. .flags = HWMOD_NO_IDLEST,
  926. };
  927. /* l4_core -> dss_venc */
  928. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = {
  929. .master = &omap2430_l4_core_hwmod,
  930. .slave = &omap2430_dss_venc_hwmod,
  931. .clk = "dss_ick",
  932. .addr = omap2_dss_venc_addrs,
  933. .flags = OCPIF_SWSUP_IDLE,
  934. .user = OCP_USER_MPU | OCP_USER_SDMA,
  935. };
  936. /* dss_venc slave ports */
  937. static struct omap_hwmod_ocp_if *omap2430_dss_venc_slaves[] = {
  938. &omap2430_l4_core__dss_venc,
  939. };
  940. static struct omap_hwmod omap2430_dss_venc_hwmod = {
  941. .name = "dss_venc",
  942. .class = &omap2_venc_hwmod_class,
  943. .main_clk = "dss_54m_fck",
  944. .prcm = {
  945. .omap2 = {
  946. .prcm_reg_id = 1,
  947. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  948. .module_offs = CORE_MOD,
  949. },
  950. },
  951. .slaves = omap2430_dss_venc_slaves,
  952. .slaves_cnt = ARRAY_SIZE(omap2430_dss_venc_slaves),
  953. .flags = HWMOD_NO_IDLEST,
  954. };
  955. /* I2C common */
  956. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  957. .rev_offs = 0x00,
  958. .sysc_offs = 0x20,
  959. .syss_offs = 0x10,
  960. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  961. SYSS_HAS_RESET_STATUS),
  962. .sysc_fields = &omap_hwmod_sysc_type1,
  963. };
  964. static struct omap_hwmod_class i2c_class = {
  965. .name = "i2c",
  966. .sysc = &i2c_sysc,
  967. .rev = OMAP_I2C_IP_VERSION_1,
  968. .reset = &omap_i2c_reset,
  969. };
  970. static struct omap_i2c_dev_attr i2c_dev_attr = {
  971. .fifo_depth = 8, /* bytes */
  972. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  973. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  974. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  975. };
  976. /* I2C1 */
  977. static struct omap_hwmod_ocp_if *omap2430_i2c1_slaves[] = {
  978. &omap2430_l4_core__i2c1,
  979. };
  980. static struct omap_hwmod omap2430_i2c1_hwmod = {
  981. .name = "i2c1",
  982. .flags = HWMOD_16BIT_REG,
  983. .mpu_irqs = omap2_i2c1_mpu_irqs,
  984. .sdma_reqs = omap2_i2c1_sdma_reqs,
  985. .main_clk = "i2chs1_fck",
  986. .prcm = {
  987. .omap2 = {
  988. /*
  989. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  990. * I2CHS IP's do not follow the usual pattern.
  991. * prcm_reg_id alone cannot be used to program
  992. * the iclk and fclk. Needs to be handled using
  993. * additional flags when clk handling is moved
  994. * to hwmod framework.
  995. */
  996. .module_offs = CORE_MOD,
  997. .prcm_reg_id = 1,
  998. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  999. .idlest_reg_id = 1,
  1000. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  1001. },
  1002. },
  1003. .slaves = omap2430_i2c1_slaves,
  1004. .slaves_cnt = ARRAY_SIZE(omap2430_i2c1_slaves),
  1005. .class = &i2c_class,
  1006. .dev_attr = &i2c_dev_attr,
  1007. };
  1008. /* I2C2 */
  1009. static struct omap_hwmod_ocp_if *omap2430_i2c2_slaves[] = {
  1010. &omap2430_l4_core__i2c2,
  1011. };
  1012. static struct omap_hwmod omap2430_i2c2_hwmod = {
  1013. .name = "i2c2",
  1014. .flags = HWMOD_16BIT_REG,
  1015. .mpu_irqs = omap2_i2c2_mpu_irqs,
  1016. .sdma_reqs = omap2_i2c2_sdma_reqs,
  1017. .main_clk = "i2chs2_fck",
  1018. .prcm = {
  1019. .omap2 = {
  1020. .module_offs = CORE_MOD,
  1021. .prcm_reg_id = 1,
  1022. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1023. .idlest_reg_id = 1,
  1024. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  1025. },
  1026. },
  1027. .slaves = omap2430_i2c2_slaves,
  1028. .slaves_cnt = ARRAY_SIZE(omap2430_i2c2_slaves),
  1029. .class = &i2c_class,
  1030. .dev_attr = &i2c_dev_attr,
  1031. };
  1032. /* l4_wkup -> gpio1 */
  1033. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  1034. {
  1035. .pa_start = 0x4900C000,
  1036. .pa_end = 0x4900C1ff,
  1037. .flags = ADDR_TYPE_RT
  1038. },
  1039. { }
  1040. };
  1041. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  1042. .master = &omap2430_l4_wkup_hwmod,
  1043. .slave = &omap2430_gpio1_hwmod,
  1044. .clk = "gpios_ick",
  1045. .addr = omap2430_gpio1_addr_space,
  1046. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1047. };
  1048. /* l4_wkup -> gpio2 */
  1049. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  1050. {
  1051. .pa_start = 0x4900E000,
  1052. .pa_end = 0x4900E1ff,
  1053. .flags = ADDR_TYPE_RT
  1054. },
  1055. { }
  1056. };
  1057. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  1058. .master = &omap2430_l4_wkup_hwmod,
  1059. .slave = &omap2430_gpio2_hwmod,
  1060. .clk = "gpios_ick",
  1061. .addr = omap2430_gpio2_addr_space,
  1062. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1063. };
  1064. /* l4_wkup -> gpio3 */
  1065. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  1066. {
  1067. .pa_start = 0x49010000,
  1068. .pa_end = 0x490101ff,
  1069. .flags = ADDR_TYPE_RT
  1070. },
  1071. { }
  1072. };
  1073. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  1074. .master = &omap2430_l4_wkup_hwmod,
  1075. .slave = &omap2430_gpio3_hwmod,
  1076. .clk = "gpios_ick",
  1077. .addr = omap2430_gpio3_addr_space,
  1078. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1079. };
  1080. /* l4_wkup -> gpio4 */
  1081. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  1082. {
  1083. .pa_start = 0x49012000,
  1084. .pa_end = 0x490121ff,
  1085. .flags = ADDR_TYPE_RT
  1086. },
  1087. { }
  1088. };
  1089. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  1090. .master = &omap2430_l4_wkup_hwmod,
  1091. .slave = &omap2430_gpio4_hwmod,
  1092. .clk = "gpios_ick",
  1093. .addr = omap2430_gpio4_addr_space,
  1094. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1095. };
  1096. /* l4_core -> gpio5 */
  1097. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  1098. {
  1099. .pa_start = 0x480B6000,
  1100. .pa_end = 0x480B61ff,
  1101. .flags = ADDR_TYPE_RT
  1102. },
  1103. { }
  1104. };
  1105. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  1106. .master = &omap2430_l4_core_hwmod,
  1107. .slave = &omap2430_gpio5_hwmod,
  1108. .clk = "gpio5_ick",
  1109. .addr = omap2430_gpio5_addr_space,
  1110. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1111. };
  1112. /* gpio dev_attr */
  1113. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1114. .bank_width = 32,
  1115. .dbck_flag = false,
  1116. };
  1117. /* gpio1 */
  1118. static struct omap_hwmod_ocp_if *omap2430_gpio1_slaves[] = {
  1119. &omap2430_l4_wkup__gpio1,
  1120. };
  1121. static struct omap_hwmod omap2430_gpio1_hwmod = {
  1122. .name = "gpio1",
  1123. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1124. .mpu_irqs = omap2_gpio1_irqs,
  1125. .main_clk = "gpios_fck",
  1126. .prcm = {
  1127. .omap2 = {
  1128. .prcm_reg_id = 1,
  1129. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1130. .module_offs = WKUP_MOD,
  1131. .idlest_reg_id = 1,
  1132. .idlest_idle_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1133. },
  1134. },
  1135. .slaves = omap2430_gpio1_slaves,
  1136. .slaves_cnt = ARRAY_SIZE(omap2430_gpio1_slaves),
  1137. .class = &omap2xxx_gpio_hwmod_class,
  1138. .dev_attr = &gpio_dev_attr,
  1139. };
  1140. /* gpio2 */
  1141. static struct omap_hwmod_ocp_if *omap2430_gpio2_slaves[] = {
  1142. &omap2430_l4_wkup__gpio2,
  1143. };
  1144. static struct omap_hwmod omap2430_gpio2_hwmod = {
  1145. .name = "gpio2",
  1146. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1147. .mpu_irqs = omap2_gpio2_irqs,
  1148. .main_clk = "gpios_fck",
  1149. .prcm = {
  1150. .omap2 = {
  1151. .prcm_reg_id = 1,
  1152. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1153. .module_offs = WKUP_MOD,
  1154. .idlest_reg_id = 1,
  1155. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1156. },
  1157. },
  1158. .slaves = omap2430_gpio2_slaves,
  1159. .slaves_cnt = ARRAY_SIZE(omap2430_gpio2_slaves),
  1160. .class = &omap2xxx_gpio_hwmod_class,
  1161. .dev_attr = &gpio_dev_attr,
  1162. };
  1163. /* gpio3 */
  1164. static struct omap_hwmod_ocp_if *omap2430_gpio3_slaves[] = {
  1165. &omap2430_l4_wkup__gpio3,
  1166. };
  1167. static struct omap_hwmod omap2430_gpio3_hwmod = {
  1168. .name = "gpio3",
  1169. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1170. .mpu_irqs = omap2_gpio3_irqs,
  1171. .main_clk = "gpios_fck",
  1172. .prcm = {
  1173. .omap2 = {
  1174. .prcm_reg_id = 1,
  1175. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1176. .module_offs = WKUP_MOD,
  1177. .idlest_reg_id = 1,
  1178. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1179. },
  1180. },
  1181. .slaves = omap2430_gpio3_slaves,
  1182. .slaves_cnt = ARRAY_SIZE(omap2430_gpio3_slaves),
  1183. .class = &omap2xxx_gpio_hwmod_class,
  1184. .dev_attr = &gpio_dev_attr,
  1185. };
  1186. /* gpio4 */
  1187. static struct omap_hwmod_ocp_if *omap2430_gpio4_slaves[] = {
  1188. &omap2430_l4_wkup__gpio4,
  1189. };
  1190. static struct omap_hwmod omap2430_gpio4_hwmod = {
  1191. .name = "gpio4",
  1192. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1193. .mpu_irqs = omap2_gpio4_irqs,
  1194. .main_clk = "gpios_fck",
  1195. .prcm = {
  1196. .omap2 = {
  1197. .prcm_reg_id = 1,
  1198. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1199. .module_offs = WKUP_MOD,
  1200. .idlest_reg_id = 1,
  1201. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1202. },
  1203. },
  1204. .slaves = omap2430_gpio4_slaves,
  1205. .slaves_cnt = ARRAY_SIZE(omap2430_gpio4_slaves),
  1206. .class = &omap2xxx_gpio_hwmod_class,
  1207. .dev_attr = &gpio_dev_attr,
  1208. };
  1209. /* gpio5 */
  1210. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  1211. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  1212. { .irq = -1 }
  1213. };
  1214. static struct omap_hwmod_ocp_if *omap2430_gpio5_slaves[] = {
  1215. &omap2430_l4_core__gpio5,
  1216. };
  1217. static struct omap_hwmod omap2430_gpio5_hwmod = {
  1218. .name = "gpio5",
  1219. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1220. .mpu_irqs = omap243x_gpio5_irqs,
  1221. .main_clk = "gpio5_fck",
  1222. .prcm = {
  1223. .omap2 = {
  1224. .prcm_reg_id = 2,
  1225. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  1226. .module_offs = CORE_MOD,
  1227. .idlest_reg_id = 2,
  1228. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  1229. },
  1230. },
  1231. .slaves = omap2430_gpio5_slaves,
  1232. .slaves_cnt = ARRAY_SIZE(omap2430_gpio5_slaves),
  1233. .class = &omap2xxx_gpio_hwmod_class,
  1234. .dev_attr = &gpio_dev_attr,
  1235. };
  1236. /* dma attributes */
  1237. static struct omap_dma_dev_attr dma_dev_attr = {
  1238. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1239. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  1240. .lch_count = 32,
  1241. };
  1242. /* dma_system -> L3 */
  1243. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  1244. .master = &omap2430_dma_system_hwmod,
  1245. .slave = &omap2430_l3_main_hwmod,
  1246. .clk = "core_l3_ck",
  1247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1248. };
  1249. /* dma_system master ports */
  1250. static struct omap_hwmod_ocp_if *omap2430_dma_system_masters[] = {
  1251. &omap2430_dma_system__l3,
  1252. };
  1253. /* l4_core -> dma_system */
  1254. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  1255. .master = &omap2430_l4_core_hwmod,
  1256. .slave = &omap2430_dma_system_hwmod,
  1257. .clk = "sdma_ick",
  1258. .addr = omap2_dma_system_addrs,
  1259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1260. };
  1261. /* dma_system slave ports */
  1262. static struct omap_hwmod_ocp_if *omap2430_dma_system_slaves[] = {
  1263. &omap2430_l4_core__dma_system,
  1264. };
  1265. static struct omap_hwmod omap2430_dma_system_hwmod = {
  1266. .name = "dma",
  1267. .class = &omap2xxx_dma_hwmod_class,
  1268. .mpu_irqs = omap2_dma_system_irqs,
  1269. .main_clk = "core_l3_ck",
  1270. .slaves = omap2430_dma_system_slaves,
  1271. .slaves_cnt = ARRAY_SIZE(omap2430_dma_system_slaves),
  1272. .masters = omap2430_dma_system_masters,
  1273. .masters_cnt = ARRAY_SIZE(omap2430_dma_system_masters),
  1274. .dev_attr = &dma_dev_attr,
  1275. .flags = HWMOD_NO_IDLEST,
  1276. };
  1277. /* mailbox */
  1278. static struct omap_hwmod omap2430_mailbox_hwmod;
  1279. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  1280. { .irq = 26 },
  1281. { .irq = -1 }
  1282. };
  1283. /* l4_core -> mailbox */
  1284. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  1285. .master = &omap2430_l4_core_hwmod,
  1286. .slave = &omap2430_mailbox_hwmod,
  1287. .addr = omap2_mailbox_addrs,
  1288. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1289. };
  1290. /* mailbox slave ports */
  1291. static struct omap_hwmod_ocp_if *omap2430_mailbox_slaves[] = {
  1292. &omap2430_l4_core__mailbox,
  1293. };
  1294. static struct omap_hwmod omap2430_mailbox_hwmod = {
  1295. .name = "mailbox",
  1296. .class = &omap2xxx_mailbox_hwmod_class,
  1297. .mpu_irqs = omap2430_mailbox_irqs,
  1298. .main_clk = "mailboxes_ick",
  1299. .prcm = {
  1300. .omap2 = {
  1301. .prcm_reg_id = 1,
  1302. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1303. .module_offs = CORE_MOD,
  1304. .idlest_reg_id = 1,
  1305. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  1306. },
  1307. },
  1308. .slaves = omap2430_mailbox_slaves,
  1309. .slaves_cnt = ARRAY_SIZE(omap2430_mailbox_slaves),
  1310. };
  1311. /* mcspi1 */
  1312. static struct omap_hwmod_ocp_if *omap2430_mcspi1_slaves[] = {
  1313. &omap2430_l4_core__mcspi1,
  1314. };
  1315. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1316. .num_chipselect = 4,
  1317. };
  1318. static struct omap_hwmod omap2430_mcspi1_hwmod = {
  1319. .name = "mcspi1_hwmod",
  1320. .mpu_irqs = omap2_mcspi1_mpu_irqs,
  1321. .sdma_reqs = omap2_mcspi1_sdma_reqs,
  1322. .main_clk = "mcspi1_fck",
  1323. .prcm = {
  1324. .omap2 = {
  1325. .module_offs = CORE_MOD,
  1326. .prcm_reg_id = 1,
  1327. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1328. .idlest_reg_id = 1,
  1329. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  1330. },
  1331. },
  1332. .slaves = omap2430_mcspi1_slaves,
  1333. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi1_slaves),
  1334. .class = &omap2xxx_mcspi_class,
  1335. .dev_attr = &omap_mcspi1_dev_attr,
  1336. };
  1337. /* mcspi2 */
  1338. static struct omap_hwmod_ocp_if *omap2430_mcspi2_slaves[] = {
  1339. &omap2430_l4_core__mcspi2,
  1340. };
  1341. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1342. .num_chipselect = 2,
  1343. };
  1344. static struct omap_hwmod omap2430_mcspi2_hwmod = {
  1345. .name = "mcspi2_hwmod",
  1346. .mpu_irqs = omap2_mcspi2_mpu_irqs,
  1347. .sdma_reqs = omap2_mcspi2_sdma_reqs,
  1348. .main_clk = "mcspi2_fck",
  1349. .prcm = {
  1350. .omap2 = {
  1351. .module_offs = CORE_MOD,
  1352. .prcm_reg_id = 1,
  1353. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1354. .idlest_reg_id = 1,
  1355. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  1356. },
  1357. },
  1358. .slaves = omap2430_mcspi2_slaves,
  1359. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi2_slaves),
  1360. .class = &omap2xxx_mcspi_class,
  1361. .dev_attr = &omap_mcspi2_dev_attr,
  1362. };
  1363. /* mcspi3 */
  1364. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  1365. { .irq = 91 },
  1366. { .irq = -1 }
  1367. };
  1368. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  1369. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  1370. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  1371. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  1372. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  1373. { .dma_req = -1 }
  1374. };
  1375. static struct omap_hwmod_ocp_if *omap2430_mcspi3_slaves[] = {
  1376. &omap2430_l4_core__mcspi3,
  1377. };
  1378. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  1379. .num_chipselect = 2,
  1380. };
  1381. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  1382. .name = "mcspi3_hwmod",
  1383. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  1384. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  1385. .main_clk = "mcspi3_fck",
  1386. .prcm = {
  1387. .omap2 = {
  1388. .module_offs = CORE_MOD,
  1389. .prcm_reg_id = 2,
  1390. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1391. .idlest_reg_id = 2,
  1392. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  1393. },
  1394. },
  1395. .slaves = omap2430_mcspi3_slaves,
  1396. .slaves_cnt = ARRAY_SIZE(omap2430_mcspi3_slaves),
  1397. .class = &omap2xxx_mcspi_class,
  1398. .dev_attr = &omap_mcspi3_dev_attr,
  1399. };
  1400. /*
  1401. * usbhsotg
  1402. */
  1403. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  1404. .rev_offs = 0x0400,
  1405. .sysc_offs = 0x0404,
  1406. .syss_offs = 0x0408,
  1407. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  1408. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1409. SYSC_HAS_AUTOIDLE),
  1410. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1411. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1412. .sysc_fields = &omap_hwmod_sysc_type1,
  1413. };
  1414. static struct omap_hwmod_class usbotg_class = {
  1415. .name = "usbotg",
  1416. .sysc = &omap2430_usbhsotg_sysc,
  1417. };
  1418. /* usb_otg_hs */
  1419. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  1420. { .name = "mc", .irq = 92 },
  1421. { .name = "dma", .irq = 93 },
  1422. { .irq = -1 }
  1423. };
  1424. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  1425. .name = "usb_otg_hs",
  1426. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  1427. .main_clk = "usbhs_ick",
  1428. .prcm = {
  1429. .omap2 = {
  1430. .prcm_reg_id = 1,
  1431. .module_bit = OMAP2430_EN_USBHS_MASK,
  1432. .module_offs = CORE_MOD,
  1433. .idlest_reg_id = 1,
  1434. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  1435. },
  1436. },
  1437. .masters = omap2430_usbhsotg_masters,
  1438. .masters_cnt = ARRAY_SIZE(omap2430_usbhsotg_masters),
  1439. .slaves = omap2430_usbhsotg_slaves,
  1440. .slaves_cnt = ARRAY_SIZE(omap2430_usbhsotg_slaves),
  1441. .class = &usbotg_class,
  1442. /*
  1443. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  1444. * broken when autoidle is enabled
  1445. * workaround is to disable the autoidle bit at module level.
  1446. */
  1447. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  1448. | HWMOD_SWSUP_MSTANDBY,
  1449. };
  1450. /*
  1451. * 'mcbsp' class
  1452. * multi channel buffered serial port controller
  1453. */
  1454. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  1455. .rev_offs = 0x007C,
  1456. .sysc_offs = 0x008C,
  1457. .sysc_flags = (SYSC_HAS_SOFTRESET),
  1458. .sysc_fields = &omap_hwmod_sysc_type1,
  1459. };
  1460. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  1461. .name = "mcbsp",
  1462. .sysc = &omap2430_mcbsp_sysc,
  1463. .rev = MCBSP_CONFIG_TYPE2,
  1464. };
  1465. /* mcbsp1 */
  1466. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  1467. { .name = "tx", .irq = 59 },
  1468. { .name = "rx", .irq = 60 },
  1469. { .name = "ovr", .irq = 61 },
  1470. { .name = "common", .irq = 64 },
  1471. { .irq = -1 }
  1472. };
  1473. /* l4_core -> mcbsp1 */
  1474. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  1475. .master = &omap2430_l4_core_hwmod,
  1476. .slave = &omap2430_mcbsp1_hwmod,
  1477. .clk = "mcbsp1_ick",
  1478. .addr = omap2_mcbsp1_addrs,
  1479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1480. };
  1481. /* mcbsp1 slave ports */
  1482. static struct omap_hwmod_ocp_if *omap2430_mcbsp1_slaves[] = {
  1483. &omap2430_l4_core__mcbsp1,
  1484. };
  1485. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  1486. .name = "mcbsp1",
  1487. .class = &omap2430_mcbsp_hwmod_class,
  1488. .mpu_irqs = omap2430_mcbsp1_irqs,
  1489. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  1490. .main_clk = "mcbsp1_fck",
  1491. .prcm = {
  1492. .omap2 = {
  1493. .prcm_reg_id = 1,
  1494. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1495. .module_offs = CORE_MOD,
  1496. .idlest_reg_id = 1,
  1497. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  1498. },
  1499. },
  1500. .slaves = omap2430_mcbsp1_slaves,
  1501. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp1_slaves),
  1502. };
  1503. /* mcbsp2 */
  1504. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  1505. { .name = "tx", .irq = 62 },
  1506. { .name = "rx", .irq = 63 },
  1507. { .name = "common", .irq = 16 },
  1508. { .irq = -1 }
  1509. };
  1510. /* l4_core -> mcbsp2 */
  1511. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  1512. .master = &omap2430_l4_core_hwmod,
  1513. .slave = &omap2430_mcbsp2_hwmod,
  1514. .clk = "mcbsp2_ick",
  1515. .addr = omap2xxx_mcbsp2_addrs,
  1516. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1517. };
  1518. /* mcbsp2 slave ports */
  1519. static struct omap_hwmod_ocp_if *omap2430_mcbsp2_slaves[] = {
  1520. &omap2430_l4_core__mcbsp2,
  1521. };
  1522. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  1523. .name = "mcbsp2",
  1524. .class = &omap2430_mcbsp_hwmod_class,
  1525. .mpu_irqs = omap2430_mcbsp2_irqs,
  1526. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  1527. .main_clk = "mcbsp2_fck",
  1528. .prcm = {
  1529. .omap2 = {
  1530. .prcm_reg_id = 1,
  1531. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1532. .module_offs = CORE_MOD,
  1533. .idlest_reg_id = 1,
  1534. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  1535. },
  1536. },
  1537. .slaves = omap2430_mcbsp2_slaves,
  1538. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp2_slaves),
  1539. };
  1540. /* mcbsp3 */
  1541. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  1542. { .name = "tx", .irq = 89 },
  1543. { .name = "rx", .irq = 90 },
  1544. { .name = "common", .irq = 17 },
  1545. { .irq = -1 }
  1546. };
  1547. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  1548. {
  1549. .name = "mpu",
  1550. .pa_start = 0x4808C000,
  1551. .pa_end = 0x4808C0ff,
  1552. .flags = ADDR_TYPE_RT
  1553. },
  1554. { }
  1555. };
  1556. /* l4_core -> mcbsp3 */
  1557. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  1558. .master = &omap2430_l4_core_hwmod,
  1559. .slave = &omap2430_mcbsp3_hwmod,
  1560. .clk = "mcbsp3_ick",
  1561. .addr = omap2430_mcbsp3_addrs,
  1562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1563. };
  1564. /* mcbsp3 slave ports */
  1565. static struct omap_hwmod_ocp_if *omap2430_mcbsp3_slaves[] = {
  1566. &omap2430_l4_core__mcbsp3,
  1567. };
  1568. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  1569. .name = "mcbsp3",
  1570. .class = &omap2430_mcbsp_hwmod_class,
  1571. .mpu_irqs = omap2430_mcbsp3_irqs,
  1572. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  1573. .main_clk = "mcbsp3_fck",
  1574. .prcm = {
  1575. .omap2 = {
  1576. .prcm_reg_id = 1,
  1577. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1578. .module_offs = CORE_MOD,
  1579. .idlest_reg_id = 2,
  1580. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  1581. },
  1582. },
  1583. .slaves = omap2430_mcbsp3_slaves,
  1584. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp3_slaves),
  1585. };
  1586. /* mcbsp4 */
  1587. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  1588. { .name = "tx", .irq = 54 },
  1589. { .name = "rx", .irq = 55 },
  1590. { .name = "common", .irq = 18 },
  1591. { .irq = -1 }
  1592. };
  1593. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  1594. { .name = "rx", .dma_req = 20 },
  1595. { .name = "tx", .dma_req = 19 },
  1596. { .dma_req = -1 }
  1597. };
  1598. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  1599. {
  1600. .name = "mpu",
  1601. .pa_start = 0x4808E000,
  1602. .pa_end = 0x4808E0ff,
  1603. .flags = ADDR_TYPE_RT
  1604. },
  1605. { }
  1606. };
  1607. /* l4_core -> mcbsp4 */
  1608. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  1609. .master = &omap2430_l4_core_hwmod,
  1610. .slave = &omap2430_mcbsp4_hwmod,
  1611. .clk = "mcbsp4_ick",
  1612. .addr = omap2430_mcbsp4_addrs,
  1613. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1614. };
  1615. /* mcbsp4 slave ports */
  1616. static struct omap_hwmod_ocp_if *omap2430_mcbsp4_slaves[] = {
  1617. &omap2430_l4_core__mcbsp4,
  1618. };
  1619. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  1620. .name = "mcbsp4",
  1621. .class = &omap2430_mcbsp_hwmod_class,
  1622. .mpu_irqs = omap2430_mcbsp4_irqs,
  1623. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  1624. .main_clk = "mcbsp4_fck",
  1625. .prcm = {
  1626. .omap2 = {
  1627. .prcm_reg_id = 1,
  1628. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1629. .module_offs = CORE_MOD,
  1630. .idlest_reg_id = 2,
  1631. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  1632. },
  1633. },
  1634. .slaves = omap2430_mcbsp4_slaves,
  1635. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp4_slaves),
  1636. };
  1637. /* mcbsp5 */
  1638. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  1639. { .name = "tx", .irq = 81 },
  1640. { .name = "rx", .irq = 82 },
  1641. { .name = "common", .irq = 19 },
  1642. { .irq = -1 }
  1643. };
  1644. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  1645. { .name = "rx", .dma_req = 22 },
  1646. { .name = "tx", .dma_req = 21 },
  1647. { .dma_req = -1 }
  1648. };
  1649. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  1650. {
  1651. .name = "mpu",
  1652. .pa_start = 0x48096000,
  1653. .pa_end = 0x480960ff,
  1654. .flags = ADDR_TYPE_RT
  1655. },
  1656. { }
  1657. };
  1658. /* l4_core -> mcbsp5 */
  1659. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  1660. .master = &omap2430_l4_core_hwmod,
  1661. .slave = &omap2430_mcbsp5_hwmod,
  1662. .clk = "mcbsp5_ick",
  1663. .addr = omap2430_mcbsp5_addrs,
  1664. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1665. };
  1666. /* mcbsp5 slave ports */
  1667. static struct omap_hwmod_ocp_if *omap2430_mcbsp5_slaves[] = {
  1668. &omap2430_l4_core__mcbsp5,
  1669. };
  1670. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  1671. .name = "mcbsp5",
  1672. .class = &omap2430_mcbsp_hwmod_class,
  1673. .mpu_irqs = omap2430_mcbsp5_irqs,
  1674. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  1675. .main_clk = "mcbsp5_fck",
  1676. .prcm = {
  1677. .omap2 = {
  1678. .prcm_reg_id = 1,
  1679. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1680. .module_offs = CORE_MOD,
  1681. .idlest_reg_id = 2,
  1682. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  1683. },
  1684. },
  1685. .slaves = omap2430_mcbsp5_slaves,
  1686. .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp5_slaves),
  1687. };
  1688. /* MMC/SD/SDIO common */
  1689. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  1690. .rev_offs = 0x1fc,
  1691. .sysc_offs = 0x10,
  1692. .syss_offs = 0x14,
  1693. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1694. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1695. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1696. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1697. .sysc_fields = &omap_hwmod_sysc_type1,
  1698. };
  1699. static struct omap_hwmod_class omap2430_mmc_class = {
  1700. .name = "mmc",
  1701. .sysc = &omap2430_mmc_sysc,
  1702. };
  1703. /* MMC/SD/SDIO1 */
  1704. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  1705. { .irq = 83 },
  1706. { .irq = -1 }
  1707. };
  1708. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  1709. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  1710. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  1711. { .dma_req = -1 }
  1712. };
  1713. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  1714. { .role = "dbck", .clk = "mmchsdb1_fck" },
  1715. };
  1716. static struct omap_hwmod_ocp_if *omap2430_mmc1_slaves[] = {
  1717. &omap2430_l4_core__mmc1,
  1718. };
  1719. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1720. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1721. };
  1722. static struct omap_hwmod omap2430_mmc1_hwmod = {
  1723. .name = "mmc1",
  1724. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1725. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  1726. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  1727. .opt_clks = omap2430_mmc1_opt_clks,
  1728. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  1729. .main_clk = "mmchs1_fck",
  1730. .prcm = {
  1731. .omap2 = {
  1732. .module_offs = CORE_MOD,
  1733. .prcm_reg_id = 2,
  1734. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1735. .idlest_reg_id = 2,
  1736. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  1737. },
  1738. },
  1739. .dev_attr = &mmc1_dev_attr,
  1740. .slaves = omap2430_mmc1_slaves,
  1741. .slaves_cnt = ARRAY_SIZE(omap2430_mmc1_slaves),
  1742. .class = &omap2430_mmc_class,
  1743. };
  1744. /* MMC/SD/SDIO2 */
  1745. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  1746. { .irq = 86 },
  1747. { .irq = -1 }
  1748. };
  1749. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  1750. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  1751. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  1752. { .dma_req = -1 }
  1753. };
  1754. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  1755. { .role = "dbck", .clk = "mmchsdb2_fck" },
  1756. };
  1757. static struct omap_hwmod_ocp_if *omap2430_mmc2_slaves[] = {
  1758. &omap2430_l4_core__mmc2,
  1759. };
  1760. static struct omap_hwmod omap2430_mmc2_hwmod = {
  1761. .name = "mmc2",
  1762. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1763. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  1764. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  1765. .opt_clks = omap2430_mmc2_opt_clks,
  1766. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  1767. .main_clk = "mmchs2_fck",
  1768. .prcm = {
  1769. .omap2 = {
  1770. .module_offs = CORE_MOD,
  1771. .prcm_reg_id = 2,
  1772. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1773. .idlest_reg_id = 2,
  1774. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  1775. },
  1776. },
  1777. .slaves = omap2430_mmc2_slaves,
  1778. .slaves_cnt = ARRAY_SIZE(omap2430_mmc2_slaves),
  1779. .class = &omap2430_mmc_class,
  1780. };
  1781. static __initdata struct omap_hwmod *omap2430_hwmods[] = {
  1782. &omap2430_l3_main_hwmod,
  1783. &omap2430_l4_core_hwmod,
  1784. &omap2430_l4_wkup_hwmod,
  1785. &omap2430_mpu_hwmod,
  1786. &omap2430_iva_hwmod,
  1787. &omap2430_timer1_hwmod,
  1788. &omap2430_timer2_hwmod,
  1789. &omap2430_timer3_hwmod,
  1790. &omap2430_timer4_hwmod,
  1791. &omap2430_timer5_hwmod,
  1792. &omap2430_timer6_hwmod,
  1793. &omap2430_timer7_hwmod,
  1794. &omap2430_timer8_hwmod,
  1795. &omap2430_timer9_hwmod,
  1796. &omap2430_timer10_hwmod,
  1797. &omap2430_timer11_hwmod,
  1798. &omap2430_timer12_hwmod,
  1799. &omap2430_wd_timer2_hwmod,
  1800. &omap2430_uart1_hwmod,
  1801. &omap2430_uart2_hwmod,
  1802. &omap2430_uart3_hwmod,
  1803. /* dss class */
  1804. &omap2430_dss_core_hwmod,
  1805. &omap2430_dss_dispc_hwmod,
  1806. &omap2430_dss_rfbi_hwmod,
  1807. &omap2430_dss_venc_hwmod,
  1808. /* i2c class */
  1809. &omap2430_i2c1_hwmod,
  1810. &omap2430_i2c2_hwmod,
  1811. &omap2430_mmc1_hwmod,
  1812. &omap2430_mmc2_hwmod,
  1813. /* gpio class */
  1814. &omap2430_gpio1_hwmod,
  1815. &omap2430_gpio2_hwmod,
  1816. &omap2430_gpio3_hwmod,
  1817. &omap2430_gpio4_hwmod,
  1818. &omap2430_gpio5_hwmod,
  1819. /* dma_system class*/
  1820. &omap2430_dma_system_hwmod,
  1821. /* mcbsp class */
  1822. &omap2430_mcbsp1_hwmod,
  1823. &omap2430_mcbsp2_hwmod,
  1824. &omap2430_mcbsp3_hwmod,
  1825. &omap2430_mcbsp4_hwmod,
  1826. &omap2430_mcbsp5_hwmod,
  1827. /* mailbox class */
  1828. &omap2430_mailbox_hwmod,
  1829. /* mcspi class */
  1830. &omap2430_mcspi1_hwmod,
  1831. &omap2430_mcspi2_hwmod,
  1832. &omap2430_mcspi3_hwmod,
  1833. /* usbotg class*/
  1834. &omap2430_usbhsotg_hwmod,
  1835. NULL,
  1836. };
  1837. int __init omap2430_hwmod_init(void)
  1838. {
  1839. return omap_hwmod_register(omap2430_hwmods);
  1840. }