mv_94xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * Marvell 88SE94xx hardware specific
  3. *
  4. * Copyright 2007 Red Hat, Inc.
  5. * Copyright 2008 Marvell. <kewei@marvell.com>
  6. * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
  7. *
  8. * This file is licensed under GPLv2.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; version 2 of the
  13. * License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  23. * USA
  24. */
  25. #include "mv_sas.h"
  26. #include "mv_94xx.h"
  27. #include "mv_chips.h"
  28. static void mvs_94xx_detect_porttype(struct mvs_info *mvi, int i)
  29. {
  30. u32 reg;
  31. struct mvs_phy *phy = &mvi->phy[i];
  32. u32 phy_status;
  33. mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE3);
  34. reg = mvs_read_port_vsr_data(mvi, i);
  35. phy_status = ((reg & 0x3f0000) >> 16) & 0xff;
  36. phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
  37. switch (phy_status) {
  38. case 0x10:
  39. phy->phy_type |= PORT_TYPE_SAS;
  40. break;
  41. case 0x1d:
  42. default:
  43. phy->phy_type |= PORT_TYPE_SATA;
  44. break;
  45. }
  46. }
  47. void set_phy_tuning(struct mvs_info *mvi, int phy_id,
  48. struct phy_tuning phy_tuning)
  49. {
  50. u32 tmp, setting_0 = 0, setting_1 = 0;
  51. u8 i;
  52. /* Remap information for B0 chip:
  53. *
  54. * R0Ch -> R118h[15:0] (Adapted DFE F3 - F5 coefficient)
  55. * R0Dh -> R118h[31:16] (Generation 1 Setting 0)
  56. * R0Eh -> R11Ch[15:0] (Generation 1 Setting 1)
  57. * R0Fh -> R11Ch[31:16] (Generation 2 Setting 0)
  58. * R10h -> R120h[15:0] (Generation 2 Setting 1)
  59. * R11h -> R120h[31:16] (Generation 3 Setting 0)
  60. * R12h -> R124h[15:0] (Generation 3 Setting 1)
  61. * R13h -> R124h[31:16] (Generation 4 Setting 0 (Reserved))
  62. */
  63. /* A0 has a different set of registers */
  64. if (mvi->pdev->revision == VANIR_A0_REV)
  65. return;
  66. for (i = 0; i < 3; i++) {
  67. /* loop 3 times, set Gen 1, Gen 2, Gen 3 */
  68. switch (i) {
  69. case 0:
  70. setting_0 = GENERATION_1_SETTING;
  71. setting_1 = GENERATION_1_2_SETTING;
  72. break;
  73. case 1:
  74. setting_0 = GENERATION_1_2_SETTING;
  75. setting_1 = GENERATION_2_3_SETTING;
  76. break;
  77. case 2:
  78. setting_0 = GENERATION_2_3_SETTING;
  79. setting_1 = GENERATION_3_4_SETTING;
  80. break;
  81. }
  82. /* Set:
  83. *
  84. * Transmitter Emphasis Enable
  85. * Transmitter Emphasis Amplitude
  86. * Transmitter Amplitude
  87. */
  88. mvs_write_port_vsr_addr(mvi, phy_id, setting_0);
  89. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  90. tmp &= ~(0xFBE << 16);
  91. tmp |= (((phy_tuning.trans_emp_en << 11) |
  92. (phy_tuning.trans_emp_amp << 7) |
  93. (phy_tuning.trans_amp << 1)) << 16);
  94. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  95. /* Set Transmitter Amplitude Adjust */
  96. mvs_write_port_vsr_addr(mvi, phy_id, setting_1);
  97. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  98. tmp &= ~(0xC000);
  99. tmp |= (phy_tuning.trans_amp_adj << 14);
  100. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  101. }
  102. }
  103. void set_phy_ffe_tuning(struct mvs_info *mvi, int phy_id,
  104. struct ffe_control ffe)
  105. {
  106. u32 tmp;
  107. /* Don't run this if A0/B0 */
  108. if ((mvi->pdev->revision == VANIR_A0_REV)
  109. || (mvi->pdev->revision == VANIR_B0_REV))
  110. return;
  111. /* FFE Resistor and Capacitor */
  112. /* R10Ch DFE Resolution Control/Squelch and FFE Setting
  113. *
  114. * FFE_FORCE [7]
  115. * FFE_RES_SEL [6:4]
  116. * FFE_CAP_SEL [3:0]
  117. */
  118. mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_FFE_CONTROL);
  119. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  120. tmp &= ~0xFF;
  121. /* Read from HBA_Info_Page */
  122. tmp |= ((0x1 << 7) |
  123. (ffe.ffe_rss_sel << 4) |
  124. (ffe.ffe_cap_sel << 0));
  125. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  126. /* R064h PHY Mode Register 1
  127. *
  128. * DFE_DIS 18
  129. */
  130. mvs_write_port_vsr_addr(mvi, phy_id, VSR_REF_CLOCK_CRTL);
  131. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  132. tmp &= ~0x40001;
  133. /* Hard coding */
  134. /* No defines in HBA_Info_Page */
  135. tmp |= (0 << 18);
  136. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  137. /* R110h DFE F0-F1 Coefficient Control/DFE Update Control
  138. *
  139. * DFE_UPDATE_EN [11:6]
  140. * DFE_FX_FORCE [5:0]
  141. */
  142. mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_DFE_UPDATE_CRTL);
  143. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  144. tmp &= ~0xFFF;
  145. /* Hard coding */
  146. /* No defines in HBA_Info_Page */
  147. tmp |= ((0x3F << 6) | (0x0 << 0));
  148. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  149. /* R1A0h Interface and Digital Reference Clock Control/Reserved_50h
  150. *
  151. * FFE_TRAIN_EN 3
  152. */
  153. mvs_write_port_vsr_addr(mvi, phy_id, VSR_REF_CLOCK_CRTL);
  154. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  155. tmp &= ~0x8;
  156. /* Hard coding */
  157. /* No defines in HBA_Info_Page */
  158. tmp |= (0 << 3);
  159. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  160. }
  161. /*Notice: this function must be called when phy is disabled*/
  162. void set_phy_rate(struct mvs_info *mvi, int phy_id, u8 rate)
  163. {
  164. union reg_phy_cfg phy_cfg, phy_cfg_tmp;
  165. mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
  166. phy_cfg_tmp.v = mvs_read_port_vsr_data(mvi, phy_id);
  167. phy_cfg.v = 0;
  168. phy_cfg.u.disable_phy = phy_cfg_tmp.u.disable_phy;
  169. phy_cfg.u.sas_support = 1;
  170. phy_cfg.u.sata_support = 1;
  171. phy_cfg.u.sata_host_mode = 1;
  172. switch (rate) {
  173. case 0x0:
  174. /* support 1.5 Gbps */
  175. phy_cfg.u.speed_support = 1;
  176. phy_cfg.u.snw_3_support = 0;
  177. phy_cfg.u.tx_lnk_parity = 1;
  178. phy_cfg.u.tx_spt_phs_lnk_rate = 0x30;
  179. break;
  180. case 0x1:
  181. /* support 1.5, 3.0 Gbps */
  182. phy_cfg.u.speed_support = 3;
  183. phy_cfg.u.tx_spt_phs_lnk_rate = 0x3c;
  184. phy_cfg.u.tx_lgcl_lnk_rate = 0x08;
  185. break;
  186. case 0x2:
  187. default:
  188. /* support 1.5, 3.0, 6.0 Gbps */
  189. phy_cfg.u.speed_support = 7;
  190. phy_cfg.u.snw_3_support = 1;
  191. phy_cfg.u.tx_lnk_parity = 1;
  192. phy_cfg.u.tx_spt_phs_lnk_rate = 0x3f;
  193. phy_cfg.u.tx_lgcl_lnk_rate = 0x09;
  194. break;
  195. }
  196. mvs_write_port_vsr_data(mvi, phy_id, phy_cfg.v);
  197. }
  198. static void __devinit
  199. mvs_94xx_config_reg_from_hba(struct mvs_info *mvi, int phy_id)
  200. {
  201. u32 temp;
  202. temp = (u32)(*(u32 *)&mvi->hba_info_param.phy_tuning[phy_id]);
  203. if (temp == 0xFFFFFFFFL) {
  204. mvi->hba_info_param.phy_tuning[phy_id].trans_emp_amp = 0x6;
  205. mvi->hba_info_param.phy_tuning[phy_id].trans_amp = 0x1A;
  206. mvi->hba_info_param.phy_tuning[phy_id].trans_amp_adj = 0x3;
  207. }
  208. temp = (u8)(*(u8 *)&mvi->hba_info_param.ffe_ctl[phy_id]);
  209. if (temp == 0xFFL) {
  210. switch (mvi->pdev->revision) {
  211. case VANIR_A0_REV:
  212. case VANIR_B0_REV:
  213. mvi->hba_info_param.ffe_ctl[phy_id].ffe_rss_sel = 0x7;
  214. mvi->hba_info_param.ffe_ctl[phy_id].ffe_cap_sel = 0x7;
  215. break;
  216. case VANIR_C0_REV:
  217. case VANIR_C1_REV:
  218. case VANIR_C2_REV:
  219. default:
  220. mvi->hba_info_param.ffe_ctl[phy_id].ffe_rss_sel = 0x7;
  221. mvi->hba_info_param.ffe_ctl[phy_id].ffe_cap_sel = 0xC;
  222. break;
  223. }
  224. }
  225. temp = (u8)(*(u8 *)&mvi->hba_info_param.phy_rate[phy_id]);
  226. if (temp == 0xFFL)
  227. /*set default phy_rate = 6Gbps*/
  228. mvi->hba_info_param.phy_rate[phy_id] = 0x2;
  229. set_phy_tuning(mvi, phy_id,
  230. mvi->hba_info_param.phy_tuning[phy_id]);
  231. set_phy_ffe_tuning(mvi, phy_id,
  232. mvi->hba_info_param.ffe_ctl[phy_id]);
  233. set_phy_rate(mvi, phy_id,
  234. mvi->hba_info_param.phy_rate[phy_id]);
  235. }
  236. static void __devinit mvs_94xx_enable_xmt(struct mvs_info *mvi, int phy_id)
  237. {
  238. void __iomem *regs = mvi->regs;
  239. u32 tmp;
  240. tmp = mr32(MVS_PCS);
  241. tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT2);
  242. mw32(MVS_PCS, tmp);
  243. }
  244. static void mvs_94xx_phy_reset(struct mvs_info *mvi, u32 phy_id, int hard)
  245. {
  246. u32 tmp;
  247. tmp = mvs_read_port_irq_stat(mvi, phy_id);
  248. tmp &= ~PHYEV_RDY_CH;
  249. mvs_write_port_irq_stat(mvi, phy_id, tmp);
  250. if (hard) {
  251. tmp = mvs_read_phy_ctl(mvi, phy_id);
  252. tmp |= PHY_RST_HARD;
  253. mvs_write_phy_ctl(mvi, phy_id, tmp);
  254. do {
  255. tmp = mvs_read_phy_ctl(mvi, phy_id);
  256. } while (tmp & PHY_RST_HARD);
  257. } else {
  258. mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_STAT);
  259. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  260. tmp |= PHY_RST;
  261. mvs_write_port_vsr_data(mvi, phy_id, tmp);
  262. }
  263. }
  264. static void mvs_94xx_phy_disable(struct mvs_info *mvi, u32 phy_id)
  265. {
  266. u32 tmp;
  267. mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
  268. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  269. mvs_write_port_vsr_data(mvi, phy_id, tmp | 0x00800000);
  270. }
  271. static void mvs_94xx_phy_enable(struct mvs_info *mvi, u32 phy_id)
  272. {
  273. u32 tmp;
  274. u8 revision = 0;
  275. revision = mvi->pdev->revision;
  276. if (revision == VANIR_A0_REV) {
  277. mvs_write_port_vsr_addr(mvi, phy_id, CMD_HOST_RD_DATA);
  278. mvs_write_port_vsr_data(mvi, phy_id, 0x8300ffc1);
  279. }
  280. if (revision == VANIR_B0_REV) {
  281. mvs_write_port_vsr_addr(mvi, phy_id, CMD_APP_MEM_CTL);
  282. mvs_write_port_vsr_data(mvi, phy_id, 0x08001006);
  283. mvs_write_port_vsr_addr(mvi, phy_id, CMD_HOST_RD_DATA);
  284. mvs_write_port_vsr_data(mvi, phy_id, 0x0000705f);
  285. }
  286. mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
  287. tmp = mvs_read_port_vsr_data(mvi, phy_id);
  288. tmp |= bit(0);
  289. mvs_write_port_vsr_data(mvi, phy_id, tmp & 0xfd7fffff);
  290. }
  291. static int __devinit mvs_94xx_init(struct mvs_info *mvi)
  292. {
  293. void __iomem *regs = mvi->regs;
  294. int i;
  295. u32 tmp, cctl;
  296. u8 revision;
  297. revision = mvi->pdev->revision;
  298. mvs_show_pcie_usage(mvi);
  299. if (mvi->flags & MVF_FLAG_SOC) {
  300. tmp = mr32(MVS_PHY_CTL);
  301. tmp &= ~PCTL_PWR_OFF;
  302. tmp |= PCTL_PHY_DSBL;
  303. mw32(MVS_PHY_CTL, tmp);
  304. }
  305. /* Init Chip */
  306. /* make sure RST is set; HBA_RST /should/ have done that for us */
  307. cctl = mr32(MVS_CTL) & 0xFFFF;
  308. if (cctl & CCTL_RST)
  309. cctl &= ~CCTL_RST;
  310. else
  311. mw32_f(MVS_CTL, cctl | CCTL_RST);
  312. if (mvi->flags & MVF_FLAG_SOC) {
  313. tmp = mr32(MVS_PHY_CTL);
  314. tmp &= ~PCTL_PWR_OFF;
  315. tmp |= PCTL_COM_ON;
  316. tmp &= ~PCTL_PHY_DSBL;
  317. tmp |= PCTL_LINK_RST;
  318. mw32(MVS_PHY_CTL, tmp);
  319. msleep(100);
  320. tmp &= ~PCTL_LINK_RST;
  321. mw32(MVS_PHY_CTL, tmp);
  322. msleep(100);
  323. }
  324. /* disable Multiplexing, enable phy implemented */
  325. mw32(MVS_PORTS_IMP, 0xFF);
  326. if (revision == VANIR_A0_REV) {
  327. mw32(MVS_PA_VSR_ADDR, CMD_CMWK_OOB_DET);
  328. mw32(MVS_PA_VSR_PORT, 0x00018080);
  329. }
  330. mw32(MVS_PA_VSR_ADDR, VSR_PHY_MODE2);
  331. if (revision == VANIR_A0_REV || revision == VANIR_B0_REV)
  332. /* set 6G/3G/1.5G, multiplexing, without SSC */
  333. mw32(MVS_PA_VSR_PORT, 0x0084d4fe);
  334. else
  335. /* set 6G/3G/1.5G, multiplexing, with and without SSC */
  336. mw32(MVS_PA_VSR_PORT, 0x0084fffe);
  337. if (revision == VANIR_B0_REV) {
  338. mw32(MVS_PA_VSR_ADDR, CMD_APP_MEM_CTL);
  339. mw32(MVS_PA_VSR_PORT, 0x08001006);
  340. mw32(MVS_PA_VSR_ADDR, CMD_HOST_RD_DATA);
  341. mw32(MVS_PA_VSR_PORT, 0x0000705f);
  342. }
  343. /* reset control */
  344. mw32(MVS_PCS, 0); /* MVS_PCS */
  345. mw32(MVS_STP_REG_SET_0, 0);
  346. mw32(MVS_STP_REG_SET_1, 0);
  347. /* init phys */
  348. mvs_phy_hacks(mvi);
  349. /* set LED blink when IO*/
  350. mw32(MVS_PA_VSR_ADDR, 0x00000030);
  351. tmp = mr32(MVS_PA_VSR_PORT);
  352. tmp &= 0xFFFF00FF;
  353. tmp |= 0x00003300;
  354. mw32(MVS_PA_VSR_PORT, tmp);
  355. mw32(MVS_CMD_LIST_LO, mvi->slot_dma);
  356. mw32(MVS_CMD_LIST_HI, (mvi->slot_dma >> 16) >> 16);
  357. mw32(MVS_RX_FIS_LO, mvi->rx_fis_dma);
  358. mw32(MVS_RX_FIS_HI, (mvi->rx_fis_dma >> 16) >> 16);
  359. mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ);
  360. mw32(MVS_TX_LO, mvi->tx_dma);
  361. mw32(MVS_TX_HI, (mvi->tx_dma >> 16) >> 16);
  362. mw32(MVS_RX_CFG, MVS_RX_RING_SZ);
  363. mw32(MVS_RX_LO, mvi->rx_dma);
  364. mw32(MVS_RX_HI, (mvi->rx_dma >> 16) >> 16);
  365. for (i = 0; i < mvi->chip->n_phy; i++) {
  366. mvs_94xx_phy_disable(mvi, i);
  367. /* set phy local SAS address */
  368. mvs_set_sas_addr(mvi, i, CONFIG_ID_FRAME3, CONFIG_ID_FRAME4,
  369. (mvi->phy[i].dev_sas_addr));
  370. mvs_94xx_enable_xmt(mvi, i);
  371. mvs_94xx_config_reg_from_hba(mvi, i);
  372. mvs_94xx_phy_enable(mvi, i);
  373. mvs_94xx_phy_reset(mvi, i, 1);
  374. msleep(500);
  375. mvs_94xx_detect_porttype(mvi, i);
  376. }
  377. if (mvi->flags & MVF_FLAG_SOC) {
  378. /* set select registers */
  379. writel(0x0E008000, regs + 0x000);
  380. writel(0x59000008, regs + 0x004);
  381. writel(0x20, regs + 0x008);
  382. writel(0x20, regs + 0x00c);
  383. writel(0x20, regs + 0x010);
  384. writel(0x20, regs + 0x014);
  385. writel(0x20, regs + 0x018);
  386. writel(0x20, regs + 0x01c);
  387. }
  388. for (i = 0; i < mvi->chip->n_phy; i++) {
  389. /* clear phy int status */
  390. tmp = mvs_read_port_irq_stat(mvi, i);
  391. tmp &= ~PHYEV_SIG_FIS;
  392. mvs_write_port_irq_stat(mvi, i, tmp);
  393. /* set phy int mask */
  394. tmp = PHYEV_RDY_CH | PHYEV_BROAD_CH |
  395. PHYEV_ID_DONE | PHYEV_DCDR_ERR | PHYEV_CRC_ERR ;
  396. mvs_write_port_irq_mask(mvi, i, tmp);
  397. msleep(100);
  398. mvs_update_phyinfo(mvi, i, 1);
  399. }
  400. /* FIXME: update wide port bitmaps */
  401. /* little endian for open address and command table, etc. */
  402. /*
  403. * it seems that ( from the spec ) turning on big-endian won't
  404. * do us any good on big-endian machines, need further confirmation
  405. */
  406. cctl = mr32(MVS_CTL);
  407. cctl |= CCTL_ENDIAN_CMD;
  408. cctl |= CCTL_ENDIAN_DATA;
  409. cctl &= ~CCTL_ENDIAN_OPEN;
  410. cctl |= CCTL_ENDIAN_RSP;
  411. mw32_f(MVS_CTL, cctl);
  412. /* reset CMD queue */
  413. tmp = mr32(MVS_PCS);
  414. tmp |= PCS_CMD_RST;
  415. mw32(MVS_PCS, tmp);
  416. /* interrupt coalescing may cause missing HW interrput in some case,
  417. * and the max count is 0x1ff, while our max slot is 0x200,
  418. * it will make count 0.
  419. */
  420. tmp = 0;
  421. mw32(MVS_INT_COAL, tmp);
  422. tmp = 0x10000 | interrupt_coalescing;
  423. mw32(MVS_INT_COAL_TMOUT, tmp);
  424. /* ladies and gentlemen, start your engines */
  425. mw32(MVS_TX_CFG, 0);
  426. mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ | TX_EN);
  427. mw32(MVS_RX_CFG, MVS_RX_RING_SZ | RX_EN);
  428. /* enable CMD/CMPL_Q/RESP mode */
  429. mw32(MVS_PCS, PCS_SATA_RETRY_2 | PCS_FIS_RX_EN |
  430. PCS_CMD_EN | PCS_CMD_STOP_ERR);
  431. /* enable completion queue interrupt */
  432. tmp = (CINT_PORT_MASK | CINT_DONE | CINT_MEM | CINT_SRS | CINT_CI_STOP |
  433. CINT_DMA_PCIE | CINT_NON_SPEC_NCQ_ERROR);
  434. tmp |= CINT_PHY_MASK;
  435. mw32(MVS_INT_MASK, tmp);
  436. /* Enable SRS interrupt */
  437. mw32(MVS_INT_MASK_SRS_0, 0xFFFF);
  438. return 0;
  439. }
  440. static int mvs_94xx_ioremap(struct mvs_info *mvi)
  441. {
  442. if (!mvs_ioremap(mvi, 2, -1)) {
  443. mvi->regs_ex = mvi->regs + 0x10200;
  444. mvi->regs += 0x20000;
  445. if (mvi->id == 1)
  446. mvi->regs += 0x4000;
  447. return 0;
  448. }
  449. return -1;
  450. }
  451. static void mvs_94xx_iounmap(struct mvs_info *mvi)
  452. {
  453. if (mvi->regs) {
  454. mvi->regs -= 0x20000;
  455. if (mvi->id == 1)
  456. mvi->regs -= 0x4000;
  457. mvs_iounmap(mvi->regs);
  458. }
  459. }
  460. static void mvs_94xx_interrupt_enable(struct mvs_info *mvi)
  461. {
  462. void __iomem *regs = mvi->regs_ex;
  463. u32 tmp;
  464. tmp = mr32(MVS_GBL_CTL);
  465. tmp |= (IRQ_SAS_A | IRQ_SAS_B);
  466. mw32(MVS_GBL_INT_STAT, tmp);
  467. writel(tmp, regs + 0x0C);
  468. writel(tmp, regs + 0x10);
  469. writel(tmp, regs + 0x14);
  470. writel(tmp, regs + 0x18);
  471. mw32(MVS_GBL_CTL, tmp);
  472. }
  473. static void mvs_94xx_interrupt_disable(struct mvs_info *mvi)
  474. {
  475. void __iomem *regs = mvi->regs_ex;
  476. u32 tmp;
  477. tmp = mr32(MVS_GBL_CTL);
  478. tmp &= ~(IRQ_SAS_A | IRQ_SAS_B);
  479. mw32(MVS_GBL_INT_STAT, tmp);
  480. writel(tmp, regs + 0x0C);
  481. writel(tmp, regs + 0x10);
  482. writel(tmp, regs + 0x14);
  483. writel(tmp, regs + 0x18);
  484. mw32(MVS_GBL_CTL, tmp);
  485. }
  486. static u32 mvs_94xx_isr_status(struct mvs_info *mvi, int irq)
  487. {
  488. void __iomem *regs = mvi->regs_ex;
  489. u32 stat = 0;
  490. if (!(mvi->flags & MVF_FLAG_SOC)) {
  491. stat = mr32(MVS_GBL_INT_STAT);
  492. if (!(stat & (IRQ_SAS_A | IRQ_SAS_B)))
  493. return 0;
  494. }
  495. return stat;
  496. }
  497. static irqreturn_t mvs_94xx_isr(struct mvs_info *mvi, int irq, u32 stat)
  498. {
  499. void __iomem *regs = mvi->regs;
  500. if (((stat & IRQ_SAS_A) && mvi->id == 0) ||
  501. ((stat & IRQ_SAS_B) && mvi->id == 1)) {
  502. mw32_f(MVS_INT_STAT, CINT_DONE);
  503. #ifndef MVS_USE_TASKLET
  504. spin_lock(&mvi->lock);
  505. #endif
  506. mvs_int_full(mvi);
  507. #ifndef MVS_USE_TASKLET
  508. spin_unlock(&mvi->lock);
  509. #endif
  510. }
  511. return IRQ_HANDLED;
  512. }
  513. static void mvs_94xx_command_active(struct mvs_info *mvi, u32 slot_idx)
  514. {
  515. u32 tmp;
  516. mvs_cw32(mvi, 0x300 + (slot_idx >> 3), 1 << (slot_idx % 32));
  517. do {
  518. tmp = mvs_cr32(mvi, 0x300 + (slot_idx >> 3));
  519. } while (tmp & 1 << (slot_idx % 32));
  520. }
  521. static void mvs_94xx_issue_stop(struct mvs_info *mvi, enum mvs_port_type type,
  522. u32 tfs)
  523. {
  524. void __iomem *regs = mvi->regs;
  525. u32 tmp;
  526. if (type == PORT_TYPE_SATA) {
  527. tmp = mr32(MVS_INT_STAT_SRS_0) | (1U << tfs);
  528. mw32(MVS_INT_STAT_SRS_0, tmp);
  529. }
  530. mw32(MVS_INT_STAT, CINT_CI_STOP);
  531. tmp = mr32(MVS_PCS) | 0xFF00;
  532. mw32(MVS_PCS, tmp);
  533. }
  534. static void mvs_94xx_non_spec_ncq_error(struct mvs_info *mvi)
  535. {
  536. void __iomem *regs = mvi->regs;
  537. u32 err_0, err_1;
  538. u8 i;
  539. struct mvs_device *device;
  540. err_0 = mr32(MVS_NON_NCQ_ERR_0);
  541. err_1 = mr32(MVS_NON_NCQ_ERR_1);
  542. mv_dprintk("non specific ncq error err_0:%x,err_1:%x.\n",
  543. err_0, err_1);
  544. for (i = 0; i < 32; i++) {
  545. if (err_0 & bit(i)) {
  546. device = mvs_find_dev_by_reg_set(mvi, i);
  547. if (device)
  548. mvs_release_task(mvi, device->sas_device);
  549. }
  550. if (err_1 & bit(i)) {
  551. device = mvs_find_dev_by_reg_set(mvi, i+32);
  552. if (device)
  553. mvs_release_task(mvi, device->sas_device);
  554. }
  555. }
  556. mw32(MVS_NON_NCQ_ERR_0, err_0);
  557. mw32(MVS_NON_NCQ_ERR_1, err_1);
  558. }
  559. static void mvs_94xx_free_reg_set(struct mvs_info *mvi, u8 *tfs)
  560. {
  561. void __iomem *regs = mvi->regs;
  562. u32 tmp;
  563. u8 reg_set = *tfs;
  564. if (*tfs == MVS_ID_NOT_MAPPED)
  565. return;
  566. mvi->sata_reg_set &= ~bit(reg_set);
  567. if (reg_set < 32) {
  568. w_reg_set_enable(reg_set, (u32)mvi->sata_reg_set);
  569. tmp = mr32(MVS_INT_STAT_SRS_0) & (u32)mvi->sata_reg_set;
  570. if (tmp)
  571. mw32(MVS_INT_STAT_SRS_0, tmp);
  572. } else {
  573. w_reg_set_enable(reg_set, mvi->sata_reg_set);
  574. tmp = mr32(MVS_INT_STAT_SRS_1) & mvi->sata_reg_set;
  575. if (tmp)
  576. mw32(MVS_INT_STAT_SRS_1, tmp);
  577. }
  578. *tfs = MVS_ID_NOT_MAPPED;
  579. return;
  580. }
  581. static u8 mvs_94xx_assign_reg_set(struct mvs_info *mvi, u8 *tfs)
  582. {
  583. int i;
  584. void __iomem *regs = mvi->regs;
  585. if (*tfs != MVS_ID_NOT_MAPPED)
  586. return 0;
  587. i = mv_ffc64(mvi->sata_reg_set);
  588. if (i > 32) {
  589. mvi->sata_reg_set |= bit(i);
  590. w_reg_set_enable(i, (u32)(mvi->sata_reg_set >> 32));
  591. *tfs = i;
  592. return 0;
  593. } else if (i >= 0) {
  594. mvi->sata_reg_set |= bit(i);
  595. w_reg_set_enable(i, (u32)mvi->sata_reg_set);
  596. *tfs = i;
  597. return 0;
  598. }
  599. return MVS_ID_NOT_MAPPED;
  600. }
  601. static void mvs_94xx_make_prd(struct scatterlist *scatter, int nr, void *prd)
  602. {
  603. int i;
  604. struct scatterlist *sg;
  605. struct mvs_prd *buf_prd = prd;
  606. for_each_sg(scatter, sg, nr, i) {
  607. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  608. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  609. buf_prd++;
  610. }
  611. }
  612. static int mvs_94xx_oob_done(struct mvs_info *mvi, int i)
  613. {
  614. u32 phy_st;
  615. phy_st = mvs_read_phy_ctl(mvi, i);
  616. if (phy_st & PHY_READY_MASK) /* phy ready */
  617. return 1;
  618. return 0;
  619. }
  620. static void mvs_94xx_get_dev_identify_frame(struct mvs_info *mvi, int port_id,
  621. struct sas_identify_frame *id)
  622. {
  623. int i;
  624. u32 id_frame[7];
  625. for (i = 0; i < 7; i++) {
  626. mvs_write_port_cfg_addr(mvi, port_id,
  627. CONFIG_ID_FRAME0 + i * 4);
  628. id_frame[i] = mvs_read_port_cfg_data(mvi, port_id);
  629. }
  630. memcpy(id, id_frame, 28);
  631. }
  632. static void mvs_94xx_get_att_identify_frame(struct mvs_info *mvi, int port_id,
  633. struct sas_identify_frame *id)
  634. {
  635. int i;
  636. u32 id_frame[7];
  637. /* mvs_hexdump(28, (u8 *)id_frame, 0); */
  638. for (i = 0; i < 7; i++) {
  639. mvs_write_port_cfg_addr(mvi, port_id,
  640. CONFIG_ATT_ID_FRAME0 + i * 4);
  641. id_frame[i] = mvs_read_port_cfg_data(mvi, port_id);
  642. mv_dprintk("94xx phy %d atta frame %d %x.\n",
  643. port_id + mvi->id * mvi->chip->n_phy, i, id_frame[i]);
  644. }
  645. /* mvs_hexdump(28, (u8 *)id_frame, 0); */
  646. memcpy(id, id_frame, 28);
  647. }
  648. static u32 mvs_94xx_make_dev_info(struct sas_identify_frame *id)
  649. {
  650. u32 att_dev_info = 0;
  651. att_dev_info |= id->dev_type;
  652. if (id->stp_iport)
  653. att_dev_info |= PORT_DEV_STP_INIT;
  654. if (id->smp_iport)
  655. att_dev_info |= PORT_DEV_SMP_INIT;
  656. if (id->ssp_iport)
  657. att_dev_info |= PORT_DEV_SSP_INIT;
  658. if (id->stp_tport)
  659. att_dev_info |= PORT_DEV_STP_TRGT;
  660. if (id->smp_tport)
  661. att_dev_info |= PORT_DEV_SMP_TRGT;
  662. if (id->ssp_tport)
  663. att_dev_info |= PORT_DEV_SSP_TRGT;
  664. att_dev_info |= (u32)id->phy_id<<24;
  665. return att_dev_info;
  666. }
  667. static u32 mvs_94xx_make_att_info(struct sas_identify_frame *id)
  668. {
  669. return mvs_94xx_make_dev_info(id);
  670. }
  671. static void mvs_94xx_fix_phy_info(struct mvs_info *mvi, int i,
  672. struct sas_identify_frame *id)
  673. {
  674. struct mvs_phy *phy = &mvi->phy[i];
  675. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  676. mv_dprintk("get all reg link rate is 0x%x\n", phy->phy_status);
  677. sas_phy->linkrate =
  678. (phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
  679. PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET;
  680. sas_phy->linkrate += 0x8;
  681. mv_dprintk("get link rate is %d\n", sas_phy->linkrate);
  682. phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  683. phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  684. mvs_94xx_get_dev_identify_frame(mvi, i, id);
  685. phy->dev_info = mvs_94xx_make_dev_info(id);
  686. if (phy->phy_type & PORT_TYPE_SAS) {
  687. mvs_94xx_get_att_identify_frame(mvi, i, id);
  688. phy->att_dev_info = mvs_94xx_make_att_info(id);
  689. phy->att_dev_sas_addr = *(u64 *)id->sas_addr;
  690. } else {
  691. phy->att_dev_info = PORT_DEV_STP_TRGT | 1;
  692. }
  693. }
  694. void mvs_94xx_phy_set_link_rate(struct mvs_info *mvi, u32 phy_id,
  695. struct sas_phy_linkrates *rates)
  696. {
  697. /* TODO */
  698. }
  699. static void mvs_94xx_clear_active_cmds(struct mvs_info *mvi)
  700. {
  701. u32 tmp;
  702. void __iomem *regs = mvi->regs;
  703. tmp = mr32(MVS_STP_REG_SET_0);
  704. mw32(MVS_STP_REG_SET_0, 0);
  705. mw32(MVS_STP_REG_SET_0, tmp);
  706. tmp = mr32(MVS_STP_REG_SET_1);
  707. mw32(MVS_STP_REG_SET_1, 0);
  708. mw32(MVS_STP_REG_SET_1, tmp);
  709. }
  710. u32 mvs_94xx_spi_read_data(struct mvs_info *mvi)
  711. {
  712. void __iomem *regs = mvi->regs_ex - 0x10200;
  713. return mr32(SPI_RD_DATA_REG_94XX);
  714. }
  715. void mvs_94xx_spi_write_data(struct mvs_info *mvi, u32 data)
  716. {
  717. void __iomem *regs = mvi->regs_ex - 0x10200;
  718. mw32(SPI_RD_DATA_REG_94XX, data);
  719. }
  720. int mvs_94xx_spi_buildcmd(struct mvs_info *mvi,
  721. u32 *dwCmd,
  722. u8 cmd,
  723. u8 read,
  724. u8 length,
  725. u32 addr
  726. )
  727. {
  728. void __iomem *regs = mvi->regs_ex - 0x10200;
  729. u32 dwTmp;
  730. dwTmp = ((u32)cmd << 8) | ((u32)length << 4);
  731. if (read)
  732. dwTmp |= SPI_CTRL_READ_94XX;
  733. if (addr != MV_MAX_U32) {
  734. mw32(SPI_ADDR_REG_94XX, (addr & 0x0003FFFFL));
  735. dwTmp |= SPI_ADDR_VLD_94XX;
  736. }
  737. *dwCmd = dwTmp;
  738. return 0;
  739. }
  740. int mvs_94xx_spi_issuecmd(struct mvs_info *mvi, u32 cmd)
  741. {
  742. void __iomem *regs = mvi->regs_ex - 0x10200;
  743. mw32(SPI_CTRL_REG_94XX, cmd | SPI_CTRL_SpiStart_94XX);
  744. return 0;
  745. }
  746. int mvs_94xx_spi_waitdataready(struct mvs_info *mvi, u32 timeout)
  747. {
  748. void __iomem *regs = mvi->regs_ex - 0x10200;
  749. u32 i, dwTmp;
  750. for (i = 0; i < timeout; i++) {
  751. dwTmp = mr32(SPI_CTRL_REG_94XX);
  752. if (!(dwTmp & SPI_CTRL_SpiStart_94XX))
  753. return 0;
  754. msleep(10);
  755. }
  756. return -1;
  757. }
  758. void mvs_94xx_fix_dma(struct mvs_info *mvi, u32 phy_mask,
  759. int buf_len, int from, void *prd)
  760. {
  761. int i;
  762. struct mvs_prd *buf_prd = prd;
  763. dma_addr_t buf_dma;
  764. buf_prd += from;
  765. if ((mvi->pdev->revision == VANIR_A0_REV) ||
  766. (mvi->pdev->revision == VANIR_B0_REV))
  767. buf_dma = (phy_mask <= 0x08) ?
  768. mvi->bulk_buffer_dma : mvi->bulk_buffer_dma1;
  769. else
  770. return;
  771. for (i = 0; i < MAX_SG_ENTRY - from; i++) {
  772. buf_prd->addr = cpu_to_le64(buf_dma);
  773. buf_prd->im_len.len = cpu_to_le32(buf_len);
  774. ++buf_prd;
  775. }
  776. }
  777. /*
  778. * FIXME JEJB: temporary nop clear_srs_irq to make 94xx still work
  779. * with 64xx fixes
  780. */
  781. static void mvs_94xx_clear_srs_irq(struct mvs_info *mvi, u8 reg_set,
  782. u8 clear_all)
  783. {
  784. }
  785. static void mvs_94xx_tune_interrupt(struct mvs_info *mvi, u32 time)
  786. {
  787. void __iomem *regs = mvi->regs;
  788. u32 tmp = 0;
  789. /* interrupt coalescing may cause missing HW interrput in some case,
  790. * and the max count is 0x1ff, while our max slot is 0x200,
  791. * it will make count 0.
  792. */
  793. if (time == 0) {
  794. mw32(MVS_INT_COAL, 0);
  795. mw32(MVS_INT_COAL_TMOUT, 0x10000);
  796. } else {
  797. if (MVS_CHIP_SLOT_SZ > 0x1ff)
  798. mw32(MVS_INT_COAL, 0x1ff|COAL_EN);
  799. else
  800. mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ|COAL_EN);
  801. tmp = 0x10000 | time;
  802. mw32(MVS_INT_COAL_TMOUT, tmp);
  803. }
  804. }
  805. const struct mvs_dispatch mvs_94xx_dispatch = {
  806. "mv94xx",
  807. mvs_94xx_init,
  808. NULL,
  809. mvs_94xx_ioremap,
  810. mvs_94xx_iounmap,
  811. mvs_94xx_isr,
  812. mvs_94xx_isr_status,
  813. mvs_94xx_interrupt_enable,
  814. mvs_94xx_interrupt_disable,
  815. mvs_read_phy_ctl,
  816. mvs_write_phy_ctl,
  817. mvs_read_port_cfg_data,
  818. mvs_write_port_cfg_data,
  819. mvs_write_port_cfg_addr,
  820. mvs_read_port_vsr_data,
  821. mvs_write_port_vsr_data,
  822. mvs_write_port_vsr_addr,
  823. mvs_read_port_irq_stat,
  824. mvs_write_port_irq_stat,
  825. mvs_read_port_irq_mask,
  826. mvs_write_port_irq_mask,
  827. mvs_94xx_command_active,
  828. mvs_94xx_clear_srs_irq,
  829. mvs_94xx_issue_stop,
  830. mvs_start_delivery,
  831. mvs_rx_update,
  832. mvs_int_full,
  833. mvs_94xx_assign_reg_set,
  834. mvs_94xx_free_reg_set,
  835. mvs_get_prd_size,
  836. mvs_get_prd_count,
  837. mvs_94xx_make_prd,
  838. mvs_94xx_detect_porttype,
  839. mvs_94xx_oob_done,
  840. mvs_94xx_fix_phy_info,
  841. NULL,
  842. mvs_94xx_phy_set_link_rate,
  843. mvs_hw_max_link_rate,
  844. mvs_94xx_phy_disable,
  845. mvs_94xx_phy_enable,
  846. mvs_94xx_phy_reset,
  847. NULL,
  848. mvs_94xx_clear_active_cmds,
  849. mvs_94xx_spi_read_data,
  850. mvs_94xx_spi_write_data,
  851. mvs_94xx_spi_buildcmd,
  852. mvs_94xx_spi_issuecmd,
  853. mvs_94xx_spi_waitdataready,
  854. mvs_94xx_fix_dma,
  855. mvs_94xx_tune_interrupt,
  856. mvs_94xx_non_spec_ncq_error,
  857. };