intel_display.c 274 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. typedef struct {
  46. int min, max;
  47. } intel_range_t;
  48. typedef struct {
  49. int dot_limit;
  50. int p2_slow, p2_fast;
  51. } intel_p2_t;
  52. #define INTEL_P2_NUM 2
  53. typedef struct intel_limit intel_limit_t;
  54. struct intel_limit {
  55. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  56. intel_p2_t p2;
  57. };
  58. /* FDI */
  59. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  60. int
  61. intel_pch_rawclk(struct drm_device *dev)
  62. {
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. WARN_ON(!HAS_PCH_SPLIT(dev));
  65. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  66. }
  67. static inline u32 /* units of 100MHz */
  68. intel_fdi_link_freq(struct drm_device *dev)
  69. {
  70. if (IS_GEN5(dev)) {
  71. struct drm_i915_private *dev_priv = dev->dev_private;
  72. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  73. } else
  74. return 27;
  75. }
  76. static const intel_limit_t intel_limits_i8xx_dvo = {
  77. .dot = { .min = 25000, .max = 350000 },
  78. .vco = { .min = 930000, .max = 1400000 },
  79. .n = { .min = 3, .max = 16 },
  80. .m = { .min = 96, .max = 140 },
  81. .m1 = { .min = 18, .max = 26 },
  82. .m2 = { .min = 6, .max = 16 },
  83. .p = { .min = 4, .max = 128 },
  84. .p1 = { .min = 2, .max = 33 },
  85. .p2 = { .dot_limit = 165000,
  86. .p2_slow = 4, .p2_fast = 2 },
  87. };
  88. static const intel_limit_t intel_limits_i8xx_lvds = {
  89. .dot = { .min = 25000, .max = 350000 },
  90. .vco = { .min = 930000, .max = 1400000 },
  91. .n = { .min = 3, .max = 16 },
  92. .m = { .min = 96, .max = 140 },
  93. .m1 = { .min = 18, .max = 26 },
  94. .m2 = { .min = 6, .max = 16 },
  95. .p = { .min = 4, .max = 128 },
  96. .p1 = { .min = 1, .max = 6 },
  97. .p2 = { .dot_limit = 165000,
  98. .p2_slow = 14, .p2_fast = 7 },
  99. };
  100. static const intel_limit_t intel_limits_i9xx_sdvo = {
  101. .dot = { .min = 20000, .max = 400000 },
  102. .vco = { .min = 1400000, .max = 2800000 },
  103. .n = { .min = 1, .max = 6 },
  104. .m = { .min = 70, .max = 120 },
  105. .m1 = { .min = 8, .max = 18 },
  106. .m2 = { .min = 3, .max = 7 },
  107. .p = { .min = 5, .max = 80 },
  108. .p1 = { .min = 1, .max = 8 },
  109. .p2 = { .dot_limit = 200000,
  110. .p2_slow = 10, .p2_fast = 5 },
  111. };
  112. static const intel_limit_t intel_limits_i9xx_lvds = {
  113. .dot = { .min = 20000, .max = 400000 },
  114. .vco = { .min = 1400000, .max = 2800000 },
  115. .n = { .min = 1, .max = 6 },
  116. .m = { .min = 70, .max = 120 },
  117. .m1 = { .min = 8, .max = 18 },
  118. .m2 = { .min = 3, .max = 7 },
  119. .p = { .min = 7, .max = 98 },
  120. .p1 = { .min = 1, .max = 8 },
  121. .p2 = { .dot_limit = 112000,
  122. .p2_slow = 14, .p2_fast = 7 },
  123. };
  124. static const intel_limit_t intel_limits_g4x_sdvo = {
  125. .dot = { .min = 25000, .max = 270000 },
  126. .vco = { .min = 1750000, .max = 3500000},
  127. .n = { .min = 1, .max = 4 },
  128. .m = { .min = 104, .max = 138 },
  129. .m1 = { .min = 17, .max = 23 },
  130. .m2 = { .min = 5, .max = 11 },
  131. .p = { .min = 10, .max = 30 },
  132. .p1 = { .min = 1, .max = 3},
  133. .p2 = { .dot_limit = 270000,
  134. .p2_slow = 10,
  135. .p2_fast = 10
  136. },
  137. };
  138. static const intel_limit_t intel_limits_g4x_hdmi = {
  139. .dot = { .min = 22000, .max = 400000 },
  140. .vco = { .min = 1750000, .max = 3500000},
  141. .n = { .min = 1, .max = 4 },
  142. .m = { .min = 104, .max = 138 },
  143. .m1 = { .min = 16, .max = 23 },
  144. .m2 = { .min = 5, .max = 11 },
  145. .p = { .min = 5, .max = 80 },
  146. .p1 = { .min = 1, .max = 8},
  147. .p2 = { .dot_limit = 165000,
  148. .p2_slow = 10, .p2_fast = 5 },
  149. };
  150. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  151. .dot = { .min = 20000, .max = 115000 },
  152. .vco = { .min = 1750000, .max = 3500000 },
  153. .n = { .min = 1, .max = 3 },
  154. .m = { .min = 104, .max = 138 },
  155. .m1 = { .min = 17, .max = 23 },
  156. .m2 = { .min = 5, .max = 11 },
  157. .p = { .min = 28, .max = 112 },
  158. .p1 = { .min = 2, .max = 8 },
  159. .p2 = { .dot_limit = 0,
  160. .p2_slow = 14, .p2_fast = 14
  161. },
  162. };
  163. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  164. .dot = { .min = 80000, .max = 224000 },
  165. .vco = { .min = 1750000, .max = 3500000 },
  166. .n = { .min = 1, .max = 3 },
  167. .m = { .min = 104, .max = 138 },
  168. .m1 = { .min = 17, .max = 23 },
  169. .m2 = { .min = 5, .max = 11 },
  170. .p = { .min = 14, .max = 42 },
  171. .p1 = { .min = 2, .max = 6 },
  172. .p2 = { .dot_limit = 0,
  173. .p2_slow = 7, .p2_fast = 7
  174. },
  175. };
  176. static const intel_limit_t intel_limits_pineview_sdvo = {
  177. .dot = { .min = 20000, .max = 400000},
  178. .vco = { .min = 1700000, .max = 3500000 },
  179. /* Pineview's Ncounter is a ring counter */
  180. .n = { .min = 3, .max = 6 },
  181. .m = { .min = 2, .max = 256 },
  182. /* Pineview only has one combined m divider, which we treat as m2. */
  183. .m1 = { .min = 0, .max = 0 },
  184. .m2 = { .min = 0, .max = 254 },
  185. .p = { .min = 5, .max = 80 },
  186. .p1 = { .min = 1, .max = 8 },
  187. .p2 = { .dot_limit = 200000,
  188. .p2_slow = 10, .p2_fast = 5 },
  189. };
  190. static const intel_limit_t intel_limits_pineview_lvds = {
  191. .dot = { .min = 20000, .max = 400000 },
  192. .vco = { .min = 1700000, .max = 3500000 },
  193. .n = { .min = 3, .max = 6 },
  194. .m = { .min = 2, .max = 256 },
  195. .m1 = { .min = 0, .max = 0 },
  196. .m2 = { .min = 0, .max = 254 },
  197. .p = { .min = 7, .max = 112 },
  198. .p1 = { .min = 1, .max = 8 },
  199. .p2 = { .dot_limit = 112000,
  200. .p2_slow = 14, .p2_fast = 14 },
  201. };
  202. /* Ironlake / Sandybridge
  203. *
  204. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  205. * the range value for them is (actual_value - 2).
  206. */
  207. static const intel_limit_t intel_limits_ironlake_dac = {
  208. .dot = { .min = 25000, .max = 350000 },
  209. .vco = { .min = 1760000, .max = 3510000 },
  210. .n = { .min = 1, .max = 5 },
  211. .m = { .min = 79, .max = 127 },
  212. .m1 = { .min = 12, .max = 22 },
  213. .m2 = { .min = 5, .max = 9 },
  214. .p = { .min = 5, .max = 80 },
  215. .p1 = { .min = 1, .max = 8 },
  216. .p2 = { .dot_limit = 225000,
  217. .p2_slow = 10, .p2_fast = 5 },
  218. };
  219. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  220. .dot = { .min = 25000, .max = 350000 },
  221. .vco = { .min = 1760000, .max = 3510000 },
  222. .n = { .min = 1, .max = 3 },
  223. .m = { .min = 79, .max = 118 },
  224. .m1 = { .min = 12, .max = 22 },
  225. .m2 = { .min = 5, .max = 9 },
  226. .p = { .min = 28, .max = 112 },
  227. .p1 = { .min = 2, .max = 8 },
  228. .p2 = { .dot_limit = 225000,
  229. .p2_slow = 14, .p2_fast = 14 },
  230. };
  231. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  232. .dot = { .min = 25000, .max = 350000 },
  233. .vco = { .min = 1760000, .max = 3510000 },
  234. .n = { .min = 1, .max = 3 },
  235. .m = { .min = 79, .max = 127 },
  236. .m1 = { .min = 12, .max = 22 },
  237. .m2 = { .min = 5, .max = 9 },
  238. .p = { .min = 14, .max = 56 },
  239. .p1 = { .min = 2, .max = 8 },
  240. .p2 = { .dot_limit = 225000,
  241. .p2_slow = 7, .p2_fast = 7 },
  242. };
  243. /* LVDS 100mhz refclk limits. */
  244. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  245. .dot = { .min = 25000, .max = 350000 },
  246. .vco = { .min = 1760000, .max = 3510000 },
  247. .n = { .min = 1, .max = 2 },
  248. .m = { .min = 79, .max = 126 },
  249. .m1 = { .min = 12, .max = 22 },
  250. .m2 = { .min = 5, .max = 9 },
  251. .p = { .min = 28, .max = 112 },
  252. .p1 = { .min = 2, .max = 8 },
  253. .p2 = { .dot_limit = 225000,
  254. .p2_slow = 14, .p2_fast = 14 },
  255. };
  256. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  257. .dot = { .min = 25000, .max = 350000 },
  258. .vco = { .min = 1760000, .max = 3510000 },
  259. .n = { .min = 1, .max = 3 },
  260. .m = { .min = 79, .max = 126 },
  261. .m1 = { .min = 12, .max = 22 },
  262. .m2 = { .min = 5, .max = 9 },
  263. .p = { .min = 14, .max = 42 },
  264. .p1 = { .min = 2, .max = 6 },
  265. .p2 = { .dot_limit = 225000,
  266. .p2_slow = 7, .p2_fast = 7 },
  267. };
  268. static const intel_limit_t intel_limits_vlv_dac = {
  269. .dot = { .min = 25000, .max = 270000 },
  270. .vco = { .min = 4000000, .max = 6000000 },
  271. .n = { .min = 1, .max = 7 },
  272. .m = { .min = 22, .max = 450 }, /* guess */
  273. .m1 = { .min = 2, .max = 3 },
  274. .m2 = { .min = 11, .max = 156 },
  275. .p = { .min = 10, .max = 30 },
  276. .p1 = { .min = 1, .max = 3 },
  277. .p2 = { .dot_limit = 270000,
  278. .p2_slow = 2, .p2_fast = 20 },
  279. };
  280. static const intel_limit_t intel_limits_vlv_hdmi = {
  281. .dot = { .min = 25000, .max = 270000 },
  282. .vco = { .min = 4000000, .max = 6000000 },
  283. .n = { .min = 1, .max = 7 },
  284. .m = { .min = 60, .max = 300 }, /* guess */
  285. .m1 = { .min = 2, .max = 3 },
  286. .m2 = { .min = 11, .max = 156 },
  287. .p = { .min = 10, .max = 30 },
  288. .p1 = { .min = 2, .max = 3 },
  289. .p2 = { .dot_limit = 270000,
  290. .p2_slow = 2, .p2_fast = 20 },
  291. };
  292. static const intel_limit_t intel_limits_vlv_dp = {
  293. .dot = { .min = 25000, .max = 270000 },
  294. .vco = { .min = 4000000, .max = 6000000 },
  295. .n = { .min = 1, .max = 7 },
  296. .m = { .min = 22, .max = 450 },
  297. .m1 = { .min = 2, .max = 3 },
  298. .m2 = { .min = 11, .max = 156 },
  299. .p = { .min = 10, .max = 30 },
  300. .p1 = { .min = 1, .max = 3 },
  301. .p2 = { .dot_limit = 270000,
  302. .p2_slow = 2, .p2_fast = 20 },
  303. };
  304. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  305. int refclk)
  306. {
  307. struct drm_device *dev = crtc->dev;
  308. const intel_limit_t *limit;
  309. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  310. if (intel_is_dual_link_lvds(dev)) {
  311. if (refclk == 100000)
  312. limit = &intel_limits_ironlake_dual_lvds_100m;
  313. else
  314. limit = &intel_limits_ironlake_dual_lvds;
  315. } else {
  316. if (refclk == 100000)
  317. limit = &intel_limits_ironlake_single_lvds_100m;
  318. else
  319. limit = &intel_limits_ironlake_single_lvds;
  320. }
  321. } else
  322. limit = &intel_limits_ironlake_dac;
  323. return limit;
  324. }
  325. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  326. {
  327. struct drm_device *dev = crtc->dev;
  328. const intel_limit_t *limit;
  329. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  330. if (intel_is_dual_link_lvds(dev))
  331. limit = &intel_limits_g4x_dual_channel_lvds;
  332. else
  333. limit = &intel_limits_g4x_single_channel_lvds;
  334. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  335. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  336. limit = &intel_limits_g4x_hdmi;
  337. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  338. limit = &intel_limits_g4x_sdvo;
  339. } else /* The option is for other outputs */
  340. limit = &intel_limits_i9xx_sdvo;
  341. return limit;
  342. }
  343. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  344. {
  345. struct drm_device *dev = crtc->dev;
  346. const intel_limit_t *limit;
  347. if (HAS_PCH_SPLIT(dev))
  348. limit = intel_ironlake_limit(crtc, refclk);
  349. else if (IS_G4X(dev)) {
  350. limit = intel_g4x_limit(crtc);
  351. } else if (IS_PINEVIEW(dev)) {
  352. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  353. limit = &intel_limits_pineview_lvds;
  354. else
  355. limit = &intel_limits_pineview_sdvo;
  356. } else if (IS_VALLEYVIEW(dev)) {
  357. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  358. limit = &intel_limits_vlv_dac;
  359. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  360. limit = &intel_limits_vlv_hdmi;
  361. else
  362. limit = &intel_limits_vlv_dp;
  363. } else if (!IS_GEN2(dev)) {
  364. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  365. limit = &intel_limits_i9xx_lvds;
  366. else
  367. limit = &intel_limits_i9xx_sdvo;
  368. } else {
  369. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  370. limit = &intel_limits_i8xx_lvds;
  371. else
  372. limit = &intel_limits_i8xx_dvo;
  373. }
  374. return limit;
  375. }
  376. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  377. static void pineview_clock(int refclk, intel_clock_t *clock)
  378. {
  379. clock->m = clock->m2 + 2;
  380. clock->p = clock->p1 * clock->p2;
  381. clock->vco = refclk * clock->m / clock->n;
  382. clock->dot = clock->vco / clock->p;
  383. }
  384. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  385. {
  386. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  387. }
  388. static void i9xx_clock(int refclk, intel_clock_t *clock)
  389. {
  390. clock->m = i9xx_dpll_compute_m(clock);
  391. clock->p = clock->p1 * clock->p2;
  392. clock->vco = refclk * clock->m / (clock->n + 2);
  393. clock->dot = clock->vco / clock->p;
  394. }
  395. /**
  396. * Returns whether any output on the specified pipe is of the specified type
  397. */
  398. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  399. {
  400. struct drm_device *dev = crtc->dev;
  401. struct intel_encoder *encoder;
  402. for_each_encoder_on_crtc(dev, crtc, encoder)
  403. if (encoder->type == type)
  404. return true;
  405. return false;
  406. }
  407. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  408. /**
  409. * Returns whether the given set of divisors are valid for a given refclk with
  410. * the given connectors.
  411. */
  412. static bool intel_PLL_is_valid(struct drm_device *dev,
  413. const intel_limit_t *limit,
  414. const intel_clock_t *clock)
  415. {
  416. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  417. INTELPllInvalid("p1 out of range\n");
  418. if (clock->p < limit->p.min || limit->p.max < clock->p)
  419. INTELPllInvalid("p out of range\n");
  420. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  421. INTELPllInvalid("m2 out of range\n");
  422. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  423. INTELPllInvalid("m1 out of range\n");
  424. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  425. INTELPllInvalid("m1 <= m2\n");
  426. if (clock->m < limit->m.min || limit->m.max < clock->m)
  427. INTELPllInvalid("m out of range\n");
  428. if (clock->n < limit->n.min || limit->n.max < clock->n)
  429. INTELPllInvalid("n out of range\n");
  430. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  431. INTELPllInvalid("vco out of range\n");
  432. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  433. * connector, etc., rather than just a single range.
  434. */
  435. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  436. INTELPllInvalid("dot out of range\n");
  437. return true;
  438. }
  439. static bool
  440. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  441. int target, int refclk, intel_clock_t *match_clock,
  442. intel_clock_t *best_clock)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. intel_clock_t clock;
  446. int err = target;
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  448. /*
  449. * For LVDS just rely on its current settings for dual-channel.
  450. * We haven't figured out how to reliably set up different
  451. * single/dual channel state, if we even can.
  452. */
  453. if (intel_is_dual_link_lvds(dev))
  454. clock.p2 = limit->p2.p2_fast;
  455. else
  456. clock.p2 = limit->p2.p2_slow;
  457. } else {
  458. if (target < limit->p2.dot_limit)
  459. clock.p2 = limit->p2.p2_slow;
  460. else
  461. clock.p2 = limit->p2.p2_fast;
  462. }
  463. memset(best_clock, 0, sizeof(*best_clock));
  464. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  465. clock.m1++) {
  466. for (clock.m2 = limit->m2.min;
  467. clock.m2 <= limit->m2.max; clock.m2++) {
  468. if (clock.m2 >= clock.m1)
  469. break;
  470. for (clock.n = limit->n.min;
  471. clock.n <= limit->n.max; clock.n++) {
  472. for (clock.p1 = limit->p1.min;
  473. clock.p1 <= limit->p1.max; clock.p1++) {
  474. int this_err;
  475. i9xx_clock(refclk, &clock);
  476. if (!intel_PLL_is_valid(dev, limit,
  477. &clock))
  478. continue;
  479. if (match_clock &&
  480. clock.p != match_clock->p)
  481. continue;
  482. this_err = abs(clock.dot - target);
  483. if (this_err < err) {
  484. *best_clock = clock;
  485. err = this_err;
  486. }
  487. }
  488. }
  489. }
  490. }
  491. return (err != target);
  492. }
  493. static bool
  494. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  495. int target, int refclk, intel_clock_t *match_clock,
  496. intel_clock_t *best_clock)
  497. {
  498. struct drm_device *dev = crtc->dev;
  499. intel_clock_t clock;
  500. int err = target;
  501. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  502. /*
  503. * For LVDS just rely on its current settings for dual-channel.
  504. * We haven't figured out how to reliably set up different
  505. * single/dual channel state, if we even can.
  506. */
  507. if (intel_is_dual_link_lvds(dev))
  508. clock.p2 = limit->p2.p2_fast;
  509. else
  510. clock.p2 = limit->p2.p2_slow;
  511. } else {
  512. if (target < limit->p2.dot_limit)
  513. clock.p2 = limit->p2.p2_slow;
  514. else
  515. clock.p2 = limit->p2.p2_fast;
  516. }
  517. memset(best_clock, 0, sizeof(*best_clock));
  518. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  519. clock.m1++) {
  520. for (clock.m2 = limit->m2.min;
  521. clock.m2 <= limit->m2.max; clock.m2++) {
  522. for (clock.n = limit->n.min;
  523. clock.n <= limit->n.max; clock.n++) {
  524. for (clock.p1 = limit->p1.min;
  525. clock.p1 <= limit->p1.max; clock.p1++) {
  526. int this_err;
  527. pineview_clock(refclk, &clock);
  528. if (!intel_PLL_is_valid(dev, limit,
  529. &clock))
  530. continue;
  531. if (match_clock &&
  532. clock.p != match_clock->p)
  533. continue;
  534. this_err = abs(clock.dot - target);
  535. if (this_err < err) {
  536. *best_clock = clock;
  537. err = this_err;
  538. }
  539. }
  540. }
  541. }
  542. }
  543. return (err != target);
  544. }
  545. static bool
  546. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  547. int target, int refclk, intel_clock_t *match_clock,
  548. intel_clock_t *best_clock)
  549. {
  550. struct drm_device *dev = crtc->dev;
  551. intel_clock_t clock;
  552. int max_n;
  553. bool found;
  554. /* approximately equals target * 0.00585 */
  555. int err_most = (target >> 8) + (target >> 9);
  556. found = false;
  557. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  558. if (intel_is_dual_link_lvds(dev))
  559. clock.p2 = limit->p2.p2_fast;
  560. else
  561. clock.p2 = limit->p2.p2_slow;
  562. } else {
  563. if (target < limit->p2.dot_limit)
  564. clock.p2 = limit->p2.p2_slow;
  565. else
  566. clock.p2 = limit->p2.p2_fast;
  567. }
  568. memset(best_clock, 0, sizeof(*best_clock));
  569. max_n = limit->n.max;
  570. /* based on hardware requirement, prefer smaller n to precision */
  571. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  572. /* based on hardware requirement, prefere larger m1,m2 */
  573. for (clock.m1 = limit->m1.max;
  574. clock.m1 >= limit->m1.min; clock.m1--) {
  575. for (clock.m2 = limit->m2.max;
  576. clock.m2 >= limit->m2.min; clock.m2--) {
  577. for (clock.p1 = limit->p1.max;
  578. clock.p1 >= limit->p1.min; clock.p1--) {
  579. int this_err;
  580. i9xx_clock(refclk, &clock);
  581. if (!intel_PLL_is_valid(dev, limit,
  582. &clock))
  583. continue;
  584. this_err = abs(clock.dot - target);
  585. if (this_err < err_most) {
  586. *best_clock = clock;
  587. err_most = this_err;
  588. max_n = clock.n;
  589. found = true;
  590. }
  591. }
  592. }
  593. }
  594. }
  595. return found;
  596. }
  597. static bool
  598. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  599. int target, int refclk, intel_clock_t *match_clock,
  600. intel_clock_t *best_clock)
  601. {
  602. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  603. u32 m, n, fastclk;
  604. u32 updrate, minupdate, fracbits, p;
  605. unsigned long bestppm, ppm, absppm;
  606. int dotclk, flag;
  607. flag = 0;
  608. dotclk = target * 1000;
  609. bestppm = 1000000;
  610. ppm = absppm = 0;
  611. fastclk = dotclk / (2*100);
  612. updrate = 0;
  613. minupdate = 19200;
  614. fracbits = 1;
  615. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  616. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  617. /* based on hardware requirement, prefer smaller n to precision */
  618. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  619. updrate = refclk / n;
  620. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  621. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  622. if (p2 > 10)
  623. p2 = p2 - 1;
  624. p = p1 * p2;
  625. /* based on hardware requirement, prefer bigger m1,m2 values */
  626. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  627. m2 = (((2*(fastclk * p * n / m1 )) +
  628. refclk) / (2*refclk));
  629. m = m1 * m2;
  630. vco = updrate * m;
  631. if (vco >= limit->vco.min && vco < limit->vco.max) {
  632. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  633. absppm = (ppm > 0) ? ppm : (-ppm);
  634. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  635. bestppm = 0;
  636. flag = 1;
  637. }
  638. if (absppm < bestppm - 10) {
  639. bestppm = absppm;
  640. flag = 1;
  641. }
  642. if (flag) {
  643. bestn = n;
  644. bestm1 = m1;
  645. bestm2 = m2;
  646. bestp1 = p1;
  647. bestp2 = p2;
  648. flag = 0;
  649. }
  650. }
  651. }
  652. }
  653. }
  654. }
  655. best_clock->n = bestn;
  656. best_clock->m1 = bestm1;
  657. best_clock->m2 = bestm2;
  658. best_clock->p1 = bestp1;
  659. best_clock->p2 = bestp2;
  660. return true;
  661. }
  662. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  663. enum pipe pipe)
  664. {
  665. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  666. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  667. return intel_crtc->config.cpu_transcoder;
  668. }
  669. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  670. {
  671. struct drm_i915_private *dev_priv = dev->dev_private;
  672. u32 frame, frame_reg = PIPEFRAME(pipe);
  673. frame = I915_READ(frame_reg);
  674. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  675. DRM_DEBUG_KMS("vblank wait timed out\n");
  676. }
  677. /**
  678. * intel_wait_for_vblank - wait for vblank on a given pipe
  679. * @dev: drm device
  680. * @pipe: pipe to wait for
  681. *
  682. * Wait for vblank to occur on a given pipe. Needed for various bits of
  683. * mode setting code.
  684. */
  685. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  686. {
  687. struct drm_i915_private *dev_priv = dev->dev_private;
  688. int pipestat_reg = PIPESTAT(pipe);
  689. if (INTEL_INFO(dev)->gen >= 5) {
  690. ironlake_wait_for_vblank(dev, pipe);
  691. return;
  692. }
  693. /* Clear existing vblank status. Note this will clear any other
  694. * sticky status fields as well.
  695. *
  696. * This races with i915_driver_irq_handler() with the result
  697. * that either function could miss a vblank event. Here it is not
  698. * fatal, as we will either wait upon the next vblank interrupt or
  699. * timeout. Generally speaking intel_wait_for_vblank() is only
  700. * called during modeset at which time the GPU should be idle and
  701. * should *not* be performing page flips and thus not waiting on
  702. * vblanks...
  703. * Currently, the result of us stealing a vblank from the irq
  704. * handler is that a single frame will be skipped during swapbuffers.
  705. */
  706. I915_WRITE(pipestat_reg,
  707. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  708. /* Wait for vblank interrupt bit to set */
  709. if (wait_for(I915_READ(pipestat_reg) &
  710. PIPE_VBLANK_INTERRUPT_STATUS,
  711. 50))
  712. DRM_DEBUG_KMS("vblank wait timed out\n");
  713. }
  714. /*
  715. * intel_wait_for_pipe_off - wait for pipe to turn off
  716. * @dev: drm device
  717. * @pipe: pipe to wait for
  718. *
  719. * After disabling a pipe, we can't wait for vblank in the usual way,
  720. * spinning on the vblank interrupt status bit, since we won't actually
  721. * see an interrupt when the pipe is disabled.
  722. *
  723. * On Gen4 and above:
  724. * wait for the pipe register state bit to turn off
  725. *
  726. * Otherwise:
  727. * wait for the display line value to settle (it usually
  728. * ends up stopping at the start of the next frame).
  729. *
  730. */
  731. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  732. {
  733. struct drm_i915_private *dev_priv = dev->dev_private;
  734. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  735. pipe);
  736. if (INTEL_INFO(dev)->gen >= 4) {
  737. int reg = PIPECONF(cpu_transcoder);
  738. /* Wait for the Pipe State to go off */
  739. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  740. 100))
  741. WARN(1, "pipe_off wait timed out\n");
  742. } else {
  743. u32 last_line, line_mask;
  744. int reg = PIPEDSL(pipe);
  745. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  746. if (IS_GEN2(dev))
  747. line_mask = DSL_LINEMASK_GEN2;
  748. else
  749. line_mask = DSL_LINEMASK_GEN3;
  750. /* Wait for the display line to settle */
  751. do {
  752. last_line = I915_READ(reg) & line_mask;
  753. mdelay(5);
  754. } while (((I915_READ(reg) & line_mask) != last_line) &&
  755. time_after(timeout, jiffies));
  756. if (time_after(jiffies, timeout))
  757. WARN(1, "pipe_off wait timed out\n");
  758. }
  759. }
  760. /*
  761. * ibx_digital_port_connected - is the specified port connected?
  762. * @dev_priv: i915 private structure
  763. * @port: the port to test
  764. *
  765. * Returns true if @port is connected, false otherwise.
  766. */
  767. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  768. struct intel_digital_port *port)
  769. {
  770. u32 bit;
  771. if (HAS_PCH_IBX(dev_priv->dev)) {
  772. switch(port->port) {
  773. case PORT_B:
  774. bit = SDE_PORTB_HOTPLUG;
  775. break;
  776. case PORT_C:
  777. bit = SDE_PORTC_HOTPLUG;
  778. break;
  779. case PORT_D:
  780. bit = SDE_PORTD_HOTPLUG;
  781. break;
  782. default:
  783. return true;
  784. }
  785. } else {
  786. switch(port->port) {
  787. case PORT_B:
  788. bit = SDE_PORTB_HOTPLUG_CPT;
  789. break;
  790. case PORT_C:
  791. bit = SDE_PORTC_HOTPLUG_CPT;
  792. break;
  793. case PORT_D:
  794. bit = SDE_PORTD_HOTPLUG_CPT;
  795. break;
  796. default:
  797. return true;
  798. }
  799. }
  800. return I915_READ(SDEISR) & bit;
  801. }
  802. static const char *state_string(bool enabled)
  803. {
  804. return enabled ? "on" : "off";
  805. }
  806. /* Only for pre-ILK configs */
  807. static void assert_pll(struct drm_i915_private *dev_priv,
  808. enum pipe pipe, bool state)
  809. {
  810. int reg;
  811. u32 val;
  812. bool cur_state;
  813. reg = DPLL(pipe);
  814. val = I915_READ(reg);
  815. cur_state = !!(val & DPLL_VCO_ENABLE);
  816. WARN(cur_state != state,
  817. "PLL state assertion failure (expected %s, current %s)\n",
  818. state_string(state), state_string(cur_state));
  819. }
  820. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  821. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  822. static struct intel_shared_dpll *
  823. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  824. {
  825. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  826. if (crtc->config.shared_dpll < 0)
  827. return NULL;
  828. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  829. }
  830. /* For ILK+ */
  831. static void assert_shared_dpll(struct drm_i915_private *dev_priv,
  832. struct intel_shared_dpll *pll,
  833. bool state)
  834. {
  835. bool cur_state;
  836. struct intel_dpll_hw_state hw_state;
  837. if (HAS_PCH_LPT(dev_priv->dev)) {
  838. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  839. return;
  840. }
  841. if (WARN (!pll,
  842. "asserting DPLL %s with no DPLL\n", state_string(state)))
  843. return;
  844. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  845. WARN(cur_state != state,
  846. "%s assertion failure (expected %s, current %s)\n",
  847. pll->name, state_string(state), state_string(cur_state));
  848. }
  849. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  850. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  851. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  852. enum pipe pipe, bool state)
  853. {
  854. int reg;
  855. u32 val;
  856. bool cur_state;
  857. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  858. pipe);
  859. if (HAS_DDI(dev_priv->dev)) {
  860. /* DDI does not have a specific FDI_TX register */
  861. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  862. val = I915_READ(reg);
  863. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  864. } else {
  865. reg = FDI_TX_CTL(pipe);
  866. val = I915_READ(reg);
  867. cur_state = !!(val & FDI_TX_ENABLE);
  868. }
  869. WARN(cur_state != state,
  870. "FDI TX state assertion failure (expected %s, current %s)\n",
  871. state_string(state), state_string(cur_state));
  872. }
  873. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  874. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  875. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  876. enum pipe pipe, bool state)
  877. {
  878. int reg;
  879. u32 val;
  880. bool cur_state;
  881. reg = FDI_RX_CTL(pipe);
  882. val = I915_READ(reg);
  883. cur_state = !!(val & FDI_RX_ENABLE);
  884. WARN(cur_state != state,
  885. "FDI RX state assertion failure (expected %s, current %s)\n",
  886. state_string(state), state_string(cur_state));
  887. }
  888. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  889. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  890. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  891. enum pipe pipe)
  892. {
  893. int reg;
  894. u32 val;
  895. /* ILK FDI PLL is always enabled */
  896. if (dev_priv->info->gen == 5)
  897. return;
  898. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  899. if (HAS_DDI(dev_priv->dev))
  900. return;
  901. reg = FDI_TX_CTL(pipe);
  902. val = I915_READ(reg);
  903. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  904. }
  905. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  906. enum pipe pipe)
  907. {
  908. int reg;
  909. u32 val;
  910. reg = FDI_RX_CTL(pipe);
  911. val = I915_READ(reg);
  912. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  913. }
  914. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  915. enum pipe pipe)
  916. {
  917. int pp_reg, lvds_reg;
  918. u32 val;
  919. enum pipe panel_pipe = PIPE_A;
  920. bool locked = true;
  921. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  922. pp_reg = PCH_PP_CONTROL;
  923. lvds_reg = PCH_LVDS;
  924. } else {
  925. pp_reg = PP_CONTROL;
  926. lvds_reg = LVDS;
  927. }
  928. val = I915_READ(pp_reg);
  929. if (!(val & PANEL_POWER_ON) ||
  930. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  931. locked = false;
  932. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  933. panel_pipe = PIPE_B;
  934. WARN(panel_pipe == pipe && locked,
  935. "panel assertion failure, pipe %c regs locked\n",
  936. pipe_name(pipe));
  937. }
  938. void assert_pipe(struct drm_i915_private *dev_priv,
  939. enum pipe pipe, bool state)
  940. {
  941. int reg;
  942. u32 val;
  943. bool cur_state;
  944. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  945. pipe);
  946. /* if we need the pipe A quirk it must be always on */
  947. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  948. state = true;
  949. if (!intel_display_power_enabled(dev_priv->dev,
  950. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  951. cur_state = false;
  952. } else {
  953. reg = PIPECONF(cpu_transcoder);
  954. val = I915_READ(reg);
  955. cur_state = !!(val & PIPECONF_ENABLE);
  956. }
  957. WARN(cur_state != state,
  958. "pipe %c assertion failure (expected %s, current %s)\n",
  959. pipe_name(pipe), state_string(state), state_string(cur_state));
  960. }
  961. static void assert_plane(struct drm_i915_private *dev_priv,
  962. enum plane plane, bool state)
  963. {
  964. int reg;
  965. u32 val;
  966. bool cur_state;
  967. reg = DSPCNTR(plane);
  968. val = I915_READ(reg);
  969. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  970. WARN(cur_state != state,
  971. "plane %c assertion failure (expected %s, current %s)\n",
  972. plane_name(plane), state_string(state), state_string(cur_state));
  973. }
  974. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  975. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  976. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  977. enum pipe pipe)
  978. {
  979. struct drm_device *dev = dev_priv->dev;
  980. int reg, i;
  981. u32 val;
  982. int cur_pipe;
  983. /* Primary planes are fixed to pipes on gen4+ */
  984. if (INTEL_INFO(dev)->gen >= 4) {
  985. reg = DSPCNTR(pipe);
  986. val = I915_READ(reg);
  987. WARN((val & DISPLAY_PLANE_ENABLE),
  988. "plane %c assertion failure, should be disabled but not\n",
  989. plane_name(pipe));
  990. return;
  991. }
  992. /* Need to check both planes against the pipe */
  993. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  994. reg = DSPCNTR(i);
  995. val = I915_READ(reg);
  996. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  997. DISPPLANE_SEL_PIPE_SHIFT;
  998. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  999. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1000. plane_name(i), pipe_name(pipe));
  1001. }
  1002. }
  1003. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1004. enum pipe pipe)
  1005. {
  1006. struct drm_device *dev = dev_priv->dev;
  1007. int reg, i;
  1008. u32 val;
  1009. if (IS_VALLEYVIEW(dev)) {
  1010. for (i = 0; i < dev_priv->num_plane; i++) {
  1011. reg = SPCNTR(pipe, i);
  1012. val = I915_READ(reg);
  1013. WARN((val & SP_ENABLE),
  1014. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1015. sprite_name(pipe, i), pipe_name(pipe));
  1016. }
  1017. } else if (INTEL_INFO(dev)->gen >= 7) {
  1018. reg = SPRCTL(pipe);
  1019. val = I915_READ(reg);
  1020. WARN((val & SPRITE_ENABLE),
  1021. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1022. plane_name(pipe), pipe_name(pipe));
  1023. } else if (INTEL_INFO(dev)->gen >= 5) {
  1024. reg = DVSCNTR(pipe);
  1025. val = I915_READ(reg);
  1026. WARN((val & DVS_ENABLE),
  1027. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1028. plane_name(pipe), pipe_name(pipe));
  1029. }
  1030. }
  1031. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1032. {
  1033. u32 val;
  1034. bool enabled;
  1035. if (HAS_PCH_LPT(dev_priv->dev)) {
  1036. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1037. return;
  1038. }
  1039. val = I915_READ(PCH_DREF_CONTROL);
  1040. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1041. DREF_SUPERSPREAD_SOURCE_MASK));
  1042. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1043. }
  1044. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1045. enum pipe pipe)
  1046. {
  1047. int reg;
  1048. u32 val;
  1049. bool enabled;
  1050. reg = PCH_TRANSCONF(pipe);
  1051. val = I915_READ(reg);
  1052. enabled = !!(val & TRANS_ENABLE);
  1053. WARN(enabled,
  1054. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1055. pipe_name(pipe));
  1056. }
  1057. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1058. enum pipe pipe, u32 port_sel, u32 val)
  1059. {
  1060. if ((val & DP_PORT_EN) == 0)
  1061. return false;
  1062. if (HAS_PCH_CPT(dev_priv->dev)) {
  1063. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1064. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1065. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1066. return false;
  1067. } else {
  1068. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1069. return false;
  1070. }
  1071. return true;
  1072. }
  1073. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1074. enum pipe pipe, u32 val)
  1075. {
  1076. if ((val & SDVO_ENABLE) == 0)
  1077. return false;
  1078. if (HAS_PCH_CPT(dev_priv->dev)) {
  1079. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1080. return false;
  1081. } else {
  1082. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1083. return false;
  1084. }
  1085. return true;
  1086. }
  1087. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1088. enum pipe pipe, u32 val)
  1089. {
  1090. if ((val & LVDS_PORT_EN) == 0)
  1091. return false;
  1092. if (HAS_PCH_CPT(dev_priv->dev)) {
  1093. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1094. return false;
  1095. } else {
  1096. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1097. return false;
  1098. }
  1099. return true;
  1100. }
  1101. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1102. enum pipe pipe, u32 val)
  1103. {
  1104. if ((val & ADPA_DAC_ENABLE) == 0)
  1105. return false;
  1106. if (HAS_PCH_CPT(dev_priv->dev)) {
  1107. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1108. return false;
  1109. } else {
  1110. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1111. return false;
  1112. }
  1113. return true;
  1114. }
  1115. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1116. enum pipe pipe, int reg, u32 port_sel)
  1117. {
  1118. u32 val = I915_READ(reg);
  1119. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1120. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1121. reg, pipe_name(pipe));
  1122. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1123. && (val & DP_PIPEB_SELECT),
  1124. "IBX PCH dp port still using transcoder B\n");
  1125. }
  1126. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1127. enum pipe pipe, int reg)
  1128. {
  1129. u32 val = I915_READ(reg);
  1130. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1131. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1132. reg, pipe_name(pipe));
  1133. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1134. && (val & SDVO_PIPE_B_SELECT),
  1135. "IBX PCH hdmi port still using transcoder B\n");
  1136. }
  1137. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1138. enum pipe pipe)
  1139. {
  1140. int reg;
  1141. u32 val;
  1142. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1143. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1144. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1145. reg = PCH_ADPA;
  1146. val = I915_READ(reg);
  1147. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1148. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1149. pipe_name(pipe));
  1150. reg = PCH_LVDS;
  1151. val = I915_READ(reg);
  1152. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1153. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1154. pipe_name(pipe));
  1155. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1156. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1157. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1158. }
  1159. /**
  1160. * intel_enable_pll - enable a PLL
  1161. * @dev_priv: i915 private structure
  1162. * @pipe: pipe PLL to enable
  1163. *
  1164. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1165. * make sure the PLL reg is writable first though, since the panel write
  1166. * protect mechanism may be enabled.
  1167. *
  1168. * Note! This is for pre-ILK only.
  1169. *
  1170. * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
  1171. */
  1172. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1173. {
  1174. int reg;
  1175. u32 val;
  1176. assert_pipe_disabled(dev_priv, pipe);
  1177. /* No really, not for ILK+ */
  1178. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
  1179. /* PLL is protected by panel, make sure we can write it */
  1180. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1181. assert_panel_unlocked(dev_priv, pipe);
  1182. reg = DPLL(pipe);
  1183. val = I915_READ(reg);
  1184. val |= DPLL_VCO_ENABLE;
  1185. /* We do this three times for luck */
  1186. I915_WRITE(reg, val);
  1187. POSTING_READ(reg);
  1188. udelay(150); /* wait for warmup */
  1189. I915_WRITE(reg, val);
  1190. POSTING_READ(reg);
  1191. udelay(150); /* wait for warmup */
  1192. I915_WRITE(reg, val);
  1193. POSTING_READ(reg);
  1194. udelay(150); /* wait for warmup */
  1195. }
  1196. /**
  1197. * intel_disable_pll - disable a PLL
  1198. * @dev_priv: i915 private structure
  1199. * @pipe: pipe PLL to disable
  1200. *
  1201. * Disable the PLL for @pipe, making sure the pipe is off first.
  1202. *
  1203. * Note! This is for pre-ILK only.
  1204. */
  1205. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1206. {
  1207. int reg;
  1208. u32 val;
  1209. /* Don't disable pipe A or pipe A PLLs if needed */
  1210. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1211. return;
  1212. /* Make sure the pipe isn't still relying on us */
  1213. assert_pipe_disabled(dev_priv, pipe);
  1214. reg = DPLL(pipe);
  1215. val = I915_READ(reg);
  1216. val &= ~DPLL_VCO_ENABLE;
  1217. I915_WRITE(reg, val);
  1218. POSTING_READ(reg);
  1219. }
  1220. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1221. {
  1222. u32 port_mask;
  1223. if (!port)
  1224. port_mask = DPLL_PORTB_READY_MASK;
  1225. else
  1226. port_mask = DPLL_PORTC_READY_MASK;
  1227. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1228. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1229. 'B' + port, I915_READ(DPLL(0)));
  1230. }
  1231. /**
  1232. * ironlake_enable_shared_dpll - enable PCH PLL
  1233. * @dev_priv: i915 private structure
  1234. * @pipe: pipe PLL to enable
  1235. *
  1236. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1237. * drives the transcoder clock.
  1238. */
  1239. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1240. {
  1241. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1242. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1243. /* PCH PLLs only available on ILK, SNB and IVB */
  1244. BUG_ON(dev_priv->info->gen < 5);
  1245. if (WARN_ON(pll == NULL))
  1246. return;
  1247. if (WARN_ON(pll->refcount == 0))
  1248. return;
  1249. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1250. pll->name, pll->active, pll->on,
  1251. crtc->base.base.id);
  1252. if (pll->active++) {
  1253. WARN_ON(!pll->on);
  1254. assert_shared_dpll_enabled(dev_priv, pll);
  1255. return;
  1256. }
  1257. WARN_ON(pll->on);
  1258. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1259. pll->enable(dev_priv, pll);
  1260. pll->on = true;
  1261. }
  1262. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1263. {
  1264. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1265. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1266. /* PCH only available on ILK+ */
  1267. BUG_ON(dev_priv->info->gen < 5);
  1268. if (WARN_ON(pll == NULL))
  1269. return;
  1270. if (WARN_ON(pll->refcount == 0))
  1271. return;
  1272. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1273. pll->name, pll->active, pll->on,
  1274. crtc->base.base.id);
  1275. if (WARN_ON(pll->active == 0)) {
  1276. assert_shared_dpll_disabled(dev_priv, pll);
  1277. return;
  1278. }
  1279. assert_shared_dpll_enabled(dev_priv, pll);
  1280. WARN_ON(!pll->on);
  1281. if (--pll->active)
  1282. return;
  1283. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1284. pll->disable(dev_priv, pll);
  1285. pll->on = false;
  1286. }
  1287. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1288. enum pipe pipe)
  1289. {
  1290. struct drm_device *dev = dev_priv->dev;
  1291. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1292. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1293. uint32_t reg, val, pipeconf_val;
  1294. /* PCH only available on ILK+ */
  1295. BUG_ON(dev_priv->info->gen < 5);
  1296. /* Make sure PCH DPLL is enabled */
  1297. assert_shared_dpll_enabled(dev_priv,
  1298. intel_crtc_to_shared_dpll(intel_crtc));
  1299. /* FDI must be feeding us bits for PCH ports */
  1300. assert_fdi_tx_enabled(dev_priv, pipe);
  1301. assert_fdi_rx_enabled(dev_priv, pipe);
  1302. if (HAS_PCH_CPT(dev)) {
  1303. /* Workaround: Set the timing override bit before enabling the
  1304. * pch transcoder. */
  1305. reg = TRANS_CHICKEN2(pipe);
  1306. val = I915_READ(reg);
  1307. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1308. I915_WRITE(reg, val);
  1309. }
  1310. reg = PCH_TRANSCONF(pipe);
  1311. val = I915_READ(reg);
  1312. pipeconf_val = I915_READ(PIPECONF(pipe));
  1313. if (HAS_PCH_IBX(dev_priv->dev)) {
  1314. /*
  1315. * make the BPC in transcoder be consistent with
  1316. * that in pipeconf reg.
  1317. */
  1318. val &= ~PIPECONF_BPC_MASK;
  1319. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1320. }
  1321. val &= ~TRANS_INTERLACE_MASK;
  1322. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1323. if (HAS_PCH_IBX(dev_priv->dev) &&
  1324. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1325. val |= TRANS_LEGACY_INTERLACED_ILK;
  1326. else
  1327. val |= TRANS_INTERLACED;
  1328. else
  1329. val |= TRANS_PROGRESSIVE;
  1330. I915_WRITE(reg, val | TRANS_ENABLE);
  1331. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1332. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1333. }
  1334. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1335. enum transcoder cpu_transcoder)
  1336. {
  1337. u32 val, pipeconf_val;
  1338. /* PCH only available on ILK+ */
  1339. BUG_ON(dev_priv->info->gen < 5);
  1340. /* FDI must be feeding us bits for PCH ports */
  1341. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1342. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1343. /* Workaround: set timing override bit. */
  1344. val = I915_READ(_TRANSA_CHICKEN2);
  1345. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1346. I915_WRITE(_TRANSA_CHICKEN2, val);
  1347. val = TRANS_ENABLE;
  1348. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1349. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1350. PIPECONF_INTERLACED_ILK)
  1351. val |= TRANS_INTERLACED;
  1352. else
  1353. val |= TRANS_PROGRESSIVE;
  1354. I915_WRITE(LPT_TRANSCONF, val);
  1355. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1356. DRM_ERROR("Failed to enable PCH transcoder\n");
  1357. }
  1358. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1359. enum pipe pipe)
  1360. {
  1361. struct drm_device *dev = dev_priv->dev;
  1362. uint32_t reg, val;
  1363. /* FDI relies on the transcoder */
  1364. assert_fdi_tx_disabled(dev_priv, pipe);
  1365. assert_fdi_rx_disabled(dev_priv, pipe);
  1366. /* Ports must be off as well */
  1367. assert_pch_ports_disabled(dev_priv, pipe);
  1368. reg = PCH_TRANSCONF(pipe);
  1369. val = I915_READ(reg);
  1370. val &= ~TRANS_ENABLE;
  1371. I915_WRITE(reg, val);
  1372. /* wait for PCH transcoder off, transcoder state */
  1373. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1374. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1375. if (!HAS_PCH_IBX(dev)) {
  1376. /* Workaround: Clear the timing override chicken bit again. */
  1377. reg = TRANS_CHICKEN2(pipe);
  1378. val = I915_READ(reg);
  1379. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1380. I915_WRITE(reg, val);
  1381. }
  1382. }
  1383. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1384. {
  1385. u32 val;
  1386. val = I915_READ(LPT_TRANSCONF);
  1387. val &= ~TRANS_ENABLE;
  1388. I915_WRITE(LPT_TRANSCONF, val);
  1389. /* wait for PCH transcoder off, transcoder state */
  1390. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1391. DRM_ERROR("Failed to disable PCH transcoder\n");
  1392. /* Workaround: clear timing override bit. */
  1393. val = I915_READ(_TRANSA_CHICKEN2);
  1394. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1395. I915_WRITE(_TRANSA_CHICKEN2, val);
  1396. }
  1397. /**
  1398. * intel_enable_pipe - enable a pipe, asserting requirements
  1399. * @dev_priv: i915 private structure
  1400. * @pipe: pipe to enable
  1401. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1402. *
  1403. * Enable @pipe, making sure that various hardware specific requirements
  1404. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1405. *
  1406. * @pipe should be %PIPE_A or %PIPE_B.
  1407. *
  1408. * Will wait until the pipe is actually running (i.e. first vblank) before
  1409. * returning.
  1410. */
  1411. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1412. bool pch_port)
  1413. {
  1414. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1415. pipe);
  1416. enum pipe pch_transcoder;
  1417. int reg;
  1418. u32 val;
  1419. assert_planes_disabled(dev_priv, pipe);
  1420. assert_sprites_disabled(dev_priv, pipe);
  1421. if (HAS_PCH_LPT(dev_priv->dev))
  1422. pch_transcoder = TRANSCODER_A;
  1423. else
  1424. pch_transcoder = pipe;
  1425. /*
  1426. * A pipe without a PLL won't actually be able to drive bits from
  1427. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1428. * need the check.
  1429. */
  1430. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1431. assert_pll_enabled(dev_priv, pipe);
  1432. else {
  1433. if (pch_port) {
  1434. /* if driving the PCH, we need FDI enabled */
  1435. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1436. assert_fdi_tx_pll_enabled(dev_priv,
  1437. (enum pipe) cpu_transcoder);
  1438. }
  1439. /* FIXME: assert CPU port conditions for SNB+ */
  1440. }
  1441. reg = PIPECONF(cpu_transcoder);
  1442. val = I915_READ(reg);
  1443. if (val & PIPECONF_ENABLE)
  1444. return;
  1445. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1446. intel_wait_for_vblank(dev_priv->dev, pipe);
  1447. }
  1448. /**
  1449. * intel_disable_pipe - disable a pipe, asserting requirements
  1450. * @dev_priv: i915 private structure
  1451. * @pipe: pipe to disable
  1452. *
  1453. * Disable @pipe, making sure that various hardware specific requirements
  1454. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1455. *
  1456. * @pipe should be %PIPE_A or %PIPE_B.
  1457. *
  1458. * Will wait until the pipe has shut down before returning.
  1459. */
  1460. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1461. enum pipe pipe)
  1462. {
  1463. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1464. pipe);
  1465. int reg;
  1466. u32 val;
  1467. /*
  1468. * Make sure planes won't keep trying to pump pixels to us,
  1469. * or we might hang the display.
  1470. */
  1471. assert_planes_disabled(dev_priv, pipe);
  1472. assert_sprites_disabled(dev_priv, pipe);
  1473. /* Don't disable pipe A or pipe A PLLs if needed */
  1474. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1475. return;
  1476. reg = PIPECONF(cpu_transcoder);
  1477. val = I915_READ(reg);
  1478. if ((val & PIPECONF_ENABLE) == 0)
  1479. return;
  1480. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1481. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1482. }
  1483. /*
  1484. * Plane regs are double buffered, going from enabled->disabled needs a
  1485. * trigger in order to latch. The display address reg provides this.
  1486. */
  1487. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1488. enum plane plane)
  1489. {
  1490. if (dev_priv->info->gen >= 4)
  1491. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1492. else
  1493. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1494. }
  1495. /**
  1496. * intel_enable_plane - enable a display plane on a given pipe
  1497. * @dev_priv: i915 private structure
  1498. * @plane: plane to enable
  1499. * @pipe: pipe being fed
  1500. *
  1501. * Enable @plane on @pipe, making sure that @pipe is running first.
  1502. */
  1503. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1504. enum plane plane, enum pipe pipe)
  1505. {
  1506. int reg;
  1507. u32 val;
  1508. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1509. assert_pipe_enabled(dev_priv, pipe);
  1510. reg = DSPCNTR(plane);
  1511. val = I915_READ(reg);
  1512. if (val & DISPLAY_PLANE_ENABLE)
  1513. return;
  1514. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1515. intel_flush_display_plane(dev_priv, plane);
  1516. intel_wait_for_vblank(dev_priv->dev, pipe);
  1517. }
  1518. /**
  1519. * intel_disable_plane - disable a display plane
  1520. * @dev_priv: i915 private structure
  1521. * @plane: plane to disable
  1522. * @pipe: pipe consuming the data
  1523. *
  1524. * Disable @plane; should be an independent operation.
  1525. */
  1526. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1527. enum plane plane, enum pipe pipe)
  1528. {
  1529. int reg;
  1530. u32 val;
  1531. reg = DSPCNTR(plane);
  1532. val = I915_READ(reg);
  1533. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1534. return;
  1535. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1536. intel_flush_display_plane(dev_priv, plane);
  1537. intel_wait_for_vblank(dev_priv->dev, pipe);
  1538. }
  1539. static bool need_vtd_wa(struct drm_device *dev)
  1540. {
  1541. #ifdef CONFIG_INTEL_IOMMU
  1542. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1543. return true;
  1544. #endif
  1545. return false;
  1546. }
  1547. int
  1548. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1549. struct drm_i915_gem_object *obj,
  1550. struct intel_ring_buffer *pipelined)
  1551. {
  1552. struct drm_i915_private *dev_priv = dev->dev_private;
  1553. u32 alignment;
  1554. int ret;
  1555. switch (obj->tiling_mode) {
  1556. case I915_TILING_NONE:
  1557. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1558. alignment = 128 * 1024;
  1559. else if (INTEL_INFO(dev)->gen >= 4)
  1560. alignment = 4 * 1024;
  1561. else
  1562. alignment = 64 * 1024;
  1563. break;
  1564. case I915_TILING_X:
  1565. /* pin() will align the object as required by fence */
  1566. alignment = 0;
  1567. break;
  1568. case I915_TILING_Y:
  1569. /* Despite that we check this in framebuffer_init userspace can
  1570. * screw us over and change the tiling after the fact. Only
  1571. * pinned buffers can't change their tiling. */
  1572. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1573. return -EINVAL;
  1574. default:
  1575. BUG();
  1576. }
  1577. /* Note that the w/a also requires 64 PTE of padding following the
  1578. * bo. We currently fill all unused PTE with the shadow page and so
  1579. * we should always have valid PTE following the scanout preventing
  1580. * the VT-d warning.
  1581. */
  1582. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1583. alignment = 256 * 1024;
  1584. dev_priv->mm.interruptible = false;
  1585. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1586. if (ret)
  1587. goto err_interruptible;
  1588. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1589. * fence, whereas 965+ only requires a fence if using
  1590. * framebuffer compression. For simplicity, we always install
  1591. * a fence as the cost is not that onerous.
  1592. */
  1593. ret = i915_gem_object_get_fence(obj);
  1594. if (ret)
  1595. goto err_unpin;
  1596. i915_gem_object_pin_fence(obj);
  1597. dev_priv->mm.interruptible = true;
  1598. return 0;
  1599. err_unpin:
  1600. i915_gem_object_unpin(obj);
  1601. err_interruptible:
  1602. dev_priv->mm.interruptible = true;
  1603. return ret;
  1604. }
  1605. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1606. {
  1607. i915_gem_object_unpin_fence(obj);
  1608. i915_gem_object_unpin(obj);
  1609. }
  1610. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1611. * is assumed to be a power-of-two. */
  1612. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1613. unsigned int tiling_mode,
  1614. unsigned int cpp,
  1615. unsigned int pitch)
  1616. {
  1617. if (tiling_mode != I915_TILING_NONE) {
  1618. unsigned int tile_rows, tiles;
  1619. tile_rows = *y / 8;
  1620. *y %= 8;
  1621. tiles = *x / (512/cpp);
  1622. *x %= 512/cpp;
  1623. return tile_rows * pitch * 8 + tiles * 4096;
  1624. } else {
  1625. unsigned int offset;
  1626. offset = *y * pitch + *x * cpp;
  1627. *y = 0;
  1628. *x = (offset & 4095) / cpp;
  1629. return offset & -4096;
  1630. }
  1631. }
  1632. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1633. int x, int y)
  1634. {
  1635. struct drm_device *dev = crtc->dev;
  1636. struct drm_i915_private *dev_priv = dev->dev_private;
  1637. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1638. struct intel_framebuffer *intel_fb;
  1639. struct drm_i915_gem_object *obj;
  1640. int plane = intel_crtc->plane;
  1641. unsigned long linear_offset;
  1642. u32 dspcntr;
  1643. u32 reg;
  1644. switch (plane) {
  1645. case 0:
  1646. case 1:
  1647. break;
  1648. default:
  1649. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1650. return -EINVAL;
  1651. }
  1652. intel_fb = to_intel_framebuffer(fb);
  1653. obj = intel_fb->obj;
  1654. reg = DSPCNTR(plane);
  1655. dspcntr = I915_READ(reg);
  1656. /* Mask out pixel format bits in case we change it */
  1657. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1658. switch (fb->pixel_format) {
  1659. case DRM_FORMAT_C8:
  1660. dspcntr |= DISPPLANE_8BPP;
  1661. break;
  1662. case DRM_FORMAT_XRGB1555:
  1663. case DRM_FORMAT_ARGB1555:
  1664. dspcntr |= DISPPLANE_BGRX555;
  1665. break;
  1666. case DRM_FORMAT_RGB565:
  1667. dspcntr |= DISPPLANE_BGRX565;
  1668. break;
  1669. case DRM_FORMAT_XRGB8888:
  1670. case DRM_FORMAT_ARGB8888:
  1671. dspcntr |= DISPPLANE_BGRX888;
  1672. break;
  1673. case DRM_FORMAT_XBGR8888:
  1674. case DRM_FORMAT_ABGR8888:
  1675. dspcntr |= DISPPLANE_RGBX888;
  1676. break;
  1677. case DRM_FORMAT_XRGB2101010:
  1678. case DRM_FORMAT_ARGB2101010:
  1679. dspcntr |= DISPPLANE_BGRX101010;
  1680. break;
  1681. case DRM_FORMAT_XBGR2101010:
  1682. case DRM_FORMAT_ABGR2101010:
  1683. dspcntr |= DISPPLANE_RGBX101010;
  1684. break;
  1685. default:
  1686. BUG();
  1687. }
  1688. if (INTEL_INFO(dev)->gen >= 4) {
  1689. if (obj->tiling_mode != I915_TILING_NONE)
  1690. dspcntr |= DISPPLANE_TILED;
  1691. else
  1692. dspcntr &= ~DISPPLANE_TILED;
  1693. }
  1694. if (IS_G4X(dev))
  1695. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1696. I915_WRITE(reg, dspcntr);
  1697. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1698. if (INTEL_INFO(dev)->gen >= 4) {
  1699. intel_crtc->dspaddr_offset =
  1700. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1701. fb->bits_per_pixel / 8,
  1702. fb->pitches[0]);
  1703. linear_offset -= intel_crtc->dspaddr_offset;
  1704. } else {
  1705. intel_crtc->dspaddr_offset = linear_offset;
  1706. }
  1707. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1708. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1709. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1710. if (INTEL_INFO(dev)->gen >= 4) {
  1711. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1712. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1713. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1714. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1715. } else
  1716. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1717. POSTING_READ(reg);
  1718. return 0;
  1719. }
  1720. static int ironlake_update_plane(struct drm_crtc *crtc,
  1721. struct drm_framebuffer *fb, int x, int y)
  1722. {
  1723. struct drm_device *dev = crtc->dev;
  1724. struct drm_i915_private *dev_priv = dev->dev_private;
  1725. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1726. struct intel_framebuffer *intel_fb;
  1727. struct drm_i915_gem_object *obj;
  1728. int plane = intel_crtc->plane;
  1729. unsigned long linear_offset;
  1730. u32 dspcntr;
  1731. u32 reg;
  1732. switch (plane) {
  1733. case 0:
  1734. case 1:
  1735. case 2:
  1736. break;
  1737. default:
  1738. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1739. return -EINVAL;
  1740. }
  1741. intel_fb = to_intel_framebuffer(fb);
  1742. obj = intel_fb->obj;
  1743. reg = DSPCNTR(plane);
  1744. dspcntr = I915_READ(reg);
  1745. /* Mask out pixel format bits in case we change it */
  1746. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1747. switch (fb->pixel_format) {
  1748. case DRM_FORMAT_C8:
  1749. dspcntr |= DISPPLANE_8BPP;
  1750. break;
  1751. case DRM_FORMAT_RGB565:
  1752. dspcntr |= DISPPLANE_BGRX565;
  1753. break;
  1754. case DRM_FORMAT_XRGB8888:
  1755. case DRM_FORMAT_ARGB8888:
  1756. dspcntr |= DISPPLANE_BGRX888;
  1757. break;
  1758. case DRM_FORMAT_XBGR8888:
  1759. case DRM_FORMAT_ABGR8888:
  1760. dspcntr |= DISPPLANE_RGBX888;
  1761. break;
  1762. case DRM_FORMAT_XRGB2101010:
  1763. case DRM_FORMAT_ARGB2101010:
  1764. dspcntr |= DISPPLANE_BGRX101010;
  1765. break;
  1766. case DRM_FORMAT_XBGR2101010:
  1767. case DRM_FORMAT_ABGR2101010:
  1768. dspcntr |= DISPPLANE_RGBX101010;
  1769. break;
  1770. default:
  1771. BUG();
  1772. }
  1773. if (obj->tiling_mode != I915_TILING_NONE)
  1774. dspcntr |= DISPPLANE_TILED;
  1775. else
  1776. dspcntr &= ~DISPPLANE_TILED;
  1777. /* must disable */
  1778. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1779. I915_WRITE(reg, dspcntr);
  1780. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1781. intel_crtc->dspaddr_offset =
  1782. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1783. fb->bits_per_pixel / 8,
  1784. fb->pitches[0]);
  1785. linear_offset -= intel_crtc->dspaddr_offset;
  1786. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1787. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1788. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1789. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1790. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1791. if (IS_HASWELL(dev)) {
  1792. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1793. } else {
  1794. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1795. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1796. }
  1797. POSTING_READ(reg);
  1798. return 0;
  1799. }
  1800. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1801. static int
  1802. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1803. int x, int y, enum mode_set_atomic state)
  1804. {
  1805. struct drm_device *dev = crtc->dev;
  1806. struct drm_i915_private *dev_priv = dev->dev_private;
  1807. if (dev_priv->display.disable_fbc)
  1808. dev_priv->display.disable_fbc(dev);
  1809. intel_increase_pllclock(crtc);
  1810. return dev_priv->display.update_plane(crtc, fb, x, y);
  1811. }
  1812. void intel_display_handle_reset(struct drm_device *dev)
  1813. {
  1814. struct drm_i915_private *dev_priv = dev->dev_private;
  1815. struct drm_crtc *crtc;
  1816. /*
  1817. * Flips in the rings have been nuked by the reset,
  1818. * so complete all pending flips so that user space
  1819. * will get its events and not get stuck.
  1820. *
  1821. * Also update the base address of all primary
  1822. * planes to the the last fb to make sure we're
  1823. * showing the correct fb after a reset.
  1824. *
  1825. * Need to make two loops over the crtcs so that we
  1826. * don't try to grab a crtc mutex before the
  1827. * pending_flip_queue really got woken up.
  1828. */
  1829. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1830. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1831. enum plane plane = intel_crtc->plane;
  1832. intel_prepare_page_flip(dev, plane);
  1833. intel_finish_page_flip_plane(dev, plane);
  1834. }
  1835. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1836. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1837. mutex_lock(&crtc->mutex);
  1838. if (intel_crtc->active)
  1839. dev_priv->display.update_plane(crtc, crtc->fb,
  1840. crtc->x, crtc->y);
  1841. mutex_unlock(&crtc->mutex);
  1842. }
  1843. }
  1844. static int
  1845. intel_finish_fb(struct drm_framebuffer *old_fb)
  1846. {
  1847. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1848. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1849. bool was_interruptible = dev_priv->mm.interruptible;
  1850. int ret;
  1851. /* Big Hammer, we also need to ensure that any pending
  1852. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1853. * current scanout is retired before unpinning the old
  1854. * framebuffer.
  1855. *
  1856. * This should only fail upon a hung GPU, in which case we
  1857. * can safely continue.
  1858. */
  1859. dev_priv->mm.interruptible = false;
  1860. ret = i915_gem_object_finish_gpu(obj);
  1861. dev_priv->mm.interruptible = was_interruptible;
  1862. return ret;
  1863. }
  1864. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1865. {
  1866. struct drm_device *dev = crtc->dev;
  1867. struct drm_i915_master_private *master_priv;
  1868. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1869. if (!dev->primary->master)
  1870. return;
  1871. master_priv = dev->primary->master->driver_priv;
  1872. if (!master_priv->sarea_priv)
  1873. return;
  1874. switch (intel_crtc->pipe) {
  1875. case 0:
  1876. master_priv->sarea_priv->pipeA_x = x;
  1877. master_priv->sarea_priv->pipeA_y = y;
  1878. break;
  1879. case 1:
  1880. master_priv->sarea_priv->pipeB_x = x;
  1881. master_priv->sarea_priv->pipeB_y = y;
  1882. break;
  1883. default:
  1884. break;
  1885. }
  1886. }
  1887. static int
  1888. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1889. struct drm_framebuffer *fb)
  1890. {
  1891. struct drm_device *dev = crtc->dev;
  1892. struct drm_i915_private *dev_priv = dev->dev_private;
  1893. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1894. struct drm_framebuffer *old_fb;
  1895. int ret;
  1896. /* no fb bound */
  1897. if (!fb) {
  1898. DRM_ERROR("No FB bound\n");
  1899. return 0;
  1900. }
  1901. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1902. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1903. plane_name(intel_crtc->plane),
  1904. INTEL_INFO(dev)->num_pipes);
  1905. return -EINVAL;
  1906. }
  1907. mutex_lock(&dev->struct_mutex);
  1908. ret = intel_pin_and_fence_fb_obj(dev,
  1909. to_intel_framebuffer(fb)->obj,
  1910. NULL);
  1911. if (ret != 0) {
  1912. mutex_unlock(&dev->struct_mutex);
  1913. DRM_ERROR("pin & fence failed\n");
  1914. return ret;
  1915. }
  1916. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1917. if (ret) {
  1918. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1919. mutex_unlock(&dev->struct_mutex);
  1920. DRM_ERROR("failed to update base address\n");
  1921. return ret;
  1922. }
  1923. old_fb = crtc->fb;
  1924. crtc->fb = fb;
  1925. crtc->x = x;
  1926. crtc->y = y;
  1927. if (old_fb) {
  1928. if (intel_crtc->active && old_fb != fb)
  1929. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1930. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1931. }
  1932. intel_update_fbc(dev);
  1933. mutex_unlock(&dev->struct_mutex);
  1934. intel_crtc_update_sarea_pos(crtc, x, y);
  1935. return 0;
  1936. }
  1937. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  1938. {
  1939. struct drm_device *dev = crtc->dev;
  1940. struct drm_i915_private *dev_priv = dev->dev_private;
  1941. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1942. int pipe = intel_crtc->pipe;
  1943. u32 reg, temp;
  1944. /* enable normal train */
  1945. reg = FDI_TX_CTL(pipe);
  1946. temp = I915_READ(reg);
  1947. if (IS_IVYBRIDGE(dev)) {
  1948. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  1949. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  1950. } else {
  1951. temp &= ~FDI_LINK_TRAIN_NONE;
  1952. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  1953. }
  1954. I915_WRITE(reg, temp);
  1955. reg = FDI_RX_CTL(pipe);
  1956. temp = I915_READ(reg);
  1957. if (HAS_PCH_CPT(dev)) {
  1958. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1959. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1960. } else {
  1961. temp &= ~FDI_LINK_TRAIN_NONE;
  1962. temp |= FDI_LINK_TRAIN_NONE;
  1963. }
  1964. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1965. /* wait one idle pattern time */
  1966. POSTING_READ(reg);
  1967. udelay(1000);
  1968. /* IVB wants error correction enabled */
  1969. if (IS_IVYBRIDGE(dev))
  1970. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  1971. FDI_FE_ERRC_ENABLE);
  1972. }
  1973. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  1974. {
  1975. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  1976. }
  1977. static void ivb_modeset_global_resources(struct drm_device *dev)
  1978. {
  1979. struct drm_i915_private *dev_priv = dev->dev_private;
  1980. struct intel_crtc *pipe_B_crtc =
  1981. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  1982. struct intel_crtc *pipe_C_crtc =
  1983. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  1984. uint32_t temp;
  1985. /*
  1986. * When everything is off disable fdi C so that we could enable fdi B
  1987. * with all lanes. Note that we don't care about enabled pipes without
  1988. * an enabled pch encoder.
  1989. */
  1990. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  1991. !pipe_has_enabled_pch(pipe_C_crtc)) {
  1992. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  1993. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  1994. temp = I915_READ(SOUTH_CHICKEN1);
  1995. temp &= ~FDI_BC_BIFURCATION_SELECT;
  1996. DRM_DEBUG_KMS("disabling fdi C rx\n");
  1997. I915_WRITE(SOUTH_CHICKEN1, temp);
  1998. }
  1999. }
  2000. /* The FDI link training functions for ILK/Ibexpeak. */
  2001. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2002. {
  2003. struct drm_device *dev = crtc->dev;
  2004. struct drm_i915_private *dev_priv = dev->dev_private;
  2005. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2006. int pipe = intel_crtc->pipe;
  2007. int plane = intel_crtc->plane;
  2008. u32 reg, temp, tries;
  2009. /* FDI needs bits from pipe & plane first */
  2010. assert_pipe_enabled(dev_priv, pipe);
  2011. assert_plane_enabled(dev_priv, plane);
  2012. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2013. for train result */
  2014. reg = FDI_RX_IMR(pipe);
  2015. temp = I915_READ(reg);
  2016. temp &= ~FDI_RX_SYMBOL_LOCK;
  2017. temp &= ~FDI_RX_BIT_LOCK;
  2018. I915_WRITE(reg, temp);
  2019. I915_READ(reg);
  2020. udelay(150);
  2021. /* enable CPU FDI TX and PCH FDI RX */
  2022. reg = FDI_TX_CTL(pipe);
  2023. temp = I915_READ(reg);
  2024. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2025. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2026. temp &= ~FDI_LINK_TRAIN_NONE;
  2027. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2028. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2029. reg = FDI_RX_CTL(pipe);
  2030. temp = I915_READ(reg);
  2031. temp &= ~FDI_LINK_TRAIN_NONE;
  2032. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2033. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2034. POSTING_READ(reg);
  2035. udelay(150);
  2036. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2037. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2038. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2039. FDI_RX_PHASE_SYNC_POINTER_EN);
  2040. reg = FDI_RX_IIR(pipe);
  2041. for (tries = 0; tries < 5; tries++) {
  2042. temp = I915_READ(reg);
  2043. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2044. if ((temp & FDI_RX_BIT_LOCK)) {
  2045. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2046. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2047. break;
  2048. }
  2049. }
  2050. if (tries == 5)
  2051. DRM_ERROR("FDI train 1 fail!\n");
  2052. /* Train 2 */
  2053. reg = FDI_TX_CTL(pipe);
  2054. temp = I915_READ(reg);
  2055. temp &= ~FDI_LINK_TRAIN_NONE;
  2056. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2057. I915_WRITE(reg, temp);
  2058. reg = FDI_RX_CTL(pipe);
  2059. temp = I915_READ(reg);
  2060. temp &= ~FDI_LINK_TRAIN_NONE;
  2061. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2062. I915_WRITE(reg, temp);
  2063. POSTING_READ(reg);
  2064. udelay(150);
  2065. reg = FDI_RX_IIR(pipe);
  2066. for (tries = 0; tries < 5; tries++) {
  2067. temp = I915_READ(reg);
  2068. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2069. if (temp & FDI_RX_SYMBOL_LOCK) {
  2070. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2071. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2072. break;
  2073. }
  2074. }
  2075. if (tries == 5)
  2076. DRM_ERROR("FDI train 2 fail!\n");
  2077. DRM_DEBUG_KMS("FDI train done\n");
  2078. }
  2079. static const int snb_b_fdi_train_param[] = {
  2080. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2081. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2082. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2083. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2084. };
  2085. /* The FDI link training functions for SNB/Cougarpoint. */
  2086. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2087. {
  2088. struct drm_device *dev = crtc->dev;
  2089. struct drm_i915_private *dev_priv = dev->dev_private;
  2090. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2091. int pipe = intel_crtc->pipe;
  2092. u32 reg, temp, i, retry;
  2093. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2094. for train result */
  2095. reg = FDI_RX_IMR(pipe);
  2096. temp = I915_READ(reg);
  2097. temp &= ~FDI_RX_SYMBOL_LOCK;
  2098. temp &= ~FDI_RX_BIT_LOCK;
  2099. I915_WRITE(reg, temp);
  2100. POSTING_READ(reg);
  2101. udelay(150);
  2102. /* enable CPU FDI TX and PCH FDI RX */
  2103. reg = FDI_TX_CTL(pipe);
  2104. temp = I915_READ(reg);
  2105. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2106. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2107. temp &= ~FDI_LINK_TRAIN_NONE;
  2108. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2109. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2110. /* SNB-B */
  2111. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2112. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2113. I915_WRITE(FDI_RX_MISC(pipe),
  2114. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2115. reg = FDI_RX_CTL(pipe);
  2116. temp = I915_READ(reg);
  2117. if (HAS_PCH_CPT(dev)) {
  2118. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2119. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2120. } else {
  2121. temp &= ~FDI_LINK_TRAIN_NONE;
  2122. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2123. }
  2124. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2125. POSTING_READ(reg);
  2126. udelay(150);
  2127. for (i = 0; i < 4; i++) {
  2128. reg = FDI_TX_CTL(pipe);
  2129. temp = I915_READ(reg);
  2130. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2131. temp |= snb_b_fdi_train_param[i];
  2132. I915_WRITE(reg, temp);
  2133. POSTING_READ(reg);
  2134. udelay(500);
  2135. for (retry = 0; retry < 5; retry++) {
  2136. reg = FDI_RX_IIR(pipe);
  2137. temp = I915_READ(reg);
  2138. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2139. if (temp & FDI_RX_BIT_LOCK) {
  2140. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2141. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2142. break;
  2143. }
  2144. udelay(50);
  2145. }
  2146. if (retry < 5)
  2147. break;
  2148. }
  2149. if (i == 4)
  2150. DRM_ERROR("FDI train 1 fail!\n");
  2151. /* Train 2 */
  2152. reg = FDI_TX_CTL(pipe);
  2153. temp = I915_READ(reg);
  2154. temp &= ~FDI_LINK_TRAIN_NONE;
  2155. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2156. if (IS_GEN6(dev)) {
  2157. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2158. /* SNB-B */
  2159. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2160. }
  2161. I915_WRITE(reg, temp);
  2162. reg = FDI_RX_CTL(pipe);
  2163. temp = I915_READ(reg);
  2164. if (HAS_PCH_CPT(dev)) {
  2165. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2166. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2167. } else {
  2168. temp &= ~FDI_LINK_TRAIN_NONE;
  2169. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2170. }
  2171. I915_WRITE(reg, temp);
  2172. POSTING_READ(reg);
  2173. udelay(150);
  2174. for (i = 0; i < 4; i++) {
  2175. reg = FDI_TX_CTL(pipe);
  2176. temp = I915_READ(reg);
  2177. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2178. temp |= snb_b_fdi_train_param[i];
  2179. I915_WRITE(reg, temp);
  2180. POSTING_READ(reg);
  2181. udelay(500);
  2182. for (retry = 0; retry < 5; retry++) {
  2183. reg = FDI_RX_IIR(pipe);
  2184. temp = I915_READ(reg);
  2185. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2186. if (temp & FDI_RX_SYMBOL_LOCK) {
  2187. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2188. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2189. break;
  2190. }
  2191. udelay(50);
  2192. }
  2193. if (retry < 5)
  2194. break;
  2195. }
  2196. if (i == 4)
  2197. DRM_ERROR("FDI train 2 fail!\n");
  2198. DRM_DEBUG_KMS("FDI train done.\n");
  2199. }
  2200. /* Manual link training for Ivy Bridge A0 parts */
  2201. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2202. {
  2203. struct drm_device *dev = crtc->dev;
  2204. struct drm_i915_private *dev_priv = dev->dev_private;
  2205. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2206. int pipe = intel_crtc->pipe;
  2207. u32 reg, temp, i;
  2208. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2209. for train result */
  2210. reg = FDI_RX_IMR(pipe);
  2211. temp = I915_READ(reg);
  2212. temp &= ~FDI_RX_SYMBOL_LOCK;
  2213. temp &= ~FDI_RX_BIT_LOCK;
  2214. I915_WRITE(reg, temp);
  2215. POSTING_READ(reg);
  2216. udelay(150);
  2217. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2218. I915_READ(FDI_RX_IIR(pipe)));
  2219. /* enable CPU FDI TX and PCH FDI RX */
  2220. reg = FDI_TX_CTL(pipe);
  2221. temp = I915_READ(reg);
  2222. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2223. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2224. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2225. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2226. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2227. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2228. temp |= FDI_COMPOSITE_SYNC;
  2229. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2230. I915_WRITE(FDI_RX_MISC(pipe),
  2231. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2232. reg = FDI_RX_CTL(pipe);
  2233. temp = I915_READ(reg);
  2234. temp &= ~FDI_LINK_TRAIN_AUTO;
  2235. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2236. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2237. temp |= FDI_COMPOSITE_SYNC;
  2238. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2239. POSTING_READ(reg);
  2240. udelay(150);
  2241. for (i = 0; i < 4; i++) {
  2242. reg = FDI_TX_CTL(pipe);
  2243. temp = I915_READ(reg);
  2244. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2245. temp |= snb_b_fdi_train_param[i];
  2246. I915_WRITE(reg, temp);
  2247. POSTING_READ(reg);
  2248. udelay(500);
  2249. reg = FDI_RX_IIR(pipe);
  2250. temp = I915_READ(reg);
  2251. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2252. if (temp & FDI_RX_BIT_LOCK ||
  2253. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2254. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2255. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2256. break;
  2257. }
  2258. }
  2259. if (i == 4)
  2260. DRM_ERROR("FDI train 1 fail!\n");
  2261. /* Train 2 */
  2262. reg = FDI_TX_CTL(pipe);
  2263. temp = I915_READ(reg);
  2264. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2265. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2266. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2267. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2268. I915_WRITE(reg, temp);
  2269. reg = FDI_RX_CTL(pipe);
  2270. temp = I915_READ(reg);
  2271. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2272. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2273. I915_WRITE(reg, temp);
  2274. POSTING_READ(reg);
  2275. udelay(150);
  2276. for (i = 0; i < 4; i++) {
  2277. reg = FDI_TX_CTL(pipe);
  2278. temp = I915_READ(reg);
  2279. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2280. temp |= snb_b_fdi_train_param[i];
  2281. I915_WRITE(reg, temp);
  2282. POSTING_READ(reg);
  2283. udelay(500);
  2284. reg = FDI_RX_IIR(pipe);
  2285. temp = I915_READ(reg);
  2286. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2287. if (temp & FDI_RX_SYMBOL_LOCK) {
  2288. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2289. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2290. break;
  2291. }
  2292. }
  2293. if (i == 4)
  2294. DRM_ERROR("FDI train 2 fail!\n");
  2295. DRM_DEBUG_KMS("FDI train done.\n");
  2296. }
  2297. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2298. {
  2299. struct drm_device *dev = intel_crtc->base.dev;
  2300. struct drm_i915_private *dev_priv = dev->dev_private;
  2301. int pipe = intel_crtc->pipe;
  2302. u32 reg, temp;
  2303. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2304. reg = FDI_RX_CTL(pipe);
  2305. temp = I915_READ(reg);
  2306. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2307. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2308. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2309. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2310. POSTING_READ(reg);
  2311. udelay(200);
  2312. /* Switch from Rawclk to PCDclk */
  2313. temp = I915_READ(reg);
  2314. I915_WRITE(reg, temp | FDI_PCDCLK);
  2315. POSTING_READ(reg);
  2316. udelay(200);
  2317. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2318. reg = FDI_TX_CTL(pipe);
  2319. temp = I915_READ(reg);
  2320. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2321. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2322. POSTING_READ(reg);
  2323. udelay(100);
  2324. }
  2325. }
  2326. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2327. {
  2328. struct drm_device *dev = intel_crtc->base.dev;
  2329. struct drm_i915_private *dev_priv = dev->dev_private;
  2330. int pipe = intel_crtc->pipe;
  2331. u32 reg, temp;
  2332. /* Switch from PCDclk to Rawclk */
  2333. reg = FDI_RX_CTL(pipe);
  2334. temp = I915_READ(reg);
  2335. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2336. /* Disable CPU FDI TX PLL */
  2337. reg = FDI_TX_CTL(pipe);
  2338. temp = I915_READ(reg);
  2339. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2340. POSTING_READ(reg);
  2341. udelay(100);
  2342. reg = FDI_RX_CTL(pipe);
  2343. temp = I915_READ(reg);
  2344. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2345. /* Wait for the clocks to turn off. */
  2346. POSTING_READ(reg);
  2347. udelay(100);
  2348. }
  2349. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2350. {
  2351. struct drm_device *dev = crtc->dev;
  2352. struct drm_i915_private *dev_priv = dev->dev_private;
  2353. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2354. int pipe = intel_crtc->pipe;
  2355. u32 reg, temp;
  2356. /* disable CPU FDI tx and PCH FDI rx */
  2357. reg = FDI_TX_CTL(pipe);
  2358. temp = I915_READ(reg);
  2359. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2360. POSTING_READ(reg);
  2361. reg = FDI_RX_CTL(pipe);
  2362. temp = I915_READ(reg);
  2363. temp &= ~(0x7 << 16);
  2364. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2365. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2366. POSTING_READ(reg);
  2367. udelay(100);
  2368. /* Ironlake workaround, disable clock pointer after downing FDI */
  2369. if (HAS_PCH_IBX(dev)) {
  2370. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2371. }
  2372. /* still set train pattern 1 */
  2373. reg = FDI_TX_CTL(pipe);
  2374. temp = I915_READ(reg);
  2375. temp &= ~FDI_LINK_TRAIN_NONE;
  2376. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2377. I915_WRITE(reg, temp);
  2378. reg = FDI_RX_CTL(pipe);
  2379. temp = I915_READ(reg);
  2380. if (HAS_PCH_CPT(dev)) {
  2381. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2382. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2383. } else {
  2384. temp &= ~FDI_LINK_TRAIN_NONE;
  2385. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2386. }
  2387. /* BPC in FDI rx is consistent with that in PIPECONF */
  2388. temp &= ~(0x07 << 16);
  2389. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2390. I915_WRITE(reg, temp);
  2391. POSTING_READ(reg);
  2392. udelay(100);
  2393. }
  2394. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2395. {
  2396. struct drm_device *dev = crtc->dev;
  2397. struct drm_i915_private *dev_priv = dev->dev_private;
  2398. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2399. unsigned long flags;
  2400. bool pending;
  2401. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2402. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2403. return false;
  2404. spin_lock_irqsave(&dev->event_lock, flags);
  2405. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2406. spin_unlock_irqrestore(&dev->event_lock, flags);
  2407. return pending;
  2408. }
  2409. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2410. {
  2411. struct drm_device *dev = crtc->dev;
  2412. struct drm_i915_private *dev_priv = dev->dev_private;
  2413. if (crtc->fb == NULL)
  2414. return;
  2415. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2416. wait_event(dev_priv->pending_flip_queue,
  2417. !intel_crtc_has_pending_flip(crtc));
  2418. mutex_lock(&dev->struct_mutex);
  2419. intel_finish_fb(crtc->fb);
  2420. mutex_unlock(&dev->struct_mutex);
  2421. }
  2422. /* Program iCLKIP clock to the desired frequency */
  2423. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2424. {
  2425. struct drm_device *dev = crtc->dev;
  2426. struct drm_i915_private *dev_priv = dev->dev_private;
  2427. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2428. u32 temp;
  2429. mutex_lock(&dev_priv->dpio_lock);
  2430. /* It is necessary to ungate the pixclk gate prior to programming
  2431. * the divisors, and gate it back when it is done.
  2432. */
  2433. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2434. /* Disable SSCCTL */
  2435. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2436. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2437. SBI_SSCCTL_DISABLE,
  2438. SBI_ICLK);
  2439. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2440. if (crtc->mode.clock == 20000) {
  2441. auxdiv = 1;
  2442. divsel = 0x41;
  2443. phaseinc = 0x20;
  2444. } else {
  2445. /* The iCLK virtual clock root frequency is in MHz,
  2446. * but the crtc->mode.clock in in KHz. To get the divisors,
  2447. * it is necessary to divide one by another, so we
  2448. * convert the virtual clock precision to KHz here for higher
  2449. * precision.
  2450. */
  2451. u32 iclk_virtual_root_freq = 172800 * 1000;
  2452. u32 iclk_pi_range = 64;
  2453. u32 desired_divisor, msb_divisor_value, pi_value;
  2454. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2455. msb_divisor_value = desired_divisor / iclk_pi_range;
  2456. pi_value = desired_divisor % iclk_pi_range;
  2457. auxdiv = 0;
  2458. divsel = msb_divisor_value - 2;
  2459. phaseinc = pi_value;
  2460. }
  2461. /* This should not happen with any sane values */
  2462. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2463. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2464. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2465. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2466. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2467. crtc->mode.clock,
  2468. auxdiv,
  2469. divsel,
  2470. phasedir,
  2471. phaseinc);
  2472. /* Program SSCDIVINTPHASE6 */
  2473. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2474. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2475. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2476. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2477. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2478. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2479. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2480. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2481. /* Program SSCAUXDIV */
  2482. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2483. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2484. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2485. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2486. /* Enable modulator and associated divider */
  2487. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2488. temp &= ~SBI_SSCCTL_DISABLE;
  2489. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2490. /* Wait for initialization time */
  2491. udelay(24);
  2492. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2493. mutex_unlock(&dev_priv->dpio_lock);
  2494. }
  2495. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2496. enum pipe pch_transcoder)
  2497. {
  2498. struct drm_device *dev = crtc->base.dev;
  2499. struct drm_i915_private *dev_priv = dev->dev_private;
  2500. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2501. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2502. I915_READ(HTOTAL(cpu_transcoder)));
  2503. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2504. I915_READ(HBLANK(cpu_transcoder)));
  2505. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2506. I915_READ(HSYNC(cpu_transcoder)));
  2507. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2508. I915_READ(VTOTAL(cpu_transcoder)));
  2509. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2510. I915_READ(VBLANK(cpu_transcoder)));
  2511. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2512. I915_READ(VSYNC(cpu_transcoder)));
  2513. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2514. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2515. }
  2516. /*
  2517. * Enable PCH resources required for PCH ports:
  2518. * - PCH PLLs
  2519. * - FDI training & RX/TX
  2520. * - update transcoder timings
  2521. * - DP transcoding bits
  2522. * - transcoder
  2523. */
  2524. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2525. {
  2526. struct drm_device *dev = crtc->dev;
  2527. struct drm_i915_private *dev_priv = dev->dev_private;
  2528. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2529. int pipe = intel_crtc->pipe;
  2530. u32 reg, temp;
  2531. assert_pch_transcoder_disabled(dev_priv, pipe);
  2532. /* Write the TU size bits before fdi link training, so that error
  2533. * detection works. */
  2534. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2535. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2536. /* For PCH output, training FDI link */
  2537. dev_priv->display.fdi_link_train(crtc);
  2538. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2539. * transcoder, and we actually should do this to not upset any PCH
  2540. * transcoder that already use the clock when we share it.
  2541. *
  2542. * Note that enable_shared_dpll tries to do the right thing, but
  2543. * get_shared_dpll unconditionally resets the pll - we need that to have
  2544. * the right LVDS enable sequence. */
  2545. ironlake_enable_shared_dpll(intel_crtc);
  2546. if (HAS_PCH_CPT(dev)) {
  2547. u32 sel;
  2548. temp = I915_READ(PCH_DPLL_SEL);
  2549. temp |= TRANS_DPLL_ENABLE(pipe);
  2550. sel = TRANS_DPLLB_SEL(pipe);
  2551. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2552. temp |= sel;
  2553. else
  2554. temp &= ~sel;
  2555. I915_WRITE(PCH_DPLL_SEL, temp);
  2556. }
  2557. /* set transcoder timing, panel must allow it */
  2558. assert_panel_unlocked(dev_priv, pipe);
  2559. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2560. intel_fdi_normal_train(crtc);
  2561. /* For PCH DP, enable TRANS_DP_CTL */
  2562. if (HAS_PCH_CPT(dev) &&
  2563. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2564. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2565. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2566. reg = TRANS_DP_CTL(pipe);
  2567. temp = I915_READ(reg);
  2568. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2569. TRANS_DP_SYNC_MASK |
  2570. TRANS_DP_BPC_MASK);
  2571. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2572. TRANS_DP_ENH_FRAMING);
  2573. temp |= bpc << 9; /* same format but at 11:9 */
  2574. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2575. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2576. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2577. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2578. switch (intel_trans_dp_port_sel(crtc)) {
  2579. case PCH_DP_B:
  2580. temp |= TRANS_DP_PORT_SEL_B;
  2581. break;
  2582. case PCH_DP_C:
  2583. temp |= TRANS_DP_PORT_SEL_C;
  2584. break;
  2585. case PCH_DP_D:
  2586. temp |= TRANS_DP_PORT_SEL_D;
  2587. break;
  2588. default:
  2589. BUG();
  2590. }
  2591. I915_WRITE(reg, temp);
  2592. }
  2593. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2594. }
  2595. static void lpt_pch_enable(struct drm_crtc *crtc)
  2596. {
  2597. struct drm_device *dev = crtc->dev;
  2598. struct drm_i915_private *dev_priv = dev->dev_private;
  2599. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2600. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2601. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2602. lpt_program_iclkip(crtc);
  2603. /* Set transcoder timing. */
  2604. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2605. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2606. }
  2607. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2608. {
  2609. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2610. if (pll == NULL)
  2611. return;
  2612. if (pll->refcount == 0) {
  2613. WARN(1, "bad %s refcount\n", pll->name);
  2614. return;
  2615. }
  2616. if (--pll->refcount == 0) {
  2617. WARN_ON(pll->on);
  2618. WARN_ON(pll->active);
  2619. }
  2620. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2621. }
  2622. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2623. {
  2624. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2625. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2626. enum intel_dpll_id i;
  2627. if (pll) {
  2628. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2629. crtc->base.base.id, pll->name);
  2630. intel_put_shared_dpll(crtc);
  2631. }
  2632. if (HAS_PCH_IBX(dev_priv->dev)) {
  2633. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2634. i = crtc->pipe;
  2635. pll = &dev_priv->shared_dplls[i];
  2636. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2637. crtc->base.base.id, pll->name);
  2638. goto found;
  2639. }
  2640. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2641. pll = &dev_priv->shared_dplls[i];
  2642. /* Only want to check enabled timings first */
  2643. if (pll->refcount == 0)
  2644. continue;
  2645. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2646. sizeof(pll->hw_state)) == 0) {
  2647. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2648. crtc->base.base.id,
  2649. pll->name, pll->refcount, pll->active);
  2650. goto found;
  2651. }
  2652. }
  2653. /* Ok no matching timings, maybe there's a free one? */
  2654. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2655. pll = &dev_priv->shared_dplls[i];
  2656. if (pll->refcount == 0) {
  2657. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2658. crtc->base.base.id, pll->name);
  2659. goto found;
  2660. }
  2661. }
  2662. return NULL;
  2663. found:
  2664. crtc->config.shared_dpll = i;
  2665. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2666. pipe_name(crtc->pipe));
  2667. if (pll->active == 0) {
  2668. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2669. sizeof(pll->hw_state));
  2670. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2671. WARN_ON(pll->on);
  2672. assert_shared_dpll_disabled(dev_priv, pll);
  2673. pll->mode_set(dev_priv, pll);
  2674. }
  2675. pll->refcount++;
  2676. return pll;
  2677. }
  2678. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2679. {
  2680. struct drm_i915_private *dev_priv = dev->dev_private;
  2681. int dslreg = PIPEDSL(pipe);
  2682. u32 temp;
  2683. temp = I915_READ(dslreg);
  2684. udelay(500);
  2685. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2686. if (wait_for(I915_READ(dslreg) != temp, 5))
  2687. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2688. }
  2689. }
  2690. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2691. {
  2692. struct drm_device *dev = crtc->base.dev;
  2693. struct drm_i915_private *dev_priv = dev->dev_private;
  2694. int pipe = crtc->pipe;
  2695. if (crtc->config.pch_pfit.size) {
  2696. /* Force use of hard-coded filter coefficients
  2697. * as some pre-programmed values are broken,
  2698. * e.g. x201.
  2699. */
  2700. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2701. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2702. PF_PIPE_SEL_IVB(pipe));
  2703. else
  2704. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2705. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2706. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2707. }
  2708. }
  2709. static void intel_enable_planes(struct drm_crtc *crtc)
  2710. {
  2711. struct drm_device *dev = crtc->dev;
  2712. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2713. struct intel_plane *intel_plane;
  2714. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2715. if (intel_plane->pipe == pipe)
  2716. intel_plane_restore(&intel_plane->base);
  2717. }
  2718. static void intel_disable_planes(struct drm_crtc *crtc)
  2719. {
  2720. struct drm_device *dev = crtc->dev;
  2721. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2722. struct intel_plane *intel_plane;
  2723. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2724. if (intel_plane->pipe == pipe)
  2725. intel_plane_disable(&intel_plane->base);
  2726. }
  2727. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2728. {
  2729. struct drm_device *dev = crtc->dev;
  2730. struct drm_i915_private *dev_priv = dev->dev_private;
  2731. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2732. struct intel_encoder *encoder;
  2733. int pipe = intel_crtc->pipe;
  2734. int plane = intel_crtc->plane;
  2735. WARN_ON(!crtc->enabled);
  2736. if (intel_crtc->active)
  2737. return;
  2738. intel_crtc->active = true;
  2739. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2740. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2741. intel_update_watermarks(dev);
  2742. for_each_encoder_on_crtc(dev, crtc, encoder)
  2743. if (encoder->pre_pll_enable)
  2744. encoder->pre_pll_enable(encoder);
  2745. if (intel_crtc->config.has_pch_encoder) {
  2746. /* Note: FDI PLL enabling _must_ be done before we enable the
  2747. * cpu pipes, hence this is separate from all the other fdi/pch
  2748. * enabling. */
  2749. ironlake_fdi_pll_enable(intel_crtc);
  2750. } else {
  2751. assert_fdi_tx_disabled(dev_priv, pipe);
  2752. assert_fdi_rx_disabled(dev_priv, pipe);
  2753. }
  2754. for_each_encoder_on_crtc(dev, crtc, encoder)
  2755. if (encoder->pre_enable)
  2756. encoder->pre_enable(encoder);
  2757. ironlake_pfit_enable(intel_crtc);
  2758. /*
  2759. * On ILK+ LUT must be loaded before the pipe is running but with
  2760. * clocks enabled
  2761. */
  2762. intel_crtc_load_lut(crtc);
  2763. intel_enable_pipe(dev_priv, pipe,
  2764. intel_crtc->config.has_pch_encoder);
  2765. intel_enable_plane(dev_priv, plane, pipe);
  2766. intel_enable_planes(crtc);
  2767. intel_crtc_update_cursor(crtc, true);
  2768. if (intel_crtc->config.has_pch_encoder)
  2769. ironlake_pch_enable(crtc);
  2770. mutex_lock(&dev->struct_mutex);
  2771. intel_update_fbc(dev);
  2772. mutex_unlock(&dev->struct_mutex);
  2773. for_each_encoder_on_crtc(dev, crtc, encoder)
  2774. encoder->enable(encoder);
  2775. if (HAS_PCH_CPT(dev))
  2776. cpt_verify_modeset(dev, intel_crtc->pipe);
  2777. /*
  2778. * There seems to be a race in PCH platform hw (at least on some
  2779. * outputs) where an enabled pipe still completes any pageflip right
  2780. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2781. * as the first vblank happend, everything works as expected. Hence just
  2782. * wait for one vblank before returning to avoid strange things
  2783. * happening.
  2784. */
  2785. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2786. }
  2787. /* IPS only exists on ULT machines and is tied to pipe A. */
  2788. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2789. {
  2790. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2791. }
  2792. static void hsw_enable_ips(struct intel_crtc *crtc)
  2793. {
  2794. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2795. if (!crtc->config.ips_enabled)
  2796. return;
  2797. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2798. * We guarantee that the plane is enabled by calling intel_enable_ips
  2799. * only after intel_enable_plane. And intel_enable_plane already waits
  2800. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2801. assert_plane_enabled(dev_priv, crtc->plane);
  2802. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2803. }
  2804. static void hsw_disable_ips(struct intel_crtc *crtc)
  2805. {
  2806. struct drm_device *dev = crtc->base.dev;
  2807. struct drm_i915_private *dev_priv = dev->dev_private;
  2808. if (!crtc->config.ips_enabled)
  2809. return;
  2810. assert_plane_enabled(dev_priv, crtc->plane);
  2811. I915_WRITE(IPS_CTL, 0);
  2812. /* We need to wait for a vblank before we can disable the plane. */
  2813. intel_wait_for_vblank(dev, crtc->pipe);
  2814. }
  2815. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2816. {
  2817. struct drm_device *dev = crtc->dev;
  2818. struct drm_i915_private *dev_priv = dev->dev_private;
  2819. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2820. struct intel_encoder *encoder;
  2821. int pipe = intel_crtc->pipe;
  2822. int plane = intel_crtc->plane;
  2823. WARN_ON(!crtc->enabled);
  2824. if (intel_crtc->active)
  2825. return;
  2826. intel_crtc->active = true;
  2827. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2828. if (intel_crtc->config.has_pch_encoder)
  2829. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2830. intel_update_watermarks(dev);
  2831. if (intel_crtc->config.has_pch_encoder)
  2832. dev_priv->display.fdi_link_train(crtc);
  2833. for_each_encoder_on_crtc(dev, crtc, encoder)
  2834. if (encoder->pre_enable)
  2835. encoder->pre_enable(encoder);
  2836. intel_ddi_enable_pipe_clock(intel_crtc);
  2837. ironlake_pfit_enable(intel_crtc);
  2838. /*
  2839. * On ILK+ LUT must be loaded before the pipe is running but with
  2840. * clocks enabled
  2841. */
  2842. intel_crtc_load_lut(crtc);
  2843. intel_ddi_set_pipe_settings(crtc);
  2844. intel_ddi_enable_transcoder_func(crtc);
  2845. intel_enable_pipe(dev_priv, pipe,
  2846. intel_crtc->config.has_pch_encoder);
  2847. intel_enable_plane(dev_priv, plane, pipe);
  2848. intel_enable_planes(crtc);
  2849. intel_crtc_update_cursor(crtc, true);
  2850. hsw_enable_ips(intel_crtc);
  2851. if (intel_crtc->config.has_pch_encoder)
  2852. lpt_pch_enable(crtc);
  2853. mutex_lock(&dev->struct_mutex);
  2854. intel_update_fbc(dev);
  2855. mutex_unlock(&dev->struct_mutex);
  2856. for_each_encoder_on_crtc(dev, crtc, encoder)
  2857. encoder->enable(encoder);
  2858. /*
  2859. * There seems to be a race in PCH platform hw (at least on some
  2860. * outputs) where an enabled pipe still completes any pageflip right
  2861. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2862. * as the first vblank happend, everything works as expected. Hence just
  2863. * wait for one vblank before returning to avoid strange things
  2864. * happening.
  2865. */
  2866. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2867. }
  2868. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2869. {
  2870. struct drm_device *dev = crtc->base.dev;
  2871. struct drm_i915_private *dev_priv = dev->dev_private;
  2872. int pipe = crtc->pipe;
  2873. /* To avoid upsetting the power well on haswell only disable the pfit if
  2874. * it's in use. The hw state code will make sure we get this right. */
  2875. if (crtc->config.pch_pfit.size) {
  2876. I915_WRITE(PF_CTL(pipe), 0);
  2877. I915_WRITE(PF_WIN_POS(pipe), 0);
  2878. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2879. }
  2880. }
  2881. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2882. {
  2883. struct drm_device *dev = crtc->dev;
  2884. struct drm_i915_private *dev_priv = dev->dev_private;
  2885. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2886. struct intel_encoder *encoder;
  2887. int pipe = intel_crtc->pipe;
  2888. int plane = intel_crtc->plane;
  2889. u32 reg, temp;
  2890. if (!intel_crtc->active)
  2891. return;
  2892. for_each_encoder_on_crtc(dev, crtc, encoder)
  2893. encoder->disable(encoder);
  2894. intel_crtc_wait_for_pending_flips(crtc);
  2895. drm_vblank_off(dev, pipe);
  2896. if (dev_priv->cfb_plane == plane)
  2897. intel_disable_fbc(dev);
  2898. intel_crtc_update_cursor(crtc, false);
  2899. intel_disable_planes(crtc);
  2900. intel_disable_plane(dev_priv, plane, pipe);
  2901. if (intel_crtc->config.has_pch_encoder)
  2902. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2903. intel_disable_pipe(dev_priv, pipe);
  2904. ironlake_pfit_disable(intel_crtc);
  2905. for_each_encoder_on_crtc(dev, crtc, encoder)
  2906. if (encoder->post_disable)
  2907. encoder->post_disable(encoder);
  2908. if (intel_crtc->config.has_pch_encoder) {
  2909. ironlake_fdi_disable(crtc);
  2910. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2911. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2912. if (HAS_PCH_CPT(dev)) {
  2913. /* disable TRANS_DP_CTL */
  2914. reg = TRANS_DP_CTL(pipe);
  2915. temp = I915_READ(reg);
  2916. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  2917. TRANS_DP_PORT_SEL_MASK);
  2918. temp |= TRANS_DP_PORT_SEL_NONE;
  2919. I915_WRITE(reg, temp);
  2920. /* disable DPLL_SEL */
  2921. temp = I915_READ(PCH_DPLL_SEL);
  2922. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  2923. I915_WRITE(PCH_DPLL_SEL, temp);
  2924. }
  2925. /* disable PCH DPLL */
  2926. intel_disable_shared_dpll(intel_crtc);
  2927. ironlake_fdi_pll_disable(intel_crtc);
  2928. }
  2929. intel_crtc->active = false;
  2930. intel_update_watermarks(dev);
  2931. mutex_lock(&dev->struct_mutex);
  2932. intel_update_fbc(dev);
  2933. mutex_unlock(&dev->struct_mutex);
  2934. }
  2935. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2936. {
  2937. struct drm_device *dev = crtc->dev;
  2938. struct drm_i915_private *dev_priv = dev->dev_private;
  2939. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2940. struct intel_encoder *encoder;
  2941. int pipe = intel_crtc->pipe;
  2942. int plane = intel_crtc->plane;
  2943. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2944. if (!intel_crtc->active)
  2945. return;
  2946. for_each_encoder_on_crtc(dev, crtc, encoder)
  2947. encoder->disable(encoder);
  2948. intel_crtc_wait_for_pending_flips(crtc);
  2949. drm_vblank_off(dev, pipe);
  2950. /* FBC must be disabled before disabling the plane on HSW. */
  2951. if (dev_priv->cfb_plane == plane)
  2952. intel_disable_fbc(dev);
  2953. hsw_disable_ips(intel_crtc);
  2954. intel_crtc_update_cursor(crtc, false);
  2955. intel_disable_planes(crtc);
  2956. intel_disable_plane(dev_priv, plane, pipe);
  2957. if (intel_crtc->config.has_pch_encoder)
  2958. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  2959. intel_disable_pipe(dev_priv, pipe);
  2960. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  2961. ironlake_pfit_disable(intel_crtc);
  2962. intel_ddi_disable_pipe_clock(intel_crtc);
  2963. for_each_encoder_on_crtc(dev, crtc, encoder)
  2964. if (encoder->post_disable)
  2965. encoder->post_disable(encoder);
  2966. if (intel_crtc->config.has_pch_encoder) {
  2967. lpt_disable_pch_transcoder(dev_priv);
  2968. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2969. intel_ddi_fdi_disable(crtc);
  2970. }
  2971. intel_crtc->active = false;
  2972. intel_update_watermarks(dev);
  2973. mutex_lock(&dev->struct_mutex);
  2974. intel_update_fbc(dev);
  2975. mutex_unlock(&dev->struct_mutex);
  2976. }
  2977. static void ironlake_crtc_off(struct drm_crtc *crtc)
  2978. {
  2979. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2980. intel_put_shared_dpll(intel_crtc);
  2981. }
  2982. static void haswell_crtc_off(struct drm_crtc *crtc)
  2983. {
  2984. intel_ddi_put_crtc_pll(crtc);
  2985. }
  2986. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  2987. {
  2988. if (!enable && intel_crtc->overlay) {
  2989. struct drm_device *dev = intel_crtc->base.dev;
  2990. struct drm_i915_private *dev_priv = dev->dev_private;
  2991. mutex_lock(&dev->struct_mutex);
  2992. dev_priv->mm.interruptible = false;
  2993. (void) intel_overlay_switch_off(intel_crtc->overlay);
  2994. dev_priv->mm.interruptible = true;
  2995. mutex_unlock(&dev->struct_mutex);
  2996. }
  2997. /* Let userspace switch the overlay on again. In most cases userspace
  2998. * has to recompute where to put it anyway.
  2999. */
  3000. }
  3001. /**
  3002. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3003. * cursor plane briefly if not already running after enabling the display
  3004. * plane.
  3005. * This workaround avoids occasional blank screens when self refresh is
  3006. * enabled.
  3007. */
  3008. static void
  3009. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3010. {
  3011. u32 cntl = I915_READ(CURCNTR(pipe));
  3012. if ((cntl & CURSOR_MODE) == 0) {
  3013. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3014. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3015. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3016. intel_wait_for_vblank(dev_priv->dev, pipe);
  3017. I915_WRITE(CURCNTR(pipe), cntl);
  3018. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3019. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3020. }
  3021. }
  3022. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3023. {
  3024. struct drm_device *dev = crtc->base.dev;
  3025. struct drm_i915_private *dev_priv = dev->dev_private;
  3026. struct intel_crtc_config *pipe_config = &crtc->config;
  3027. if (!crtc->config.gmch_pfit.control)
  3028. return;
  3029. /*
  3030. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3031. * according to register description and PRM.
  3032. */
  3033. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3034. assert_pipe_disabled(dev_priv, crtc->pipe);
  3035. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3036. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3037. /* Border color in case we don't scale up to the full screen. Black by
  3038. * default, change to something else for debugging. */
  3039. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3040. }
  3041. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3042. {
  3043. struct drm_device *dev = crtc->dev;
  3044. struct drm_i915_private *dev_priv = dev->dev_private;
  3045. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3046. struct intel_encoder *encoder;
  3047. int pipe = intel_crtc->pipe;
  3048. int plane = intel_crtc->plane;
  3049. WARN_ON(!crtc->enabled);
  3050. if (intel_crtc->active)
  3051. return;
  3052. intel_crtc->active = true;
  3053. intel_update_watermarks(dev);
  3054. mutex_lock(&dev_priv->dpio_lock);
  3055. for_each_encoder_on_crtc(dev, crtc, encoder)
  3056. if (encoder->pre_pll_enable)
  3057. encoder->pre_pll_enable(encoder);
  3058. intel_enable_pll(dev_priv, pipe);
  3059. for_each_encoder_on_crtc(dev, crtc, encoder)
  3060. if (encoder->pre_enable)
  3061. encoder->pre_enable(encoder);
  3062. /* VLV wants encoder enabling _before_ the pipe is up. */
  3063. for_each_encoder_on_crtc(dev, crtc, encoder)
  3064. encoder->enable(encoder);
  3065. i9xx_pfit_enable(intel_crtc);
  3066. intel_crtc_load_lut(crtc);
  3067. intel_enable_pipe(dev_priv, pipe, false);
  3068. intel_enable_plane(dev_priv, plane, pipe);
  3069. intel_enable_planes(crtc);
  3070. intel_crtc_update_cursor(crtc, true);
  3071. intel_update_fbc(dev);
  3072. mutex_unlock(&dev_priv->dpio_lock);
  3073. }
  3074. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3075. {
  3076. struct drm_device *dev = crtc->dev;
  3077. struct drm_i915_private *dev_priv = dev->dev_private;
  3078. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3079. struct intel_encoder *encoder;
  3080. int pipe = intel_crtc->pipe;
  3081. int plane = intel_crtc->plane;
  3082. WARN_ON(!crtc->enabled);
  3083. if (intel_crtc->active)
  3084. return;
  3085. intel_crtc->active = true;
  3086. intel_update_watermarks(dev);
  3087. intel_enable_pll(dev_priv, pipe);
  3088. for_each_encoder_on_crtc(dev, crtc, encoder)
  3089. if (encoder->pre_enable)
  3090. encoder->pre_enable(encoder);
  3091. i9xx_pfit_enable(intel_crtc);
  3092. intel_crtc_load_lut(crtc);
  3093. intel_enable_pipe(dev_priv, pipe, false);
  3094. intel_enable_plane(dev_priv, plane, pipe);
  3095. intel_enable_planes(crtc);
  3096. /* The fixup needs to happen before cursor is enabled */
  3097. if (IS_G4X(dev))
  3098. g4x_fixup_plane(dev_priv, pipe);
  3099. intel_crtc_update_cursor(crtc, true);
  3100. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3101. intel_crtc_dpms_overlay(intel_crtc, true);
  3102. intel_update_fbc(dev);
  3103. for_each_encoder_on_crtc(dev, crtc, encoder)
  3104. encoder->enable(encoder);
  3105. }
  3106. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3107. {
  3108. struct drm_device *dev = crtc->base.dev;
  3109. struct drm_i915_private *dev_priv = dev->dev_private;
  3110. if (!crtc->config.gmch_pfit.control)
  3111. return;
  3112. assert_pipe_disabled(dev_priv, crtc->pipe);
  3113. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3114. I915_READ(PFIT_CONTROL));
  3115. I915_WRITE(PFIT_CONTROL, 0);
  3116. }
  3117. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3118. {
  3119. struct drm_device *dev = crtc->dev;
  3120. struct drm_i915_private *dev_priv = dev->dev_private;
  3121. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3122. struct intel_encoder *encoder;
  3123. int pipe = intel_crtc->pipe;
  3124. int plane = intel_crtc->plane;
  3125. if (!intel_crtc->active)
  3126. return;
  3127. for_each_encoder_on_crtc(dev, crtc, encoder)
  3128. encoder->disable(encoder);
  3129. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3130. intel_crtc_wait_for_pending_flips(crtc);
  3131. drm_vblank_off(dev, pipe);
  3132. if (dev_priv->cfb_plane == plane)
  3133. intel_disable_fbc(dev);
  3134. intel_crtc_dpms_overlay(intel_crtc, false);
  3135. intel_crtc_update_cursor(crtc, false);
  3136. intel_disable_planes(crtc);
  3137. intel_disable_plane(dev_priv, plane, pipe);
  3138. intel_disable_pipe(dev_priv, pipe);
  3139. i9xx_pfit_disable(intel_crtc);
  3140. for_each_encoder_on_crtc(dev, crtc, encoder)
  3141. if (encoder->post_disable)
  3142. encoder->post_disable(encoder);
  3143. intel_disable_pll(dev_priv, pipe);
  3144. intel_crtc->active = false;
  3145. intel_update_fbc(dev);
  3146. intel_update_watermarks(dev);
  3147. }
  3148. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3149. {
  3150. }
  3151. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3152. bool enabled)
  3153. {
  3154. struct drm_device *dev = crtc->dev;
  3155. struct drm_i915_master_private *master_priv;
  3156. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3157. int pipe = intel_crtc->pipe;
  3158. if (!dev->primary->master)
  3159. return;
  3160. master_priv = dev->primary->master->driver_priv;
  3161. if (!master_priv->sarea_priv)
  3162. return;
  3163. switch (pipe) {
  3164. case 0:
  3165. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3166. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3167. break;
  3168. case 1:
  3169. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3170. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3171. break;
  3172. default:
  3173. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3174. break;
  3175. }
  3176. }
  3177. /**
  3178. * Sets the power management mode of the pipe and plane.
  3179. */
  3180. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3181. {
  3182. struct drm_device *dev = crtc->dev;
  3183. struct drm_i915_private *dev_priv = dev->dev_private;
  3184. struct intel_encoder *intel_encoder;
  3185. bool enable = false;
  3186. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3187. enable |= intel_encoder->connectors_active;
  3188. if (enable)
  3189. dev_priv->display.crtc_enable(crtc);
  3190. else
  3191. dev_priv->display.crtc_disable(crtc);
  3192. intel_crtc_update_sarea(crtc, enable);
  3193. }
  3194. static void intel_crtc_disable(struct drm_crtc *crtc)
  3195. {
  3196. struct drm_device *dev = crtc->dev;
  3197. struct drm_connector *connector;
  3198. struct drm_i915_private *dev_priv = dev->dev_private;
  3199. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3200. /* crtc should still be enabled when we disable it. */
  3201. WARN_ON(!crtc->enabled);
  3202. dev_priv->display.crtc_disable(crtc);
  3203. intel_crtc->eld_vld = false;
  3204. intel_crtc_update_sarea(crtc, false);
  3205. dev_priv->display.off(crtc);
  3206. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3207. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3208. if (crtc->fb) {
  3209. mutex_lock(&dev->struct_mutex);
  3210. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3211. mutex_unlock(&dev->struct_mutex);
  3212. crtc->fb = NULL;
  3213. }
  3214. /* Update computed state. */
  3215. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3216. if (!connector->encoder || !connector->encoder->crtc)
  3217. continue;
  3218. if (connector->encoder->crtc != crtc)
  3219. continue;
  3220. connector->dpms = DRM_MODE_DPMS_OFF;
  3221. to_intel_encoder(connector->encoder)->connectors_active = false;
  3222. }
  3223. }
  3224. void intel_modeset_disable(struct drm_device *dev)
  3225. {
  3226. struct drm_crtc *crtc;
  3227. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3228. if (crtc->enabled)
  3229. intel_crtc_disable(crtc);
  3230. }
  3231. }
  3232. void intel_encoder_destroy(struct drm_encoder *encoder)
  3233. {
  3234. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3235. drm_encoder_cleanup(encoder);
  3236. kfree(intel_encoder);
  3237. }
  3238. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3239. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3240. * state of the entire output pipe. */
  3241. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3242. {
  3243. if (mode == DRM_MODE_DPMS_ON) {
  3244. encoder->connectors_active = true;
  3245. intel_crtc_update_dpms(encoder->base.crtc);
  3246. } else {
  3247. encoder->connectors_active = false;
  3248. intel_crtc_update_dpms(encoder->base.crtc);
  3249. }
  3250. }
  3251. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3252. * internal consistency). */
  3253. static void intel_connector_check_state(struct intel_connector *connector)
  3254. {
  3255. if (connector->get_hw_state(connector)) {
  3256. struct intel_encoder *encoder = connector->encoder;
  3257. struct drm_crtc *crtc;
  3258. bool encoder_enabled;
  3259. enum pipe pipe;
  3260. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3261. connector->base.base.id,
  3262. drm_get_connector_name(&connector->base));
  3263. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3264. "wrong connector dpms state\n");
  3265. WARN(connector->base.encoder != &encoder->base,
  3266. "active connector not linked to encoder\n");
  3267. WARN(!encoder->connectors_active,
  3268. "encoder->connectors_active not set\n");
  3269. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3270. WARN(!encoder_enabled, "encoder not enabled\n");
  3271. if (WARN_ON(!encoder->base.crtc))
  3272. return;
  3273. crtc = encoder->base.crtc;
  3274. WARN(!crtc->enabled, "crtc not enabled\n");
  3275. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3276. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3277. "encoder active on the wrong pipe\n");
  3278. }
  3279. }
  3280. /* Even simpler default implementation, if there's really no special case to
  3281. * consider. */
  3282. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3283. {
  3284. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3285. /* All the simple cases only support two dpms states. */
  3286. if (mode != DRM_MODE_DPMS_ON)
  3287. mode = DRM_MODE_DPMS_OFF;
  3288. if (mode == connector->dpms)
  3289. return;
  3290. connector->dpms = mode;
  3291. /* Only need to change hw state when actually enabled */
  3292. if (encoder->base.crtc)
  3293. intel_encoder_dpms(encoder, mode);
  3294. else
  3295. WARN_ON(encoder->connectors_active != false);
  3296. intel_modeset_check_state(connector->dev);
  3297. }
  3298. /* Simple connector->get_hw_state implementation for encoders that support only
  3299. * one connector and no cloning and hence the encoder state determines the state
  3300. * of the connector. */
  3301. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3302. {
  3303. enum pipe pipe = 0;
  3304. struct intel_encoder *encoder = connector->encoder;
  3305. return encoder->get_hw_state(encoder, &pipe);
  3306. }
  3307. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3308. struct intel_crtc_config *pipe_config)
  3309. {
  3310. struct drm_i915_private *dev_priv = dev->dev_private;
  3311. struct intel_crtc *pipe_B_crtc =
  3312. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3313. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3314. pipe_name(pipe), pipe_config->fdi_lanes);
  3315. if (pipe_config->fdi_lanes > 4) {
  3316. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3317. pipe_name(pipe), pipe_config->fdi_lanes);
  3318. return false;
  3319. }
  3320. if (IS_HASWELL(dev)) {
  3321. if (pipe_config->fdi_lanes > 2) {
  3322. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3323. pipe_config->fdi_lanes);
  3324. return false;
  3325. } else {
  3326. return true;
  3327. }
  3328. }
  3329. if (INTEL_INFO(dev)->num_pipes == 2)
  3330. return true;
  3331. /* Ivybridge 3 pipe is really complicated */
  3332. switch (pipe) {
  3333. case PIPE_A:
  3334. return true;
  3335. case PIPE_B:
  3336. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3337. pipe_config->fdi_lanes > 2) {
  3338. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3339. pipe_name(pipe), pipe_config->fdi_lanes);
  3340. return false;
  3341. }
  3342. return true;
  3343. case PIPE_C:
  3344. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3345. pipe_B_crtc->config.fdi_lanes <= 2) {
  3346. if (pipe_config->fdi_lanes > 2) {
  3347. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3348. pipe_name(pipe), pipe_config->fdi_lanes);
  3349. return false;
  3350. }
  3351. } else {
  3352. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3353. return false;
  3354. }
  3355. return true;
  3356. default:
  3357. BUG();
  3358. }
  3359. }
  3360. #define RETRY 1
  3361. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3362. struct intel_crtc_config *pipe_config)
  3363. {
  3364. struct drm_device *dev = intel_crtc->base.dev;
  3365. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3366. int lane, link_bw, fdi_dotclock;
  3367. bool setup_ok, needs_recompute = false;
  3368. retry:
  3369. /* FDI is a binary signal running at ~2.7GHz, encoding
  3370. * each output octet as 10 bits. The actual frequency
  3371. * is stored as a divider into a 100MHz clock, and the
  3372. * mode pixel clock is stored in units of 1KHz.
  3373. * Hence the bw of each lane in terms of the mode signal
  3374. * is:
  3375. */
  3376. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3377. fdi_dotclock = adjusted_mode->clock;
  3378. fdi_dotclock /= pipe_config->pixel_multiplier;
  3379. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3380. pipe_config->pipe_bpp);
  3381. pipe_config->fdi_lanes = lane;
  3382. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3383. link_bw, &pipe_config->fdi_m_n);
  3384. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3385. intel_crtc->pipe, pipe_config);
  3386. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3387. pipe_config->pipe_bpp -= 2*3;
  3388. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3389. pipe_config->pipe_bpp);
  3390. needs_recompute = true;
  3391. pipe_config->bw_constrained = true;
  3392. goto retry;
  3393. }
  3394. if (needs_recompute)
  3395. return RETRY;
  3396. return setup_ok ? 0 : -EINVAL;
  3397. }
  3398. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3399. struct intel_crtc_config *pipe_config)
  3400. {
  3401. pipe_config->ips_enabled = i915_enable_ips &&
  3402. hsw_crtc_supports_ips(crtc) &&
  3403. pipe_config->pipe_bpp == 24;
  3404. }
  3405. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3406. struct intel_crtc_config *pipe_config)
  3407. {
  3408. struct drm_device *dev = crtc->base.dev;
  3409. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3410. if (HAS_PCH_SPLIT(dev)) {
  3411. /* FDI link clock is fixed at 2.7G */
  3412. if (pipe_config->requested_mode.clock * 3
  3413. > IRONLAKE_FDI_FREQ * 4)
  3414. return -EINVAL;
  3415. }
  3416. /* All interlaced capable intel hw wants timings in frames. Note though
  3417. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3418. * timings, so we need to be careful not to clobber these.*/
  3419. if (!pipe_config->timings_set)
  3420. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3421. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3422. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3423. */
  3424. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3425. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3426. return -EINVAL;
  3427. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3428. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3429. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3430. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3431. * for lvds. */
  3432. pipe_config->pipe_bpp = 8*3;
  3433. }
  3434. if (HAS_IPS(dev))
  3435. hsw_compute_ips_config(crtc, pipe_config);
  3436. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3437. * clock survives for now. */
  3438. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3439. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3440. if (pipe_config->has_pch_encoder)
  3441. return ironlake_fdi_compute_config(crtc, pipe_config);
  3442. return 0;
  3443. }
  3444. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3445. {
  3446. return 400000; /* FIXME */
  3447. }
  3448. static int i945_get_display_clock_speed(struct drm_device *dev)
  3449. {
  3450. return 400000;
  3451. }
  3452. static int i915_get_display_clock_speed(struct drm_device *dev)
  3453. {
  3454. return 333000;
  3455. }
  3456. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3457. {
  3458. return 200000;
  3459. }
  3460. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3461. {
  3462. u16 gcfgc = 0;
  3463. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3464. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3465. return 133000;
  3466. else {
  3467. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3468. case GC_DISPLAY_CLOCK_333_MHZ:
  3469. return 333000;
  3470. default:
  3471. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3472. return 190000;
  3473. }
  3474. }
  3475. }
  3476. static int i865_get_display_clock_speed(struct drm_device *dev)
  3477. {
  3478. return 266000;
  3479. }
  3480. static int i855_get_display_clock_speed(struct drm_device *dev)
  3481. {
  3482. u16 hpllcc = 0;
  3483. /* Assume that the hardware is in the high speed state. This
  3484. * should be the default.
  3485. */
  3486. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3487. case GC_CLOCK_133_200:
  3488. case GC_CLOCK_100_200:
  3489. return 200000;
  3490. case GC_CLOCK_166_250:
  3491. return 250000;
  3492. case GC_CLOCK_100_133:
  3493. return 133000;
  3494. }
  3495. /* Shouldn't happen */
  3496. return 0;
  3497. }
  3498. static int i830_get_display_clock_speed(struct drm_device *dev)
  3499. {
  3500. return 133000;
  3501. }
  3502. static void
  3503. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3504. {
  3505. while (*num > DATA_LINK_M_N_MASK ||
  3506. *den > DATA_LINK_M_N_MASK) {
  3507. *num >>= 1;
  3508. *den >>= 1;
  3509. }
  3510. }
  3511. static void compute_m_n(unsigned int m, unsigned int n,
  3512. uint32_t *ret_m, uint32_t *ret_n)
  3513. {
  3514. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3515. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3516. intel_reduce_m_n_ratio(ret_m, ret_n);
  3517. }
  3518. void
  3519. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3520. int pixel_clock, int link_clock,
  3521. struct intel_link_m_n *m_n)
  3522. {
  3523. m_n->tu = 64;
  3524. compute_m_n(bits_per_pixel * pixel_clock,
  3525. link_clock * nlanes * 8,
  3526. &m_n->gmch_m, &m_n->gmch_n);
  3527. compute_m_n(pixel_clock, link_clock,
  3528. &m_n->link_m, &m_n->link_n);
  3529. }
  3530. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3531. {
  3532. if (i915_panel_use_ssc >= 0)
  3533. return i915_panel_use_ssc != 0;
  3534. return dev_priv->vbt.lvds_use_ssc
  3535. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3536. }
  3537. static int vlv_get_refclk(struct drm_crtc *crtc)
  3538. {
  3539. struct drm_device *dev = crtc->dev;
  3540. struct drm_i915_private *dev_priv = dev->dev_private;
  3541. int refclk = 27000; /* for DP & HDMI */
  3542. return 100000; /* only one validated so far */
  3543. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3544. refclk = 96000;
  3545. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3546. if (intel_panel_use_ssc(dev_priv))
  3547. refclk = 100000;
  3548. else
  3549. refclk = 96000;
  3550. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3551. refclk = 100000;
  3552. }
  3553. return refclk;
  3554. }
  3555. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3556. {
  3557. struct drm_device *dev = crtc->dev;
  3558. struct drm_i915_private *dev_priv = dev->dev_private;
  3559. int refclk;
  3560. if (IS_VALLEYVIEW(dev)) {
  3561. refclk = vlv_get_refclk(crtc);
  3562. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3563. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3564. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3565. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3566. refclk / 1000);
  3567. } else if (!IS_GEN2(dev)) {
  3568. refclk = 96000;
  3569. } else {
  3570. refclk = 48000;
  3571. }
  3572. return refclk;
  3573. }
  3574. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3575. {
  3576. return (1 << dpll->n) << 16 | dpll->m2;
  3577. }
  3578. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3579. {
  3580. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3581. }
  3582. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3583. intel_clock_t *reduced_clock)
  3584. {
  3585. struct drm_device *dev = crtc->base.dev;
  3586. struct drm_i915_private *dev_priv = dev->dev_private;
  3587. int pipe = crtc->pipe;
  3588. u32 fp, fp2 = 0;
  3589. if (IS_PINEVIEW(dev)) {
  3590. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3591. if (reduced_clock)
  3592. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3593. } else {
  3594. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3595. if (reduced_clock)
  3596. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3597. }
  3598. I915_WRITE(FP0(pipe), fp);
  3599. crtc->lowfreq_avail = false;
  3600. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3601. reduced_clock && i915_powersave) {
  3602. I915_WRITE(FP1(pipe), fp2);
  3603. crtc->lowfreq_avail = true;
  3604. } else {
  3605. I915_WRITE(FP1(pipe), fp);
  3606. }
  3607. }
  3608. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3609. {
  3610. u32 reg_val;
  3611. /*
  3612. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3613. * and set it to a reasonable value instead.
  3614. */
  3615. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3616. reg_val &= 0xffffff00;
  3617. reg_val |= 0x00000030;
  3618. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3619. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3620. reg_val &= 0x8cffffff;
  3621. reg_val = 0x8c000000;
  3622. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3623. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3624. reg_val &= 0xffffff00;
  3625. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3626. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3627. reg_val &= 0x00ffffff;
  3628. reg_val |= 0xb0000000;
  3629. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3630. }
  3631. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3632. struct intel_link_m_n *m_n)
  3633. {
  3634. struct drm_device *dev = crtc->base.dev;
  3635. struct drm_i915_private *dev_priv = dev->dev_private;
  3636. int pipe = crtc->pipe;
  3637. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3638. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3639. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3640. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3641. }
  3642. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3643. struct intel_link_m_n *m_n)
  3644. {
  3645. struct drm_device *dev = crtc->base.dev;
  3646. struct drm_i915_private *dev_priv = dev->dev_private;
  3647. int pipe = crtc->pipe;
  3648. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3649. if (INTEL_INFO(dev)->gen >= 5) {
  3650. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3651. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3652. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3653. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3654. } else {
  3655. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3656. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3657. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3658. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3659. }
  3660. }
  3661. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3662. {
  3663. if (crtc->config.has_pch_encoder)
  3664. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3665. else
  3666. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3667. }
  3668. static void vlv_update_pll(struct intel_crtc *crtc)
  3669. {
  3670. struct drm_device *dev = crtc->base.dev;
  3671. struct drm_i915_private *dev_priv = dev->dev_private;
  3672. struct intel_encoder *encoder;
  3673. int pipe = crtc->pipe;
  3674. u32 dpll, mdiv;
  3675. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3676. bool is_hdmi;
  3677. u32 coreclk, reg_val, dpll_md;
  3678. mutex_lock(&dev_priv->dpio_lock);
  3679. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3680. bestn = crtc->config.dpll.n;
  3681. bestm1 = crtc->config.dpll.m1;
  3682. bestm2 = crtc->config.dpll.m2;
  3683. bestp1 = crtc->config.dpll.p1;
  3684. bestp2 = crtc->config.dpll.p2;
  3685. /* See eDP HDMI DPIO driver vbios notes doc */
  3686. /* PLL B needs special handling */
  3687. if (pipe)
  3688. vlv_pllb_recal_opamp(dev_priv);
  3689. /* Set up Tx target for periodic Rcomp update */
  3690. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3691. /* Disable target IRef on PLL */
  3692. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3693. reg_val &= 0x00ffffff;
  3694. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3695. /* Disable fast lock */
  3696. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3697. /* Set idtafcrecal before PLL is enabled */
  3698. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3699. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3700. mdiv |= ((bestn << DPIO_N_SHIFT));
  3701. mdiv |= (1 << DPIO_K_SHIFT);
  3702. /*
  3703. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3704. * but we don't support that).
  3705. * Note: don't use the DAC post divider as it seems unstable.
  3706. */
  3707. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3708. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3709. mdiv |= DPIO_ENABLE_CALIBRATION;
  3710. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3711. /* Set HBR and RBR LPF coefficients */
  3712. if (crtc->config.port_clock == 162000 ||
  3713. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3714. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3715. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3716. 0x005f0021);
  3717. else
  3718. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3719. 0x00d0000f);
  3720. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3721. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3722. /* Use SSC source */
  3723. if (!pipe)
  3724. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3725. 0x0df40000);
  3726. else
  3727. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3728. 0x0df70000);
  3729. } else { /* HDMI or VGA */
  3730. /* Use bend source */
  3731. if (!pipe)
  3732. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3733. 0x0df70000);
  3734. else
  3735. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3736. 0x0df40000);
  3737. }
  3738. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3739. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3740. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3741. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3742. coreclk |= 0x01000000;
  3743. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3744. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3745. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3746. if (encoder->pre_pll_enable)
  3747. encoder->pre_pll_enable(encoder);
  3748. /* Enable DPIO clock input */
  3749. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3750. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3751. if (pipe)
  3752. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3753. dpll |= DPLL_VCO_ENABLE;
  3754. I915_WRITE(DPLL(pipe), dpll);
  3755. POSTING_READ(DPLL(pipe));
  3756. udelay(150);
  3757. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3758. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3759. dpll_md = (crtc->config.pixel_multiplier - 1)
  3760. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3761. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3762. POSTING_READ(DPLL_MD(pipe));
  3763. if (crtc->config.has_dp_encoder)
  3764. intel_dp_set_m_n(crtc);
  3765. mutex_unlock(&dev_priv->dpio_lock);
  3766. }
  3767. static void i9xx_update_pll(struct intel_crtc *crtc,
  3768. intel_clock_t *reduced_clock,
  3769. int num_connectors)
  3770. {
  3771. struct drm_device *dev = crtc->base.dev;
  3772. struct drm_i915_private *dev_priv = dev->dev_private;
  3773. struct intel_encoder *encoder;
  3774. int pipe = crtc->pipe;
  3775. u32 dpll;
  3776. bool is_sdvo;
  3777. struct dpll *clock = &crtc->config.dpll;
  3778. i9xx_update_pll_dividers(crtc, reduced_clock);
  3779. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3780. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3781. dpll = DPLL_VGA_MODE_DIS;
  3782. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3783. dpll |= DPLLB_MODE_LVDS;
  3784. else
  3785. dpll |= DPLLB_MODE_DAC_SERIAL;
  3786. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3787. dpll |= (crtc->config.pixel_multiplier - 1)
  3788. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3789. }
  3790. if (is_sdvo)
  3791. dpll |= DPLL_DVO_HIGH_SPEED;
  3792. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3793. dpll |= DPLL_DVO_HIGH_SPEED;
  3794. /* compute bitmask from p1 value */
  3795. if (IS_PINEVIEW(dev))
  3796. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3797. else {
  3798. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3799. if (IS_G4X(dev) && reduced_clock)
  3800. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3801. }
  3802. switch (clock->p2) {
  3803. case 5:
  3804. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3805. break;
  3806. case 7:
  3807. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3808. break;
  3809. case 10:
  3810. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3811. break;
  3812. case 14:
  3813. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3814. break;
  3815. }
  3816. if (INTEL_INFO(dev)->gen >= 4)
  3817. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3818. if (crtc->config.sdvo_tv_clock)
  3819. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3820. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3821. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3822. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3823. else
  3824. dpll |= PLL_REF_INPUT_DREFCLK;
  3825. dpll |= DPLL_VCO_ENABLE;
  3826. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3827. POSTING_READ(DPLL(pipe));
  3828. udelay(150);
  3829. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3830. if (encoder->pre_pll_enable)
  3831. encoder->pre_pll_enable(encoder);
  3832. if (crtc->config.has_dp_encoder)
  3833. intel_dp_set_m_n(crtc);
  3834. I915_WRITE(DPLL(pipe), dpll);
  3835. /* Wait for the clocks to stabilize. */
  3836. POSTING_READ(DPLL(pipe));
  3837. udelay(150);
  3838. if (INTEL_INFO(dev)->gen >= 4) {
  3839. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3840. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3841. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3842. } else {
  3843. /* The pixel multiplier can only be updated once the
  3844. * DPLL is enabled and the clocks are stable.
  3845. *
  3846. * So write it again.
  3847. */
  3848. I915_WRITE(DPLL(pipe), dpll);
  3849. }
  3850. }
  3851. static void i8xx_update_pll(struct intel_crtc *crtc,
  3852. intel_clock_t *reduced_clock,
  3853. int num_connectors)
  3854. {
  3855. struct drm_device *dev = crtc->base.dev;
  3856. struct drm_i915_private *dev_priv = dev->dev_private;
  3857. struct intel_encoder *encoder;
  3858. int pipe = crtc->pipe;
  3859. u32 dpll;
  3860. struct dpll *clock = &crtc->config.dpll;
  3861. i9xx_update_pll_dividers(crtc, reduced_clock);
  3862. dpll = DPLL_VGA_MODE_DIS;
  3863. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3864. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3865. } else {
  3866. if (clock->p1 == 2)
  3867. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3868. else
  3869. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3870. if (clock->p2 == 4)
  3871. dpll |= PLL_P2_DIVIDE_BY_4;
  3872. }
  3873. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3874. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3875. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3876. else
  3877. dpll |= PLL_REF_INPUT_DREFCLK;
  3878. dpll |= DPLL_VCO_ENABLE;
  3879. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3880. POSTING_READ(DPLL(pipe));
  3881. udelay(150);
  3882. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3883. if (encoder->pre_pll_enable)
  3884. encoder->pre_pll_enable(encoder);
  3885. I915_WRITE(DPLL(pipe), dpll);
  3886. /* Wait for the clocks to stabilize. */
  3887. POSTING_READ(DPLL(pipe));
  3888. udelay(150);
  3889. /* The pixel multiplier can only be updated once the
  3890. * DPLL is enabled and the clocks are stable.
  3891. *
  3892. * So write it again.
  3893. */
  3894. I915_WRITE(DPLL(pipe), dpll);
  3895. }
  3896. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3897. {
  3898. struct drm_device *dev = intel_crtc->base.dev;
  3899. struct drm_i915_private *dev_priv = dev->dev_private;
  3900. enum pipe pipe = intel_crtc->pipe;
  3901. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3902. struct drm_display_mode *adjusted_mode =
  3903. &intel_crtc->config.adjusted_mode;
  3904. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3905. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3906. /* We need to be careful not to changed the adjusted mode, for otherwise
  3907. * the hw state checker will get angry at the mismatch. */
  3908. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3909. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3910. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3911. /* the chip adds 2 halflines automatically */
  3912. crtc_vtotal -= 1;
  3913. crtc_vblank_end -= 1;
  3914. vsyncshift = adjusted_mode->crtc_hsync_start
  3915. - adjusted_mode->crtc_htotal / 2;
  3916. } else {
  3917. vsyncshift = 0;
  3918. }
  3919. if (INTEL_INFO(dev)->gen > 3)
  3920. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3921. I915_WRITE(HTOTAL(cpu_transcoder),
  3922. (adjusted_mode->crtc_hdisplay - 1) |
  3923. ((adjusted_mode->crtc_htotal - 1) << 16));
  3924. I915_WRITE(HBLANK(cpu_transcoder),
  3925. (adjusted_mode->crtc_hblank_start - 1) |
  3926. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3927. I915_WRITE(HSYNC(cpu_transcoder),
  3928. (adjusted_mode->crtc_hsync_start - 1) |
  3929. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3930. I915_WRITE(VTOTAL(cpu_transcoder),
  3931. (adjusted_mode->crtc_vdisplay - 1) |
  3932. ((crtc_vtotal - 1) << 16));
  3933. I915_WRITE(VBLANK(cpu_transcoder),
  3934. (adjusted_mode->crtc_vblank_start - 1) |
  3935. ((crtc_vblank_end - 1) << 16));
  3936. I915_WRITE(VSYNC(cpu_transcoder),
  3937. (adjusted_mode->crtc_vsync_start - 1) |
  3938. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3939. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3940. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3941. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3942. * bits. */
  3943. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3944. (pipe == PIPE_B || pipe == PIPE_C))
  3945. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3946. /* pipesrc controls the size that is scaled from, which should
  3947. * always be the user's requested size.
  3948. */
  3949. I915_WRITE(PIPESRC(pipe),
  3950. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3951. }
  3952. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  3953. struct intel_crtc_config *pipe_config)
  3954. {
  3955. struct drm_device *dev = crtc->base.dev;
  3956. struct drm_i915_private *dev_priv = dev->dev_private;
  3957. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  3958. uint32_t tmp;
  3959. tmp = I915_READ(HTOTAL(cpu_transcoder));
  3960. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  3961. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  3962. tmp = I915_READ(HBLANK(cpu_transcoder));
  3963. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  3964. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  3965. tmp = I915_READ(HSYNC(cpu_transcoder));
  3966. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  3967. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  3968. tmp = I915_READ(VTOTAL(cpu_transcoder));
  3969. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  3970. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  3971. tmp = I915_READ(VBLANK(cpu_transcoder));
  3972. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  3973. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  3974. tmp = I915_READ(VSYNC(cpu_transcoder));
  3975. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  3976. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  3977. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  3978. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  3979. pipe_config->adjusted_mode.crtc_vtotal += 1;
  3980. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  3981. }
  3982. tmp = I915_READ(PIPESRC(crtc->pipe));
  3983. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  3984. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  3985. }
  3986. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  3987. {
  3988. struct drm_device *dev = intel_crtc->base.dev;
  3989. struct drm_i915_private *dev_priv = dev->dev_private;
  3990. uint32_t pipeconf;
  3991. pipeconf = 0;
  3992. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  3993. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3994. * core speed.
  3995. *
  3996. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3997. * pipe == 0 check?
  3998. */
  3999. if (intel_crtc->config.requested_mode.clock >
  4000. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4001. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4002. }
  4003. /* only g4x and later have fancy bpc/dither controls */
  4004. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4005. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4006. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4007. pipeconf |= PIPECONF_DITHER_EN |
  4008. PIPECONF_DITHER_TYPE_SP;
  4009. switch (intel_crtc->config.pipe_bpp) {
  4010. case 18:
  4011. pipeconf |= PIPECONF_6BPC;
  4012. break;
  4013. case 24:
  4014. pipeconf |= PIPECONF_8BPC;
  4015. break;
  4016. case 30:
  4017. pipeconf |= PIPECONF_10BPC;
  4018. break;
  4019. default:
  4020. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4021. BUG();
  4022. }
  4023. }
  4024. if (HAS_PIPE_CXSR(dev)) {
  4025. if (intel_crtc->lowfreq_avail) {
  4026. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4027. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4028. } else {
  4029. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4030. }
  4031. }
  4032. if (!IS_GEN2(dev) &&
  4033. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4034. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4035. else
  4036. pipeconf |= PIPECONF_PROGRESSIVE;
  4037. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4038. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4039. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4040. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4041. }
  4042. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4043. int x, int y,
  4044. struct drm_framebuffer *fb)
  4045. {
  4046. struct drm_device *dev = crtc->dev;
  4047. struct drm_i915_private *dev_priv = dev->dev_private;
  4048. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4049. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4050. int pipe = intel_crtc->pipe;
  4051. int plane = intel_crtc->plane;
  4052. int refclk, num_connectors = 0;
  4053. intel_clock_t clock, reduced_clock;
  4054. u32 dspcntr;
  4055. bool ok, has_reduced_clock = false;
  4056. bool is_lvds = false;
  4057. struct intel_encoder *encoder;
  4058. const intel_limit_t *limit;
  4059. int ret;
  4060. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4061. switch (encoder->type) {
  4062. case INTEL_OUTPUT_LVDS:
  4063. is_lvds = true;
  4064. break;
  4065. }
  4066. num_connectors++;
  4067. }
  4068. refclk = i9xx_get_refclk(crtc, num_connectors);
  4069. /*
  4070. * Returns a set of divisors for the desired target clock with the given
  4071. * refclk, or FALSE. The returned values represent the clock equation:
  4072. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4073. */
  4074. limit = intel_limit(crtc, refclk);
  4075. ok = dev_priv->display.find_dpll(limit, crtc,
  4076. intel_crtc->config.port_clock,
  4077. refclk, NULL, &clock);
  4078. if (!ok && !intel_crtc->config.clock_set) {
  4079. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4080. return -EINVAL;
  4081. }
  4082. /* Ensure that the cursor is valid for the new mode before changing... */
  4083. intel_crtc_update_cursor(crtc, true);
  4084. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4085. /*
  4086. * Ensure we match the reduced clock's P to the target clock.
  4087. * If the clocks don't match, we can't switch the display clock
  4088. * by using the FP0/FP1. In such case we will disable the LVDS
  4089. * downclock feature.
  4090. */
  4091. has_reduced_clock =
  4092. dev_priv->display.find_dpll(limit, crtc,
  4093. dev_priv->lvds_downclock,
  4094. refclk, &clock,
  4095. &reduced_clock);
  4096. }
  4097. /* Compat-code for transition, will disappear. */
  4098. if (!intel_crtc->config.clock_set) {
  4099. intel_crtc->config.dpll.n = clock.n;
  4100. intel_crtc->config.dpll.m1 = clock.m1;
  4101. intel_crtc->config.dpll.m2 = clock.m2;
  4102. intel_crtc->config.dpll.p1 = clock.p1;
  4103. intel_crtc->config.dpll.p2 = clock.p2;
  4104. }
  4105. if (IS_GEN2(dev))
  4106. i8xx_update_pll(intel_crtc,
  4107. has_reduced_clock ? &reduced_clock : NULL,
  4108. num_connectors);
  4109. else if (IS_VALLEYVIEW(dev))
  4110. vlv_update_pll(intel_crtc);
  4111. else
  4112. i9xx_update_pll(intel_crtc,
  4113. has_reduced_clock ? &reduced_clock : NULL,
  4114. num_connectors);
  4115. /* Set up the display plane register */
  4116. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4117. if (!IS_VALLEYVIEW(dev)) {
  4118. if (pipe == 0)
  4119. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4120. else
  4121. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4122. }
  4123. intel_set_pipe_timings(intel_crtc);
  4124. /* pipesrc and dspsize control the size that is scaled from,
  4125. * which should always be the user's requested size.
  4126. */
  4127. I915_WRITE(DSPSIZE(plane),
  4128. ((mode->vdisplay - 1) << 16) |
  4129. (mode->hdisplay - 1));
  4130. I915_WRITE(DSPPOS(plane), 0);
  4131. i9xx_set_pipeconf(intel_crtc);
  4132. I915_WRITE(DSPCNTR(plane), dspcntr);
  4133. POSTING_READ(DSPCNTR(plane));
  4134. ret = intel_pipe_set_base(crtc, x, y, fb);
  4135. intel_update_watermarks(dev);
  4136. return ret;
  4137. }
  4138. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4139. struct intel_crtc_config *pipe_config)
  4140. {
  4141. struct drm_device *dev = crtc->base.dev;
  4142. struct drm_i915_private *dev_priv = dev->dev_private;
  4143. uint32_t tmp;
  4144. tmp = I915_READ(PFIT_CONTROL);
  4145. if (INTEL_INFO(dev)->gen < 4) {
  4146. if (crtc->pipe != PIPE_B)
  4147. return;
  4148. /* gen2/3 store dither state in pfit control, needs to match */
  4149. pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
  4150. } else {
  4151. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4152. return;
  4153. }
  4154. if (!(tmp & PFIT_ENABLE))
  4155. return;
  4156. pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
  4157. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4158. if (INTEL_INFO(dev)->gen < 5)
  4159. pipe_config->gmch_pfit.lvds_border_bits =
  4160. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4161. }
  4162. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4163. struct intel_crtc_config *pipe_config)
  4164. {
  4165. struct drm_device *dev = crtc->base.dev;
  4166. struct drm_i915_private *dev_priv = dev->dev_private;
  4167. uint32_t tmp;
  4168. pipe_config->cpu_transcoder = crtc->pipe;
  4169. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4170. tmp = I915_READ(PIPECONF(crtc->pipe));
  4171. if (!(tmp & PIPECONF_ENABLE))
  4172. return false;
  4173. intel_get_pipe_timings(crtc, pipe_config);
  4174. i9xx_get_pfit_config(crtc, pipe_config);
  4175. if (INTEL_INFO(dev)->gen >= 4) {
  4176. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4177. pipe_config->pixel_multiplier =
  4178. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4179. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4180. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4181. tmp = I915_READ(DPLL(crtc->pipe));
  4182. pipe_config->pixel_multiplier =
  4183. ((tmp & SDVO_MULTIPLIER_MASK)
  4184. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4185. } else {
  4186. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4187. * port and will be fixed up in the encoder->get_config
  4188. * function. */
  4189. pipe_config->pixel_multiplier = 1;
  4190. }
  4191. return true;
  4192. }
  4193. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4194. {
  4195. struct drm_i915_private *dev_priv = dev->dev_private;
  4196. struct drm_mode_config *mode_config = &dev->mode_config;
  4197. struct intel_encoder *encoder;
  4198. u32 val, final;
  4199. bool has_lvds = false;
  4200. bool has_cpu_edp = false;
  4201. bool has_panel = false;
  4202. bool has_ck505 = false;
  4203. bool can_ssc = false;
  4204. /* We need to take the global config into account */
  4205. list_for_each_entry(encoder, &mode_config->encoder_list,
  4206. base.head) {
  4207. switch (encoder->type) {
  4208. case INTEL_OUTPUT_LVDS:
  4209. has_panel = true;
  4210. has_lvds = true;
  4211. break;
  4212. case INTEL_OUTPUT_EDP:
  4213. has_panel = true;
  4214. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4215. has_cpu_edp = true;
  4216. break;
  4217. }
  4218. }
  4219. if (HAS_PCH_IBX(dev)) {
  4220. has_ck505 = dev_priv->vbt.display_clock_mode;
  4221. can_ssc = has_ck505;
  4222. } else {
  4223. has_ck505 = false;
  4224. can_ssc = true;
  4225. }
  4226. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4227. has_panel, has_lvds, has_ck505);
  4228. /* Ironlake: try to setup display ref clock before DPLL
  4229. * enabling. This is only under driver's control after
  4230. * PCH B stepping, previous chipset stepping should be
  4231. * ignoring this setting.
  4232. */
  4233. val = I915_READ(PCH_DREF_CONTROL);
  4234. /* As we must carefully and slowly disable/enable each source in turn,
  4235. * compute the final state we want first and check if we need to
  4236. * make any changes at all.
  4237. */
  4238. final = val;
  4239. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4240. if (has_ck505)
  4241. final |= DREF_NONSPREAD_CK505_ENABLE;
  4242. else
  4243. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4244. final &= ~DREF_SSC_SOURCE_MASK;
  4245. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4246. final &= ~DREF_SSC1_ENABLE;
  4247. if (has_panel) {
  4248. final |= DREF_SSC_SOURCE_ENABLE;
  4249. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4250. final |= DREF_SSC1_ENABLE;
  4251. if (has_cpu_edp) {
  4252. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4253. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4254. else
  4255. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4256. } else
  4257. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4258. } else {
  4259. final |= DREF_SSC_SOURCE_DISABLE;
  4260. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4261. }
  4262. if (final == val)
  4263. return;
  4264. /* Always enable nonspread source */
  4265. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4266. if (has_ck505)
  4267. val |= DREF_NONSPREAD_CK505_ENABLE;
  4268. else
  4269. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4270. if (has_panel) {
  4271. val &= ~DREF_SSC_SOURCE_MASK;
  4272. val |= DREF_SSC_SOURCE_ENABLE;
  4273. /* SSC must be turned on before enabling the CPU output */
  4274. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4275. DRM_DEBUG_KMS("Using SSC on panel\n");
  4276. val |= DREF_SSC1_ENABLE;
  4277. } else
  4278. val &= ~DREF_SSC1_ENABLE;
  4279. /* Get SSC going before enabling the outputs */
  4280. I915_WRITE(PCH_DREF_CONTROL, val);
  4281. POSTING_READ(PCH_DREF_CONTROL);
  4282. udelay(200);
  4283. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4284. /* Enable CPU source on CPU attached eDP */
  4285. if (has_cpu_edp) {
  4286. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4287. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4288. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4289. }
  4290. else
  4291. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4292. } else
  4293. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4294. I915_WRITE(PCH_DREF_CONTROL, val);
  4295. POSTING_READ(PCH_DREF_CONTROL);
  4296. udelay(200);
  4297. } else {
  4298. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4299. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4300. /* Turn off CPU output */
  4301. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4302. I915_WRITE(PCH_DREF_CONTROL, val);
  4303. POSTING_READ(PCH_DREF_CONTROL);
  4304. udelay(200);
  4305. /* Turn off the SSC source */
  4306. val &= ~DREF_SSC_SOURCE_MASK;
  4307. val |= DREF_SSC_SOURCE_DISABLE;
  4308. /* Turn off SSC1 */
  4309. val &= ~DREF_SSC1_ENABLE;
  4310. I915_WRITE(PCH_DREF_CONTROL, val);
  4311. POSTING_READ(PCH_DREF_CONTROL);
  4312. udelay(200);
  4313. }
  4314. BUG_ON(val != final);
  4315. }
  4316. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4317. static void lpt_init_pch_refclk(struct drm_device *dev)
  4318. {
  4319. struct drm_i915_private *dev_priv = dev->dev_private;
  4320. struct drm_mode_config *mode_config = &dev->mode_config;
  4321. struct intel_encoder *encoder;
  4322. bool has_vga = false;
  4323. bool is_sdv = false;
  4324. u32 tmp;
  4325. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4326. switch (encoder->type) {
  4327. case INTEL_OUTPUT_ANALOG:
  4328. has_vga = true;
  4329. break;
  4330. }
  4331. }
  4332. if (!has_vga)
  4333. return;
  4334. mutex_lock(&dev_priv->dpio_lock);
  4335. /* XXX: Rip out SDV support once Haswell ships for real. */
  4336. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4337. is_sdv = true;
  4338. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4339. tmp &= ~SBI_SSCCTL_DISABLE;
  4340. tmp |= SBI_SSCCTL_PATHALT;
  4341. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4342. udelay(24);
  4343. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4344. tmp &= ~SBI_SSCCTL_PATHALT;
  4345. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4346. if (!is_sdv) {
  4347. tmp = I915_READ(SOUTH_CHICKEN2);
  4348. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4349. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4350. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4351. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4352. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4353. tmp = I915_READ(SOUTH_CHICKEN2);
  4354. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4355. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4356. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4357. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4358. 100))
  4359. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4360. }
  4361. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4362. tmp &= ~(0xFF << 24);
  4363. tmp |= (0x12 << 24);
  4364. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4365. if (is_sdv) {
  4366. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4367. tmp |= 0x7FFF;
  4368. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4369. }
  4370. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4371. tmp |= (1 << 11);
  4372. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4373. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4374. tmp |= (1 << 11);
  4375. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4376. if (is_sdv) {
  4377. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4378. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4379. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4380. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4381. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4382. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4383. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4384. tmp |= (0x3F << 8);
  4385. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4386. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4387. tmp |= (0x3F << 8);
  4388. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4389. }
  4390. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4391. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4392. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4393. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4394. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4395. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4396. if (!is_sdv) {
  4397. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4398. tmp &= ~(7 << 13);
  4399. tmp |= (5 << 13);
  4400. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4401. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4402. tmp &= ~(7 << 13);
  4403. tmp |= (5 << 13);
  4404. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4405. }
  4406. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4407. tmp &= ~0xFF;
  4408. tmp |= 0x1C;
  4409. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4410. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4411. tmp &= ~0xFF;
  4412. tmp |= 0x1C;
  4413. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4414. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4415. tmp &= ~(0xFF << 16);
  4416. tmp |= (0x1C << 16);
  4417. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4418. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4419. tmp &= ~(0xFF << 16);
  4420. tmp |= (0x1C << 16);
  4421. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4422. if (!is_sdv) {
  4423. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4424. tmp |= (1 << 27);
  4425. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4426. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4427. tmp |= (1 << 27);
  4428. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4429. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4430. tmp &= ~(0xF << 28);
  4431. tmp |= (4 << 28);
  4432. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4433. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4434. tmp &= ~(0xF << 28);
  4435. tmp |= (4 << 28);
  4436. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4437. }
  4438. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4439. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4440. tmp |= SBI_DBUFF0_ENABLE;
  4441. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4442. mutex_unlock(&dev_priv->dpio_lock);
  4443. }
  4444. /*
  4445. * Initialize reference clocks when the driver loads
  4446. */
  4447. void intel_init_pch_refclk(struct drm_device *dev)
  4448. {
  4449. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4450. ironlake_init_pch_refclk(dev);
  4451. else if (HAS_PCH_LPT(dev))
  4452. lpt_init_pch_refclk(dev);
  4453. }
  4454. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4455. {
  4456. struct drm_device *dev = crtc->dev;
  4457. struct drm_i915_private *dev_priv = dev->dev_private;
  4458. struct intel_encoder *encoder;
  4459. int num_connectors = 0;
  4460. bool is_lvds = false;
  4461. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4462. switch (encoder->type) {
  4463. case INTEL_OUTPUT_LVDS:
  4464. is_lvds = true;
  4465. break;
  4466. }
  4467. num_connectors++;
  4468. }
  4469. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4470. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4471. dev_priv->vbt.lvds_ssc_freq);
  4472. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4473. }
  4474. return 120000;
  4475. }
  4476. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4477. {
  4478. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4479. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4480. int pipe = intel_crtc->pipe;
  4481. uint32_t val;
  4482. val = 0;
  4483. switch (intel_crtc->config.pipe_bpp) {
  4484. case 18:
  4485. val |= PIPECONF_6BPC;
  4486. break;
  4487. case 24:
  4488. val |= PIPECONF_8BPC;
  4489. break;
  4490. case 30:
  4491. val |= PIPECONF_10BPC;
  4492. break;
  4493. case 36:
  4494. val |= PIPECONF_12BPC;
  4495. break;
  4496. default:
  4497. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4498. BUG();
  4499. }
  4500. if (intel_crtc->config.dither)
  4501. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4502. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4503. val |= PIPECONF_INTERLACED_ILK;
  4504. else
  4505. val |= PIPECONF_PROGRESSIVE;
  4506. if (intel_crtc->config.limited_color_range)
  4507. val |= PIPECONF_COLOR_RANGE_SELECT;
  4508. I915_WRITE(PIPECONF(pipe), val);
  4509. POSTING_READ(PIPECONF(pipe));
  4510. }
  4511. /*
  4512. * Set up the pipe CSC unit.
  4513. *
  4514. * Currently only full range RGB to limited range RGB conversion
  4515. * is supported, but eventually this should handle various
  4516. * RGB<->YCbCr scenarios as well.
  4517. */
  4518. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4519. {
  4520. struct drm_device *dev = crtc->dev;
  4521. struct drm_i915_private *dev_priv = dev->dev_private;
  4522. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4523. int pipe = intel_crtc->pipe;
  4524. uint16_t coeff = 0x7800; /* 1.0 */
  4525. /*
  4526. * TODO: Check what kind of values actually come out of the pipe
  4527. * with these coeff/postoff values and adjust to get the best
  4528. * accuracy. Perhaps we even need to take the bpc value into
  4529. * consideration.
  4530. */
  4531. if (intel_crtc->config.limited_color_range)
  4532. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4533. /*
  4534. * GY/GU and RY/RU should be the other way around according
  4535. * to BSpec, but reality doesn't agree. Just set them up in
  4536. * a way that results in the correct picture.
  4537. */
  4538. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4539. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4540. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4541. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4542. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4543. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4544. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4545. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4546. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4547. if (INTEL_INFO(dev)->gen > 6) {
  4548. uint16_t postoff = 0;
  4549. if (intel_crtc->config.limited_color_range)
  4550. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4551. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4552. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4553. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4554. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4555. } else {
  4556. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4557. if (intel_crtc->config.limited_color_range)
  4558. mode |= CSC_BLACK_SCREEN_OFFSET;
  4559. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4560. }
  4561. }
  4562. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4563. {
  4564. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4565. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4566. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4567. uint32_t val;
  4568. val = 0;
  4569. if (intel_crtc->config.dither)
  4570. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4571. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4572. val |= PIPECONF_INTERLACED_ILK;
  4573. else
  4574. val |= PIPECONF_PROGRESSIVE;
  4575. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4576. POSTING_READ(PIPECONF(cpu_transcoder));
  4577. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4578. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4579. }
  4580. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4581. intel_clock_t *clock,
  4582. bool *has_reduced_clock,
  4583. intel_clock_t *reduced_clock)
  4584. {
  4585. struct drm_device *dev = crtc->dev;
  4586. struct drm_i915_private *dev_priv = dev->dev_private;
  4587. struct intel_encoder *intel_encoder;
  4588. int refclk;
  4589. const intel_limit_t *limit;
  4590. bool ret, is_lvds = false;
  4591. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4592. switch (intel_encoder->type) {
  4593. case INTEL_OUTPUT_LVDS:
  4594. is_lvds = true;
  4595. break;
  4596. }
  4597. }
  4598. refclk = ironlake_get_refclk(crtc);
  4599. /*
  4600. * Returns a set of divisors for the desired target clock with the given
  4601. * refclk, or FALSE. The returned values represent the clock equation:
  4602. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4603. */
  4604. limit = intel_limit(crtc, refclk);
  4605. ret = dev_priv->display.find_dpll(limit, crtc,
  4606. to_intel_crtc(crtc)->config.port_clock,
  4607. refclk, NULL, clock);
  4608. if (!ret)
  4609. return false;
  4610. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4611. /*
  4612. * Ensure we match the reduced clock's P to the target clock.
  4613. * If the clocks don't match, we can't switch the display clock
  4614. * by using the FP0/FP1. In such case we will disable the LVDS
  4615. * downclock feature.
  4616. */
  4617. *has_reduced_clock =
  4618. dev_priv->display.find_dpll(limit, crtc,
  4619. dev_priv->lvds_downclock,
  4620. refclk, clock,
  4621. reduced_clock);
  4622. }
  4623. return true;
  4624. }
  4625. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4626. {
  4627. struct drm_i915_private *dev_priv = dev->dev_private;
  4628. uint32_t temp;
  4629. temp = I915_READ(SOUTH_CHICKEN1);
  4630. if (temp & FDI_BC_BIFURCATION_SELECT)
  4631. return;
  4632. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4633. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4634. temp |= FDI_BC_BIFURCATION_SELECT;
  4635. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4636. I915_WRITE(SOUTH_CHICKEN1, temp);
  4637. POSTING_READ(SOUTH_CHICKEN1);
  4638. }
  4639. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4640. {
  4641. struct drm_device *dev = intel_crtc->base.dev;
  4642. struct drm_i915_private *dev_priv = dev->dev_private;
  4643. switch (intel_crtc->pipe) {
  4644. case PIPE_A:
  4645. break;
  4646. case PIPE_B:
  4647. if (intel_crtc->config.fdi_lanes > 2)
  4648. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4649. else
  4650. cpt_enable_fdi_bc_bifurcation(dev);
  4651. break;
  4652. case PIPE_C:
  4653. cpt_enable_fdi_bc_bifurcation(dev);
  4654. break;
  4655. default:
  4656. BUG();
  4657. }
  4658. }
  4659. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4660. {
  4661. /*
  4662. * Account for spread spectrum to avoid
  4663. * oversubscribing the link. Max center spread
  4664. * is 2.5%; use 5% for safety's sake.
  4665. */
  4666. u32 bps = target_clock * bpp * 21 / 20;
  4667. return bps / (link_bw * 8) + 1;
  4668. }
  4669. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4670. {
  4671. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4672. }
  4673. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4674. u32 *fp,
  4675. intel_clock_t *reduced_clock, u32 *fp2)
  4676. {
  4677. struct drm_crtc *crtc = &intel_crtc->base;
  4678. struct drm_device *dev = crtc->dev;
  4679. struct drm_i915_private *dev_priv = dev->dev_private;
  4680. struct intel_encoder *intel_encoder;
  4681. uint32_t dpll;
  4682. int factor, num_connectors = 0;
  4683. bool is_lvds = false, is_sdvo = false;
  4684. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4685. switch (intel_encoder->type) {
  4686. case INTEL_OUTPUT_LVDS:
  4687. is_lvds = true;
  4688. break;
  4689. case INTEL_OUTPUT_SDVO:
  4690. case INTEL_OUTPUT_HDMI:
  4691. is_sdvo = true;
  4692. break;
  4693. }
  4694. num_connectors++;
  4695. }
  4696. /* Enable autotuning of the PLL clock (if permissible) */
  4697. factor = 21;
  4698. if (is_lvds) {
  4699. if ((intel_panel_use_ssc(dev_priv) &&
  4700. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4701. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4702. factor = 25;
  4703. } else if (intel_crtc->config.sdvo_tv_clock)
  4704. factor = 20;
  4705. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4706. *fp |= FP_CB_TUNE;
  4707. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4708. *fp2 |= FP_CB_TUNE;
  4709. dpll = 0;
  4710. if (is_lvds)
  4711. dpll |= DPLLB_MODE_LVDS;
  4712. else
  4713. dpll |= DPLLB_MODE_DAC_SERIAL;
  4714. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4715. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4716. if (is_sdvo)
  4717. dpll |= DPLL_DVO_HIGH_SPEED;
  4718. if (intel_crtc->config.has_dp_encoder)
  4719. dpll |= DPLL_DVO_HIGH_SPEED;
  4720. /* compute bitmask from p1 value */
  4721. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4722. /* also FPA1 */
  4723. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4724. switch (intel_crtc->config.dpll.p2) {
  4725. case 5:
  4726. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4727. break;
  4728. case 7:
  4729. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4730. break;
  4731. case 10:
  4732. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4733. break;
  4734. case 14:
  4735. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4736. break;
  4737. }
  4738. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4739. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4740. else
  4741. dpll |= PLL_REF_INPUT_DREFCLK;
  4742. return dpll | DPLL_VCO_ENABLE;
  4743. }
  4744. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4745. int x, int y,
  4746. struct drm_framebuffer *fb)
  4747. {
  4748. struct drm_device *dev = crtc->dev;
  4749. struct drm_i915_private *dev_priv = dev->dev_private;
  4750. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4751. int pipe = intel_crtc->pipe;
  4752. int plane = intel_crtc->plane;
  4753. int num_connectors = 0;
  4754. intel_clock_t clock, reduced_clock;
  4755. u32 dpll = 0, fp = 0, fp2 = 0;
  4756. bool ok, has_reduced_clock = false;
  4757. bool is_lvds = false;
  4758. struct intel_encoder *encoder;
  4759. struct intel_shared_dpll *pll;
  4760. int ret;
  4761. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4762. switch (encoder->type) {
  4763. case INTEL_OUTPUT_LVDS:
  4764. is_lvds = true;
  4765. break;
  4766. }
  4767. num_connectors++;
  4768. }
  4769. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4770. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4771. ok = ironlake_compute_clocks(crtc, &clock,
  4772. &has_reduced_clock, &reduced_clock);
  4773. if (!ok && !intel_crtc->config.clock_set) {
  4774. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4775. return -EINVAL;
  4776. }
  4777. /* Compat-code for transition, will disappear. */
  4778. if (!intel_crtc->config.clock_set) {
  4779. intel_crtc->config.dpll.n = clock.n;
  4780. intel_crtc->config.dpll.m1 = clock.m1;
  4781. intel_crtc->config.dpll.m2 = clock.m2;
  4782. intel_crtc->config.dpll.p1 = clock.p1;
  4783. intel_crtc->config.dpll.p2 = clock.p2;
  4784. }
  4785. /* Ensure that the cursor is valid for the new mode before changing... */
  4786. intel_crtc_update_cursor(crtc, true);
  4787. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4788. if (intel_crtc->config.has_pch_encoder) {
  4789. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4790. if (has_reduced_clock)
  4791. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4792. dpll = ironlake_compute_dpll(intel_crtc,
  4793. &fp, &reduced_clock,
  4794. has_reduced_clock ? &fp2 : NULL);
  4795. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4796. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4797. if (has_reduced_clock)
  4798. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4799. else
  4800. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4801. pll = intel_get_shared_dpll(intel_crtc);
  4802. if (pll == NULL) {
  4803. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4804. pipe_name(pipe));
  4805. return -EINVAL;
  4806. }
  4807. } else
  4808. intel_put_shared_dpll(intel_crtc);
  4809. if (intel_crtc->config.has_dp_encoder)
  4810. intel_dp_set_m_n(intel_crtc);
  4811. if (is_lvds && has_reduced_clock && i915_powersave)
  4812. intel_crtc->lowfreq_avail = true;
  4813. else
  4814. intel_crtc->lowfreq_avail = false;
  4815. if (intel_crtc->config.has_pch_encoder) {
  4816. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4817. }
  4818. intel_set_pipe_timings(intel_crtc);
  4819. if (intel_crtc->config.has_pch_encoder) {
  4820. intel_cpu_transcoder_set_m_n(intel_crtc,
  4821. &intel_crtc->config.fdi_m_n);
  4822. }
  4823. if (IS_IVYBRIDGE(dev))
  4824. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4825. ironlake_set_pipeconf(crtc);
  4826. /* Set up the display plane register */
  4827. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4828. POSTING_READ(DSPCNTR(plane));
  4829. ret = intel_pipe_set_base(crtc, x, y, fb);
  4830. intel_update_watermarks(dev);
  4831. return ret;
  4832. }
  4833. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4834. struct intel_crtc_config *pipe_config)
  4835. {
  4836. struct drm_device *dev = crtc->base.dev;
  4837. struct drm_i915_private *dev_priv = dev->dev_private;
  4838. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4839. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4840. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4841. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4842. & ~TU_SIZE_MASK;
  4843. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4844. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4845. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4846. }
  4847. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4848. struct intel_crtc_config *pipe_config)
  4849. {
  4850. struct drm_device *dev = crtc->base.dev;
  4851. struct drm_i915_private *dev_priv = dev->dev_private;
  4852. uint32_t tmp;
  4853. tmp = I915_READ(PF_CTL(crtc->pipe));
  4854. if (tmp & PF_ENABLE) {
  4855. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4856. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4857. /* We currently do not free assignements of panel fitters on
  4858. * ivb/hsw (since we don't use the higher upscaling modes which
  4859. * differentiates them) so just WARN about this case for now. */
  4860. if (IS_GEN7(dev)) {
  4861. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4862. PF_PIPE_SEL_IVB(crtc->pipe));
  4863. }
  4864. }
  4865. }
  4866. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4867. struct intel_crtc_config *pipe_config)
  4868. {
  4869. struct drm_device *dev = crtc->base.dev;
  4870. struct drm_i915_private *dev_priv = dev->dev_private;
  4871. uint32_t tmp;
  4872. pipe_config->cpu_transcoder = crtc->pipe;
  4873. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4874. tmp = I915_READ(PIPECONF(crtc->pipe));
  4875. if (!(tmp & PIPECONF_ENABLE))
  4876. return false;
  4877. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4878. struct intel_shared_dpll *pll;
  4879. pipe_config->has_pch_encoder = true;
  4880. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4881. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4882. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4883. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4884. /* XXX: Can't properly read out the pch dpll pixel multiplier
  4885. * since we don't have state tracking for pch clocks yet. */
  4886. pipe_config->pixel_multiplier = 1;
  4887. if (HAS_PCH_IBX(dev_priv->dev)) {
  4888. pipe_config->shared_dpll = crtc->pipe;
  4889. } else {
  4890. tmp = I915_READ(PCH_DPLL_SEL);
  4891. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  4892. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  4893. else
  4894. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  4895. }
  4896. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  4897. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  4898. &pipe_config->dpll_hw_state));
  4899. } else {
  4900. pipe_config->pixel_multiplier = 1;
  4901. }
  4902. intel_get_pipe_timings(crtc, pipe_config);
  4903. ironlake_get_pfit_config(crtc, pipe_config);
  4904. return true;
  4905. }
  4906. static void haswell_modeset_global_resources(struct drm_device *dev)
  4907. {
  4908. bool enable = false;
  4909. struct intel_crtc *crtc;
  4910. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  4911. if (!crtc->base.enabled)
  4912. continue;
  4913. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  4914. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  4915. enable = true;
  4916. }
  4917. intel_set_power_well(dev, enable);
  4918. }
  4919. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4920. int x, int y,
  4921. struct drm_framebuffer *fb)
  4922. {
  4923. struct drm_device *dev = crtc->dev;
  4924. struct drm_i915_private *dev_priv = dev->dev_private;
  4925. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4926. int plane = intel_crtc->plane;
  4927. int ret;
  4928. if (!intel_ddi_pll_mode_set(crtc))
  4929. return -EINVAL;
  4930. /* Ensure that the cursor is valid for the new mode before changing... */
  4931. intel_crtc_update_cursor(crtc, true);
  4932. if (intel_crtc->config.has_dp_encoder)
  4933. intel_dp_set_m_n(intel_crtc);
  4934. intel_crtc->lowfreq_avail = false;
  4935. intel_set_pipe_timings(intel_crtc);
  4936. if (intel_crtc->config.has_pch_encoder) {
  4937. intel_cpu_transcoder_set_m_n(intel_crtc,
  4938. &intel_crtc->config.fdi_m_n);
  4939. }
  4940. haswell_set_pipeconf(crtc);
  4941. intel_set_pipe_csc(crtc);
  4942. /* Set up the display plane register */
  4943. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  4944. POSTING_READ(DSPCNTR(plane));
  4945. ret = intel_pipe_set_base(crtc, x, y, fb);
  4946. intel_update_watermarks(dev);
  4947. return ret;
  4948. }
  4949. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  4950. struct intel_crtc_config *pipe_config)
  4951. {
  4952. struct drm_device *dev = crtc->base.dev;
  4953. struct drm_i915_private *dev_priv = dev->dev_private;
  4954. enum intel_display_power_domain pfit_domain;
  4955. uint32_t tmp;
  4956. pipe_config->cpu_transcoder = crtc->pipe;
  4957. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4958. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  4959. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  4960. enum pipe trans_edp_pipe;
  4961. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  4962. default:
  4963. WARN(1, "unknown pipe linked to edp transcoder\n");
  4964. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  4965. case TRANS_DDI_EDP_INPUT_A_ON:
  4966. trans_edp_pipe = PIPE_A;
  4967. break;
  4968. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  4969. trans_edp_pipe = PIPE_B;
  4970. break;
  4971. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  4972. trans_edp_pipe = PIPE_C;
  4973. break;
  4974. }
  4975. if (trans_edp_pipe == crtc->pipe)
  4976. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  4977. }
  4978. if (!intel_display_power_enabled(dev,
  4979. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  4980. return false;
  4981. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  4982. if (!(tmp & PIPECONF_ENABLE))
  4983. return false;
  4984. /*
  4985. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  4986. * DDI E. So just check whether this pipe is wired to DDI E and whether
  4987. * the PCH transcoder is on.
  4988. */
  4989. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  4990. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  4991. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  4992. pipe_config->has_pch_encoder = true;
  4993. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  4994. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4995. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4996. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4997. }
  4998. intel_get_pipe_timings(crtc, pipe_config);
  4999. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5000. if (intel_display_power_enabled(dev, pfit_domain))
  5001. ironlake_get_pfit_config(crtc, pipe_config);
  5002. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5003. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5004. pipe_config->pixel_multiplier = 1;
  5005. return true;
  5006. }
  5007. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5008. int x, int y,
  5009. struct drm_framebuffer *fb)
  5010. {
  5011. struct drm_device *dev = crtc->dev;
  5012. struct drm_i915_private *dev_priv = dev->dev_private;
  5013. struct drm_encoder_helper_funcs *encoder_funcs;
  5014. struct intel_encoder *encoder;
  5015. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5016. struct drm_display_mode *adjusted_mode =
  5017. &intel_crtc->config.adjusted_mode;
  5018. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5019. int pipe = intel_crtc->pipe;
  5020. int ret;
  5021. drm_vblank_pre_modeset(dev, pipe);
  5022. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5023. drm_vblank_post_modeset(dev, pipe);
  5024. if (ret != 0)
  5025. return ret;
  5026. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5027. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5028. encoder->base.base.id,
  5029. drm_get_encoder_name(&encoder->base),
  5030. mode->base.id, mode->name);
  5031. if (encoder->mode_set) {
  5032. encoder->mode_set(encoder);
  5033. } else {
  5034. encoder_funcs = encoder->base.helper_private;
  5035. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5036. }
  5037. }
  5038. return 0;
  5039. }
  5040. static bool intel_eld_uptodate(struct drm_connector *connector,
  5041. int reg_eldv, uint32_t bits_eldv,
  5042. int reg_elda, uint32_t bits_elda,
  5043. int reg_edid)
  5044. {
  5045. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5046. uint8_t *eld = connector->eld;
  5047. uint32_t i;
  5048. i = I915_READ(reg_eldv);
  5049. i &= bits_eldv;
  5050. if (!eld[0])
  5051. return !i;
  5052. if (!i)
  5053. return false;
  5054. i = I915_READ(reg_elda);
  5055. i &= ~bits_elda;
  5056. I915_WRITE(reg_elda, i);
  5057. for (i = 0; i < eld[2]; i++)
  5058. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5059. return false;
  5060. return true;
  5061. }
  5062. static void g4x_write_eld(struct drm_connector *connector,
  5063. struct drm_crtc *crtc)
  5064. {
  5065. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5066. uint8_t *eld = connector->eld;
  5067. uint32_t eldv;
  5068. uint32_t len;
  5069. uint32_t i;
  5070. i = I915_READ(G4X_AUD_VID_DID);
  5071. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5072. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5073. else
  5074. eldv = G4X_ELDV_DEVCTG;
  5075. if (intel_eld_uptodate(connector,
  5076. G4X_AUD_CNTL_ST, eldv,
  5077. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5078. G4X_HDMIW_HDMIEDID))
  5079. return;
  5080. i = I915_READ(G4X_AUD_CNTL_ST);
  5081. i &= ~(eldv | G4X_ELD_ADDR);
  5082. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5083. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5084. if (!eld[0])
  5085. return;
  5086. len = min_t(uint8_t, eld[2], len);
  5087. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5088. for (i = 0; i < len; i++)
  5089. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5090. i = I915_READ(G4X_AUD_CNTL_ST);
  5091. i |= eldv;
  5092. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5093. }
  5094. static void haswell_write_eld(struct drm_connector *connector,
  5095. struct drm_crtc *crtc)
  5096. {
  5097. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5098. uint8_t *eld = connector->eld;
  5099. struct drm_device *dev = crtc->dev;
  5100. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5101. uint32_t eldv;
  5102. uint32_t i;
  5103. int len;
  5104. int pipe = to_intel_crtc(crtc)->pipe;
  5105. int tmp;
  5106. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5107. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5108. int aud_config = HSW_AUD_CFG(pipe);
  5109. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5110. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5111. /* Audio output enable */
  5112. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5113. tmp = I915_READ(aud_cntrl_st2);
  5114. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5115. I915_WRITE(aud_cntrl_st2, tmp);
  5116. /* Wait for 1 vertical blank */
  5117. intel_wait_for_vblank(dev, pipe);
  5118. /* Set ELD valid state */
  5119. tmp = I915_READ(aud_cntrl_st2);
  5120. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5121. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5122. I915_WRITE(aud_cntrl_st2, tmp);
  5123. tmp = I915_READ(aud_cntrl_st2);
  5124. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5125. /* Enable HDMI mode */
  5126. tmp = I915_READ(aud_config);
  5127. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5128. /* clear N_programing_enable and N_value_index */
  5129. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5130. I915_WRITE(aud_config, tmp);
  5131. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5132. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5133. intel_crtc->eld_vld = true;
  5134. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5135. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5136. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5137. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5138. } else
  5139. I915_WRITE(aud_config, 0);
  5140. if (intel_eld_uptodate(connector,
  5141. aud_cntrl_st2, eldv,
  5142. aud_cntl_st, IBX_ELD_ADDRESS,
  5143. hdmiw_hdmiedid))
  5144. return;
  5145. i = I915_READ(aud_cntrl_st2);
  5146. i &= ~eldv;
  5147. I915_WRITE(aud_cntrl_st2, i);
  5148. if (!eld[0])
  5149. return;
  5150. i = I915_READ(aud_cntl_st);
  5151. i &= ~IBX_ELD_ADDRESS;
  5152. I915_WRITE(aud_cntl_st, i);
  5153. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5154. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5155. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5156. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5157. for (i = 0; i < len; i++)
  5158. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5159. i = I915_READ(aud_cntrl_st2);
  5160. i |= eldv;
  5161. I915_WRITE(aud_cntrl_st2, i);
  5162. }
  5163. static void ironlake_write_eld(struct drm_connector *connector,
  5164. struct drm_crtc *crtc)
  5165. {
  5166. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5167. uint8_t *eld = connector->eld;
  5168. uint32_t eldv;
  5169. uint32_t i;
  5170. int len;
  5171. int hdmiw_hdmiedid;
  5172. int aud_config;
  5173. int aud_cntl_st;
  5174. int aud_cntrl_st2;
  5175. int pipe = to_intel_crtc(crtc)->pipe;
  5176. if (HAS_PCH_IBX(connector->dev)) {
  5177. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5178. aud_config = IBX_AUD_CFG(pipe);
  5179. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5180. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5181. } else {
  5182. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5183. aud_config = CPT_AUD_CFG(pipe);
  5184. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5185. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5186. }
  5187. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5188. i = I915_READ(aud_cntl_st);
  5189. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5190. if (!i) {
  5191. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5192. /* operate blindly on all ports */
  5193. eldv = IBX_ELD_VALIDB;
  5194. eldv |= IBX_ELD_VALIDB << 4;
  5195. eldv |= IBX_ELD_VALIDB << 8;
  5196. } else {
  5197. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5198. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5199. }
  5200. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5201. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5202. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5203. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5204. } else
  5205. I915_WRITE(aud_config, 0);
  5206. if (intel_eld_uptodate(connector,
  5207. aud_cntrl_st2, eldv,
  5208. aud_cntl_st, IBX_ELD_ADDRESS,
  5209. hdmiw_hdmiedid))
  5210. return;
  5211. i = I915_READ(aud_cntrl_st2);
  5212. i &= ~eldv;
  5213. I915_WRITE(aud_cntrl_st2, i);
  5214. if (!eld[0])
  5215. return;
  5216. i = I915_READ(aud_cntl_st);
  5217. i &= ~IBX_ELD_ADDRESS;
  5218. I915_WRITE(aud_cntl_st, i);
  5219. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5220. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5221. for (i = 0; i < len; i++)
  5222. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5223. i = I915_READ(aud_cntrl_st2);
  5224. i |= eldv;
  5225. I915_WRITE(aud_cntrl_st2, i);
  5226. }
  5227. void intel_write_eld(struct drm_encoder *encoder,
  5228. struct drm_display_mode *mode)
  5229. {
  5230. struct drm_crtc *crtc = encoder->crtc;
  5231. struct drm_connector *connector;
  5232. struct drm_device *dev = encoder->dev;
  5233. struct drm_i915_private *dev_priv = dev->dev_private;
  5234. connector = drm_select_eld(encoder, mode);
  5235. if (!connector)
  5236. return;
  5237. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5238. connector->base.id,
  5239. drm_get_connector_name(connector),
  5240. connector->encoder->base.id,
  5241. drm_get_encoder_name(connector->encoder));
  5242. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5243. if (dev_priv->display.write_eld)
  5244. dev_priv->display.write_eld(connector, crtc);
  5245. }
  5246. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5247. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5248. {
  5249. struct drm_device *dev = crtc->dev;
  5250. struct drm_i915_private *dev_priv = dev->dev_private;
  5251. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5252. enum pipe pipe = intel_crtc->pipe;
  5253. int palreg = PALETTE(pipe);
  5254. int i;
  5255. bool reenable_ips = false;
  5256. /* The clocks have to be on to load the palette. */
  5257. if (!crtc->enabled || !intel_crtc->active)
  5258. return;
  5259. if (!HAS_PCH_SPLIT(dev_priv->dev))
  5260. assert_pll_enabled(dev_priv, pipe);
  5261. /* use legacy palette for Ironlake */
  5262. if (HAS_PCH_SPLIT(dev))
  5263. palreg = LGC_PALETTE(pipe);
  5264. /* Workaround : Do not read or write the pipe palette/gamma data while
  5265. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5266. */
  5267. if (intel_crtc->config.ips_enabled &&
  5268. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5269. GAMMA_MODE_MODE_SPLIT)) {
  5270. hsw_disable_ips(intel_crtc);
  5271. reenable_ips = true;
  5272. }
  5273. for (i = 0; i < 256; i++) {
  5274. I915_WRITE(palreg + 4 * i,
  5275. (intel_crtc->lut_r[i] << 16) |
  5276. (intel_crtc->lut_g[i] << 8) |
  5277. intel_crtc->lut_b[i]);
  5278. }
  5279. if (reenable_ips)
  5280. hsw_enable_ips(intel_crtc);
  5281. }
  5282. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5283. {
  5284. struct drm_device *dev = crtc->dev;
  5285. struct drm_i915_private *dev_priv = dev->dev_private;
  5286. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5287. bool visible = base != 0;
  5288. u32 cntl;
  5289. if (intel_crtc->cursor_visible == visible)
  5290. return;
  5291. cntl = I915_READ(_CURACNTR);
  5292. if (visible) {
  5293. /* On these chipsets we can only modify the base whilst
  5294. * the cursor is disabled.
  5295. */
  5296. I915_WRITE(_CURABASE, base);
  5297. cntl &= ~(CURSOR_FORMAT_MASK);
  5298. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5299. cntl |= CURSOR_ENABLE |
  5300. CURSOR_GAMMA_ENABLE |
  5301. CURSOR_FORMAT_ARGB;
  5302. } else
  5303. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5304. I915_WRITE(_CURACNTR, cntl);
  5305. intel_crtc->cursor_visible = visible;
  5306. }
  5307. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5308. {
  5309. struct drm_device *dev = crtc->dev;
  5310. struct drm_i915_private *dev_priv = dev->dev_private;
  5311. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5312. int pipe = intel_crtc->pipe;
  5313. bool visible = base != 0;
  5314. if (intel_crtc->cursor_visible != visible) {
  5315. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5316. if (base) {
  5317. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5318. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5319. cntl |= pipe << 28; /* Connect to correct pipe */
  5320. } else {
  5321. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5322. cntl |= CURSOR_MODE_DISABLE;
  5323. }
  5324. I915_WRITE(CURCNTR(pipe), cntl);
  5325. intel_crtc->cursor_visible = visible;
  5326. }
  5327. /* and commit changes on next vblank */
  5328. I915_WRITE(CURBASE(pipe), base);
  5329. }
  5330. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5331. {
  5332. struct drm_device *dev = crtc->dev;
  5333. struct drm_i915_private *dev_priv = dev->dev_private;
  5334. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5335. int pipe = intel_crtc->pipe;
  5336. bool visible = base != 0;
  5337. if (intel_crtc->cursor_visible != visible) {
  5338. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5339. if (base) {
  5340. cntl &= ~CURSOR_MODE;
  5341. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5342. } else {
  5343. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5344. cntl |= CURSOR_MODE_DISABLE;
  5345. }
  5346. if (IS_HASWELL(dev))
  5347. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5348. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5349. intel_crtc->cursor_visible = visible;
  5350. }
  5351. /* and commit changes on next vblank */
  5352. I915_WRITE(CURBASE_IVB(pipe), base);
  5353. }
  5354. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5355. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5356. bool on)
  5357. {
  5358. struct drm_device *dev = crtc->dev;
  5359. struct drm_i915_private *dev_priv = dev->dev_private;
  5360. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5361. int pipe = intel_crtc->pipe;
  5362. int x = intel_crtc->cursor_x;
  5363. int y = intel_crtc->cursor_y;
  5364. u32 base, pos;
  5365. bool visible;
  5366. pos = 0;
  5367. if (on && crtc->enabled && crtc->fb) {
  5368. base = intel_crtc->cursor_addr;
  5369. if (x > (int) crtc->fb->width)
  5370. base = 0;
  5371. if (y > (int) crtc->fb->height)
  5372. base = 0;
  5373. } else
  5374. base = 0;
  5375. if (x < 0) {
  5376. if (x + intel_crtc->cursor_width < 0)
  5377. base = 0;
  5378. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5379. x = -x;
  5380. }
  5381. pos |= x << CURSOR_X_SHIFT;
  5382. if (y < 0) {
  5383. if (y + intel_crtc->cursor_height < 0)
  5384. base = 0;
  5385. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5386. y = -y;
  5387. }
  5388. pos |= y << CURSOR_Y_SHIFT;
  5389. visible = base != 0;
  5390. if (!visible && !intel_crtc->cursor_visible)
  5391. return;
  5392. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5393. I915_WRITE(CURPOS_IVB(pipe), pos);
  5394. ivb_update_cursor(crtc, base);
  5395. } else {
  5396. I915_WRITE(CURPOS(pipe), pos);
  5397. if (IS_845G(dev) || IS_I865G(dev))
  5398. i845_update_cursor(crtc, base);
  5399. else
  5400. i9xx_update_cursor(crtc, base);
  5401. }
  5402. }
  5403. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5404. struct drm_file *file,
  5405. uint32_t handle,
  5406. uint32_t width, uint32_t height)
  5407. {
  5408. struct drm_device *dev = crtc->dev;
  5409. struct drm_i915_private *dev_priv = dev->dev_private;
  5410. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5411. struct drm_i915_gem_object *obj;
  5412. uint32_t addr;
  5413. int ret;
  5414. /* if we want to turn off the cursor ignore width and height */
  5415. if (!handle) {
  5416. DRM_DEBUG_KMS("cursor off\n");
  5417. addr = 0;
  5418. obj = NULL;
  5419. mutex_lock(&dev->struct_mutex);
  5420. goto finish;
  5421. }
  5422. /* Currently we only support 64x64 cursors */
  5423. if (width != 64 || height != 64) {
  5424. DRM_ERROR("we currently only support 64x64 cursors\n");
  5425. return -EINVAL;
  5426. }
  5427. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5428. if (&obj->base == NULL)
  5429. return -ENOENT;
  5430. if (obj->base.size < width * height * 4) {
  5431. DRM_ERROR("buffer is to small\n");
  5432. ret = -ENOMEM;
  5433. goto fail;
  5434. }
  5435. /* we only need to pin inside GTT if cursor is non-phy */
  5436. mutex_lock(&dev->struct_mutex);
  5437. if (!dev_priv->info->cursor_needs_physical) {
  5438. unsigned alignment;
  5439. if (obj->tiling_mode) {
  5440. DRM_ERROR("cursor cannot be tiled\n");
  5441. ret = -EINVAL;
  5442. goto fail_locked;
  5443. }
  5444. /* Note that the w/a also requires 2 PTE of padding following
  5445. * the bo. We currently fill all unused PTE with the shadow
  5446. * page and so we should always have valid PTE following the
  5447. * cursor preventing the VT-d warning.
  5448. */
  5449. alignment = 0;
  5450. if (need_vtd_wa(dev))
  5451. alignment = 64*1024;
  5452. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5453. if (ret) {
  5454. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5455. goto fail_locked;
  5456. }
  5457. ret = i915_gem_object_put_fence(obj);
  5458. if (ret) {
  5459. DRM_ERROR("failed to release fence for cursor");
  5460. goto fail_unpin;
  5461. }
  5462. addr = obj->gtt_offset;
  5463. } else {
  5464. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5465. ret = i915_gem_attach_phys_object(dev, obj,
  5466. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5467. align);
  5468. if (ret) {
  5469. DRM_ERROR("failed to attach phys object\n");
  5470. goto fail_locked;
  5471. }
  5472. addr = obj->phys_obj->handle->busaddr;
  5473. }
  5474. if (IS_GEN2(dev))
  5475. I915_WRITE(CURSIZE, (height << 12) | width);
  5476. finish:
  5477. if (intel_crtc->cursor_bo) {
  5478. if (dev_priv->info->cursor_needs_physical) {
  5479. if (intel_crtc->cursor_bo != obj)
  5480. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5481. } else
  5482. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5483. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5484. }
  5485. mutex_unlock(&dev->struct_mutex);
  5486. intel_crtc->cursor_addr = addr;
  5487. intel_crtc->cursor_bo = obj;
  5488. intel_crtc->cursor_width = width;
  5489. intel_crtc->cursor_height = height;
  5490. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5491. return 0;
  5492. fail_unpin:
  5493. i915_gem_object_unpin(obj);
  5494. fail_locked:
  5495. mutex_unlock(&dev->struct_mutex);
  5496. fail:
  5497. drm_gem_object_unreference_unlocked(&obj->base);
  5498. return ret;
  5499. }
  5500. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5501. {
  5502. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5503. intel_crtc->cursor_x = x;
  5504. intel_crtc->cursor_y = y;
  5505. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5506. return 0;
  5507. }
  5508. /** Sets the color ramps on behalf of RandR */
  5509. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5510. u16 blue, int regno)
  5511. {
  5512. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5513. intel_crtc->lut_r[regno] = red >> 8;
  5514. intel_crtc->lut_g[regno] = green >> 8;
  5515. intel_crtc->lut_b[regno] = blue >> 8;
  5516. }
  5517. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5518. u16 *blue, int regno)
  5519. {
  5520. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5521. *red = intel_crtc->lut_r[regno] << 8;
  5522. *green = intel_crtc->lut_g[regno] << 8;
  5523. *blue = intel_crtc->lut_b[regno] << 8;
  5524. }
  5525. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5526. u16 *blue, uint32_t start, uint32_t size)
  5527. {
  5528. int end = (start + size > 256) ? 256 : start + size, i;
  5529. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5530. for (i = start; i < end; i++) {
  5531. intel_crtc->lut_r[i] = red[i] >> 8;
  5532. intel_crtc->lut_g[i] = green[i] >> 8;
  5533. intel_crtc->lut_b[i] = blue[i] >> 8;
  5534. }
  5535. intel_crtc_load_lut(crtc);
  5536. }
  5537. /* VESA 640x480x72Hz mode to set on the pipe */
  5538. static struct drm_display_mode load_detect_mode = {
  5539. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5540. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5541. };
  5542. static struct drm_framebuffer *
  5543. intel_framebuffer_create(struct drm_device *dev,
  5544. struct drm_mode_fb_cmd2 *mode_cmd,
  5545. struct drm_i915_gem_object *obj)
  5546. {
  5547. struct intel_framebuffer *intel_fb;
  5548. int ret;
  5549. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5550. if (!intel_fb) {
  5551. drm_gem_object_unreference_unlocked(&obj->base);
  5552. return ERR_PTR(-ENOMEM);
  5553. }
  5554. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5555. if (ret) {
  5556. drm_gem_object_unreference_unlocked(&obj->base);
  5557. kfree(intel_fb);
  5558. return ERR_PTR(ret);
  5559. }
  5560. return &intel_fb->base;
  5561. }
  5562. static u32
  5563. intel_framebuffer_pitch_for_width(int width, int bpp)
  5564. {
  5565. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5566. return ALIGN(pitch, 64);
  5567. }
  5568. static u32
  5569. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5570. {
  5571. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5572. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5573. }
  5574. static struct drm_framebuffer *
  5575. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5576. struct drm_display_mode *mode,
  5577. int depth, int bpp)
  5578. {
  5579. struct drm_i915_gem_object *obj;
  5580. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5581. obj = i915_gem_alloc_object(dev,
  5582. intel_framebuffer_size_for_mode(mode, bpp));
  5583. if (obj == NULL)
  5584. return ERR_PTR(-ENOMEM);
  5585. mode_cmd.width = mode->hdisplay;
  5586. mode_cmd.height = mode->vdisplay;
  5587. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5588. bpp);
  5589. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5590. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5591. }
  5592. static struct drm_framebuffer *
  5593. mode_fits_in_fbdev(struct drm_device *dev,
  5594. struct drm_display_mode *mode)
  5595. {
  5596. struct drm_i915_private *dev_priv = dev->dev_private;
  5597. struct drm_i915_gem_object *obj;
  5598. struct drm_framebuffer *fb;
  5599. if (dev_priv->fbdev == NULL)
  5600. return NULL;
  5601. obj = dev_priv->fbdev->ifb.obj;
  5602. if (obj == NULL)
  5603. return NULL;
  5604. fb = &dev_priv->fbdev->ifb.base;
  5605. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5606. fb->bits_per_pixel))
  5607. return NULL;
  5608. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5609. return NULL;
  5610. return fb;
  5611. }
  5612. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5613. struct drm_display_mode *mode,
  5614. struct intel_load_detect_pipe *old)
  5615. {
  5616. struct intel_crtc *intel_crtc;
  5617. struct intel_encoder *intel_encoder =
  5618. intel_attached_encoder(connector);
  5619. struct drm_crtc *possible_crtc;
  5620. struct drm_encoder *encoder = &intel_encoder->base;
  5621. struct drm_crtc *crtc = NULL;
  5622. struct drm_device *dev = encoder->dev;
  5623. struct drm_framebuffer *fb;
  5624. int i = -1;
  5625. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5626. connector->base.id, drm_get_connector_name(connector),
  5627. encoder->base.id, drm_get_encoder_name(encoder));
  5628. /*
  5629. * Algorithm gets a little messy:
  5630. *
  5631. * - if the connector already has an assigned crtc, use it (but make
  5632. * sure it's on first)
  5633. *
  5634. * - try to find the first unused crtc that can drive this connector,
  5635. * and use that if we find one
  5636. */
  5637. /* See if we already have a CRTC for this connector */
  5638. if (encoder->crtc) {
  5639. crtc = encoder->crtc;
  5640. mutex_lock(&crtc->mutex);
  5641. old->dpms_mode = connector->dpms;
  5642. old->load_detect_temp = false;
  5643. /* Make sure the crtc and connector are running */
  5644. if (connector->dpms != DRM_MODE_DPMS_ON)
  5645. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5646. return true;
  5647. }
  5648. /* Find an unused one (if possible) */
  5649. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5650. i++;
  5651. if (!(encoder->possible_crtcs & (1 << i)))
  5652. continue;
  5653. if (!possible_crtc->enabled) {
  5654. crtc = possible_crtc;
  5655. break;
  5656. }
  5657. }
  5658. /*
  5659. * If we didn't find an unused CRTC, don't use any.
  5660. */
  5661. if (!crtc) {
  5662. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5663. return false;
  5664. }
  5665. mutex_lock(&crtc->mutex);
  5666. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5667. to_intel_connector(connector)->new_encoder = intel_encoder;
  5668. intel_crtc = to_intel_crtc(crtc);
  5669. old->dpms_mode = connector->dpms;
  5670. old->load_detect_temp = true;
  5671. old->release_fb = NULL;
  5672. if (!mode)
  5673. mode = &load_detect_mode;
  5674. /* We need a framebuffer large enough to accommodate all accesses
  5675. * that the plane may generate whilst we perform load detection.
  5676. * We can not rely on the fbcon either being present (we get called
  5677. * during its initialisation to detect all boot displays, or it may
  5678. * not even exist) or that it is large enough to satisfy the
  5679. * requested mode.
  5680. */
  5681. fb = mode_fits_in_fbdev(dev, mode);
  5682. if (fb == NULL) {
  5683. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5684. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5685. old->release_fb = fb;
  5686. } else
  5687. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5688. if (IS_ERR(fb)) {
  5689. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5690. mutex_unlock(&crtc->mutex);
  5691. return false;
  5692. }
  5693. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5694. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5695. if (old->release_fb)
  5696. old->release_fb->funcs->destroy(old->release_fb);
  5697. mutex_unlock(&crtc->mutex);
  5698. return false;
  5699. }
  5700. /* let the connector get through one full cycle before testing */
  5701. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5702. return true;
  5703. }
  5704. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5705. struct intel_load_detect_pipe *old)
  5706. {
  5707. struct intel_encoder *intel_encoder =
  5708. intel_attached_encoder(connector);
  5709. struct drm_encoder *encoder = &intel_encoder->base;
  5710. struct drm_crtc *crtc = encoder->crtc;
  5711. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5712. connector->base.id, drm_get_connector_name(connector),
  5713. encoder->base.id, drm_get_encoder_name(encoder));
  5714. if (old->load_detect_temp) {
  5715. to_intel_connector(connector)->new_encoder = NULL;
  5716. intel_encoder->new_crtc = NULL;
  5717. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5718. if (old->release_fb) {
  5719. drm_framebuffer_unregister_private(old->release_fb);
  5720. drm_framebuffer_unreference(old->release_fb);
  5721. }
  5722. mutex_unlock(&crtc->mutex);
  5723. return;
  5724. }
  5725. /* Switch crtc and encoder back off if necessary */
  5726. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5727. connector->funcs->dpms(connector, old->dpms_mode);
  5728. mutex_unlock(&crtc->mutex);
  5729. }
  5730. /* Returns the clock of the currently programmed mode of the given pipe. */
  5731. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5732. {
  5733. struct drm_i915_private *dev_priv = dev->dev_private;
  5734. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5735. int pipe = intel_crtc->pipe;
  5736. u32 dpll = I915_READ(DPLL(pipe));
  5737. u32 fp;
  5738. intel_clock_t clock;
  5739. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5740. fp = I915_READ(FP0(pipe));
  5741. else
  5742. fp = I915_READ(FP1(pipe));
  5743. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5744. if (IS_PINEVIEW(dev)) {
  5745. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5746. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5747. } else {
  5748. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5749. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5750. }
  5751. if (!IS_GEN2(dev)) {
  5752. if (IS_PINEVIEW(dev))
  5753. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5754. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5755. else
  5756. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5757. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5758. switch (dpll & DPLL_MODE_MASK) {
  5759. case DPLLB_MODE_DAC_SERIAL:
  5760. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5761. 5 : 10;
  5762. break;
  5763. case DPLLB_MODE_LVDS:
  5764. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5765. 7 : 14;
  5766. break;
  5767. default:
  5768. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5769. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5770. return 0;
  5771. }
  5772. if (IS_PINEVIEW(dev))
  5773. pineview_clock(96000, &clock);
  5774. else
  5775. i9xx_clock(96000, &clock);
  5776. } else {
  5777. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5778. if (is_lvds) {
  5779. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5780. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5781. clock.p2 = 14;
  5782. if ((dpll & PLL_REF_INPUT_MASK) ==
  5783. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5784. /* XXX: might not be 66MHz */
  5785. i9xx_clock(66000, &clock);
  5786. } else
  5787. i9xx_clock(48000, &clock);
  5788. } else {
  5789. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5790. clock.p1 = 2;
  5791. else {
  5792. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5793. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5794. }
  5795. if (dpll & PLL_P2_DIVIDE_BY_4)
  5796. clock.p2 = 4;
  5797. else
  5798. clock.p2 = 2;
  5799. i9xx_clock(48000, &clock);
  5800. }
  5801. }
  5802. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5803. * i830PllIsValid() because it relies on the xf86_config connector
  5804. * configuration being accurate, which it isn't necessarily.
  5805. */
  5806. return clock.dot;
  5807. }
  5808. /** Returns the currently programmed mode of the given pipe. */
  5809. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5810. struct drm_crtc *crtc)
  5811. {
  5812. struct drm_i915_private *dev_priv = dev->dev_private;
  5813. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5814. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  5815. struct drm_display_mode *mode;
  5816. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5817. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5818. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5819. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5820. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5821. if (!mode)
  5822. return NULL;
  5823. mode->clock = intel_crtc_clock_get(dev, crtc);
  5824. mode->hdisplay = (htot & 0xffff) + 1;
  5825. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5826. mode->hsync_start = (hsync & 0xffff) + 1;
  5827. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5828. mode->vdisplay = (vtot & 0xffff) + 1;
  5829. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5830. mode->vsync_start = (vsync & 0xffff) + 1;
  5831. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5832. drm_mode_set_name(mode);
  5833. return mode;
  5834. }
  5835. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5836. {
  5837. struct drm_device *dev = crtc->dev;
  5838. drm_i915_private_t *dev_priv = dev->dev_private;
  5839. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5840. int pipe = intel_crtc->pipe;
  5841. int dpll_reg = DPLL(pipe);
  5842. int dpll;
  5843. if (HAS_PCH_SPLIT(dev))
  5844. return;
  5845. if (!dev_priv->lvds_downclock_avail)
  5846. return;
  5847. dpll = I915_READ(dpll_reg);
  5848. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5849. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5850. assert_panel_unlocked(dev_priv, pipe);
  5851. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5852. I915_WRITE(dpll_reg, dpll);
  5853. intel_wait_for_vblank(dev, pipe);
  5854. dpll = I915_READ(dpll_reg);
  5855. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5856. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5857. }
  5858. }
  5859. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5860. {
  5861. struct drm_device *dev = crtc->dev;
  5862. drm_i915_private_t *dev_priv = dev->dev_private;
  5863. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5864. if (HAS_PCH_SPLIT(dev))
  5865. return;
  5866. if (!dev_priv->lvds_downclock_avail)
  5867. return;
  5868. /*
  5869. * Since this is called by a timer, we should never get here in
  5870. * the manual case.
  5871. */
  5872. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5873. int pipe = intel_crtc->pipe;
  5874. int dpll_reg = DPLL(pipe);
  5875. int dpll;
  5876. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5877. assert_panel_unlocked(dev_priv, pipe);
  5878. dpll = I915_READ(dpll_reg);
  5879. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5880. I915_WRITE(dpll_reg, dpll);
  5881. intel_wait_for_vblank(dev, pipe);
  5882. dpll = I915_READ(dpll_reg);
  5883. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5884. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5885. }
  5886. }
  5887. void intel_mark_busy(struct drm_device *dev)
  5888. {
  5889. i915_update_gfx_val(dev->dev_private);
  5890. }
  5891. void intel_mark_idle(struct drm_device *dev)
  5892. {
  5893. struct drm_crtc *crtc;
  5894. if (!i915_powersave)
  5895. return;
  5896. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5897. if (!crtc->fb)
  5898. continue;
  5899. intel_decrease_pllclock(crtc);
  5900. }
  5901. }
  5902. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  5903. struct intel_ring_buffer *ring)
  5904. {
  5905. struct drm_device *dev = obj->base.dev;
  5906. struct drm_crtc *crtc;
  5907. if (!i915_powersave)
  5908. return;
  5909. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5910. if (!crtc->fb)
  5911. continue;
  5912. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  5913. continue;
  5914. intel_increase_pllclock(crtc);
  5915. if (ring && intel_fbc_enabled(dev))
  5916. ring->fbc_dirty = true;
  5917. }
  5918. }
  5919. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5920. {
  5921. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5922. struct drm_device *dev = crtc->dev;
  5923. struct intel_unpin_work *work;
  5924. unsigned long flags;
  5925. spin_lock_irqsave(&dev->event_lock, flags);
  5926. work = intel_crtc->unpin_work;
  5927. intel_crtc->unpin_work = NULL;
  5928. spin_unlock_irqrestore(&dev->event_lock, flags);
  5929. if (work) {
  5930. cancel_work_sync(&work->work);
  5931. kfree(work);
  5932. }
  5933. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  5934. drm_crtc_cleanup(crtc);
  5935. kfree(intel_crtc);
  5936. }
  5937. static void intel_unpin_work_fn(struct work_struct *__work)
  5938. {
  5939. struct intel_unpin_work *work =
  5940. container_of(__work, struct intel_unpin_work, work);
  5941. struct drm_device *dev = work->crtc->dev;
  5942. mutex_lock(&dev->struct_mutex);
  5943. intel_unpin_fb_obj(work->old_fb_obj);
  5944. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5945. drm_gem_object_unreference(&work->old_fb_obj->base);
  5946. intel_update_fbc(dev);
  5947. mutex_unlock(&dev->struct_mutex);
  5948. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  5949. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  5950. kfree(work);
  5951. }
  5952. static void do_intel_finish_page_flip(struct drm_device *dev,
  5953. struct drm_crtc *crtc)
  5954. {
  5955. drm_i915_private_t *dev_priv = dev->dev_private;
  5956. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5957. struct intel_unpin_work *work;
  5958. unsigned long flags;
  5959. /* Ignore early vblank irqs */
  5960. if (intel_crtc == NULL)
  5961. return;
  5962. spin_lock_irqsave(&dev->event_lock, flags);
  5963. work = intel_crtc->unpin_work;
  5964. /* Ensure we don't miss a work->pending update ... */
  5965. smp_rmb();
  5966. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  5967. spin_unlock_irqrestore(&dev->event_lock, flags);
  5968. return;
  5969. }
  5970. /* and that the unpin work is consistent wrt ->pending. */
  5971. smp_rmb();
  5972. intel_crtc->unpin_work = NULL;
  5973. if (work->event)
  5974. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  5975. drm_vblank_put(dev, intel_crtc->pipe);
  5976. spin_unlock_irqrestore(&dev->event_lock, flags);
  5977. wake_up_all(&dev_priv->pending_flip_queue);
  5978. queue_work(dev_priv->wq, &work->work);
  5979. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  5980. }
  5981. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  5982. {
  5983. drm_i915_private_t *dev_priv = dev->dev_private;
  5984. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  5985. do_intel_finish_page_flip(dev, crtc);
  5986. }
  5987. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  5988. {
  5989. drm_i915_private_t *dev_priv = dev->dev_private;
  5990. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  5991. do_intel_finish_page_flip(dev, crtc);
  5992. }
  5993. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  5994. {
  5995. drm_i915_private_t *dev_priv = dev->dev_private;
  5996. struct intel_crtc *intel_crtc =
  5997. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  5998. unsigned long flags;
  5999. /* NB: An MMIO update of the plane base pointer will also
  6000. * generate a page-flip completion irq, i.e. every modeset
  6001. * is also accompanied by a spurious intel_prepare_page_flip().
  6002. */
  6003. spin_lock_irqsave(&dev->event_lock, flags);
  6004. if (intel_crtc->unpin_work)
  6005. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6006. spin_unlock_irqrestore(&dev->event_lock, flags);
  6007. }
  6008. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6009. {
  6010. /* Ensure that the work item is consistent when activating it ... */
  6011. smp_wmb();
  6012. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6013. /* and that it is marked active as soon as the irq could fire. */
  6014. smp_wmb();
  6015. }
  6016. static int intel_gen2_queue_flip(struct drm_device *dev,
  6017. struct drm_crtc *crtc,
  6018. struct drm_framebuffer *fb,
  6019. struct drm_i915_gem_object *obj)
  6020. {
  6021. struct drm_i915_private *dev_priv = dev->dev_private;
  6022. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6023. u32 flip_mask;
  6024. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6025. int ret;
  6026. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6027. if (ret)
  6028. goto err;
  6029. ret = intel_ring_begin(ring, 6);
  6030. if (ret)
  6031. goto err_unpin;
  6032. /* Can't queue multiple flips, so wait for the previous
  6033. * one to finish before executing the next.
  6034. */
  6035. if (intel_crtc->plane)
  6036. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6037. else
  6038. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6039. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6040. intel_ring_emit(ring, MI_NOOP);
  6041. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6042. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6043. intel_ring_emit(ring, fb->pitches[0]);
  6044. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6045. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6046. intel_mark_page_flip_active(intel_crtc);
  6047. intel_ring_advance(ring);
  6048. return 0;
  6049. err_unpin:
  6050. intel_unpin_fb_obj(obj);
  6051. err:
  6052. return ret;
  6053. }
  6054. static int intel_gen3_queue_flip(struct drm_device *dev,
  6055. struct drm_crtc *crtc,
  6056. struct drm_framebuffer *fb,
  6057. struct drm_i915_gem_object *obj)
  6058. {
  6059. struct drm_i915_private *dev_priv = dev->dev_private;
  6060. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6061. u32 flip_mask;
  6062. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6063. int ret;
  6064. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6065. if (ret)
  6066. goto err;
  6067. ret = intel_ring_begin(ring, 6);
  6068. if (ret)
  6069. goto err_unpin;
  6070. if (intel_crtc->plane)
  6071. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6072. else
  6073. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6074. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6075. intel_ring_emit(ring, MI_NOOP);
  6076. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6077. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6078. intel_ring_emit(ring, fb->pitches[0]);
  6079. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6080. intel_ring_emit(ring, MI_NOOP);
  6081. intel_mark_page_flip_active(intel_crtc);
  6082. intel_ring_advance(ring);
  6083. return 0;
  6084. err_unpin:
  6085. intel_unpin_fb_obj(obj);
  6086. err:
  6087. return ret;
  6088. }
  6089. static int intel_gen4_queue_flip(struct drm_device *dev,
  6090. struct drm_crtc *crtc,
  6091. struct drm_framebuffer *fb,
  6092. struct drm_i915_gem_object *obj)
  6093. {
  6094. struct drm_i915_private *dev_priv = dev->dev_private;
  6095. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6096. uint32_t pf, pipesrc;
  6097. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6098. int ret;
  6099. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6100. if (ret)
  6101. goto err;
  6102. ret = intel_ring_begin(ring, 4);
  6103. if (ret)
  6104. goto err_unpin;
  6105. /* i965+ uses the linear or tiled offsets from the
  6106. * Display Registers (which do not change across a page-flip)
  6107. * so we need only reprogram the base address.
  6108. */
  6109. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6110. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6111. intel_ring_emit(ring, fb->pitches[0]);
  6112. intel_ring_emit(ring,
  6113. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  6114. obj->tiling_mode);
  6115. /* XXX Enabling the panel-fitter across page-flip is so far
  6116. * untested on non-native modes, so ignore it for now.
  6117. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6118. */
  6119. pf = 0;
  6120. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6121. intel_ring_emit(ring, pf | pipesrc);
  6122. intel_mark_page_flip_active(intel_crtc);
  6123. intel_ring_advance(ring);
  6124. return 0;
  6125. err_unpin:
  6126. intel_unpin_fb_obj(obj);
  6127. err:
  6128. return ret;
  6129. }
  6130. static int intel_gen6_queue_flip(struct drm_device *dev,
  6131. struct drm_crtc *crtc,
  6132. struct drm_framebuffer *fb,
  6133. struct drm_i915_gem_object *obj)
  6134. {
  6135. struct drm_i915_private *dev_priv = dev->dev_private;
  6136. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6137. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6138. uint32_t pf, pipesrc;
  6139. int ret;
  6140. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6141. if (ret)
  6142. goto err;
  6143. ret = intel_ring_begin(ring, 4);
  6144. if (ret)
  6145. goto err_unpin;
  6146. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6147. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6148. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6149. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6150. /* Contrary to the suggestions in the documentation,
  6151. * "Enable Panel Fitter" does not seem to be required when page
  6152. * flipping with a non-native mode, and worse causes a normal
  6153. * modeset to fail.
  6154. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6155. */
  6156. pf = 0;
  6157. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6158. intel_ring_emit(ring, pf | pipesrc);
  6159. intel_mark_page_flip_active(intel_crtc);
  6160. intel_ring_advance(ring);
  6161. return 0;
  6162. err_unpin:
  6163. intel_unpin_fb_obj(obj);
  6164. err:
  6165. return ret;
  6166. }
  6167. /*
  6168. * On gen7 we currently use the blit ring because (in early silicon at least)
  6169. * the render ring doesn't give us interrpts for page flip completion, which
  6170. * means clients will hang after the first flip is queued. Fortunately the
  6171. * blit ring generates interrupts properly, so use it instead.
  6172. */
  6173. static int intel_gen7_queue_flip(struct drm_device *dev,
  6174. struct drm_crtc *crtc,
  6175. struct drm_framebuffer *fb,
  6176. struct drm_i915_gem_object *obj)
  6177. {
  6178. struct drm_i915_private *dev_priv = dev->dev_private;
  6179. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6180. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6181. uint32_t plane_bit = 0;
  6182. int ret;
  6183. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6184. if (ret)
  6185. goto err;
  6186. switch(intel_crtc->plane) {
  6187. case PLANE_A:
  6188. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6189. break;
  6190. case PLANE_B:
  6191. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6192. break;
  6193. case PLANE_C:
  6194. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6195. break;
  6196. default:
  6197. WARN_ONCE(1, "unknown plane in flip command\n");
  6198. ret = -ENODEV;
  6199. goto err_unpin;
  6200. }
  6201. ret = intel_ring_begin(ring, 4);
  6202. if (ret)
  6203. goto err_unpin;
  6204. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6205. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6206. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6207. intel_ring_emit(ring, (MI_NOOP));
  6208. intel_mark_page_flip_active(intel_crtc);
  6209. intel_ring_advance(ring);
  6210. return 0;
  6211. err_unpin:
  6212. intel_unpin_fb_obj(obj);
  6213. err:
  6214. return ret;
  6215. }
  6216. static int intel_default_queue_flip(struct drm_device *dev,
  6217. struct drm_crtc *crtc,
  6218. struct drm_framebuffer *fb,
  6219. struct drm_i915_gem_object *obj)
  6220. {
  6221. return -ENODEV;
  6222. }
  6223. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6224. struct drm_framebuffer *fb,
  6225. struct drm_pending_vblank_event *event)
  6226. {
  6227. struct drm_device *dev = crtc->dev;
  6228. struct drm_i915_private *dev_priv = dev->dev_private;
  6229. struct drm_framebuffer *old_fb = crtc->fb;
  6230. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6231. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6232. struct intel_unpin_work *work;
  6233. unsigned long flags;
  6234. int ret;
  6235. /* Can't change pixel format via MI display flips. */
  6236. if (fb->pixel_format != crtc->fb->pixel_format)
  6237. return -EINVAL;
  6238. /*
  6239. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6240. * Note that pitch changes could also affect these register.
  6241. */
  6242. if (INTEL_INFO(dev)->gen > 3 &&
  6243. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6244. fb->pitches[0] != crtc->fb->pitches[0]))
  6245. return -EINVAL;
  6246. work = kzalloc(sizeof *work, GFP_KERNEL);
  6247. if (work == NULL)
  6248. return -ENOMEM;
  6249. work->event = event;
  6250. work->crtc = crtc;
  6251. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6252. INIT_WORK(&work->work, intel_unpin_work_fn);
  6253. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6254. if (ret)
  6255. goto free_work;
  6256. /* We borrow the event spin lock for protecting unpin_work */
  6257. spin_lock_irqsave(&dev->event_lock, flags);
  6258. if (intel_crtc->unpin_work) {
  6259. spin_unlock_irqrestore(&dev->event_lock, flags);
  6260. kfree(work);
  6261. drm_vblank_put(dev, intel_crtc->pipe);
  6262. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6263. return -EBUSY;
  6264. }
  6265. intel_crtc->unpin_work = work;
  6266. spin_unlock_irqrestore(&dev->event_lock, flags);
  6267. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6268. flush_workqueue(dev_priv->wq);
  6269. ret = i915_mutex_lock_interruptible(dev);
  6270. if (ret)
  6271. goto cleanup;
  6272. /* Reference the objects for the scheduled work. */
  6273. drm_gem_object_reference(&work->old_fb_obj->base);
  6274. drm_gem_object_reference(&obj->base);
  6275. crtc->fb = fb;
  6276. work->pending_flip_obj = obj;
  6277. work->enable_stall_check = true;
  6278. atomic_inc(&intel_crtc->unpin_work_count);
  6279. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6280. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6281. if (ret)
  6282. goto cleanup_pending;
  6283. intel_disable_fbc(dev);
  6284. intel_mark_fb_busy(obj, NULL);
  6285. mutex_unlock(&dev->struct_mutex);
  6286. trace_i915_flip_request(intel_crtc->plane, obj);
  6287. return 0;
  6288. cleanup_pending:
  6289. atomic_dec(&intel_crtc->unpin_work_count);
  6290. crtc->fb = old_fb;
  6291. drm_gem_object_unreference(&work->old_fb_obj->base);
  6292. drm_gem_object_unreference(&obj->base);
  6293. mutex_unlock(&dev->struct_mutex);
  6294. cleanup:
  6295. spin_lock_irqsave(&dev->event_lock, flags);
  6296. intel_crtc->unpin_work = NULL;
  6297. spin_unlock_irqrestore(&dev->event_lock, flags);
  6298. drm_vblank_put(dev, intel_crtc->pipe);
  6299. free_work:
  6300. kfree(work);
  6301. return ret;
  6302. }
  6303. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6304. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6305. .load_lut = intel_crtc_load_lut,
  6306. };
  6307. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6308. struct drm_crtc *crtc)
  6309. {
  6310. struct drm_device *dev;
  6311. struct drm_crtc *tmp;
  6312. int crtc_mask = 1;
  6313. WARN(!crtc, "checking null crtc?\n");
  6314. dev = crtc->dev;
  6315. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6316. if (tmp == crtc)
  6317. break;
  6318. crtc_mask <<= 1;
  6319. }
  6320. if (encoder->possible_crtcs & crtc_mask)
  6321. return true;
  6322. return false;
  6323. }
  6324. /**
  6325. * intel_modeset_update_staged_output_state
  6326. *
  6327. * Updates the staged output configuration state, e.g. after we've read out the
  6328. * current hw state.
  6329. */
  6330. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6331. {
  6332. struct intel_encoder *encoder;
  6333. struct intel_connector *connector;
  6334. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6335. base.head) {
  6336. connector->new_encoder =
  6337. to_intel_encoder(connector->base.encoder);
  6338. }
  6339. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6340. base.head) {
  6341. encoder->new_crtc =
  6342. to_intel_crtc(encoder->base.crtc);
  6343. }
  6344. }
  6345. /**
  6346. * intel_modeset_commit_output_state
  6347. *
  6348. * This function copies the stage display pipe configuration to the real one.
  6349. */
  6350. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6351. {
  6352. struct intel_encoder *encoder;
  6353. struct intel_connector *connector;
  6354. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6355. base.head) {
  6356. connector->base.encoder = &connector->new_encoder->base;
  6357. }
  6358. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6359. base.head) {
  6360. encoder->base.crtc = &encoder->new_crtc->base;
  6361. }
  6362. }
  6363. static void
  6364. connected_sink_compute_bpp(struct intel_connector * connector,
  6365. struct intel_crtc_config *pipe_config)
  6366. {
  6367. int bpp = pipe_config->pipe_bpp;
  6368. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6369. connector->base.base.id,
  6370. drm_get_connector_name(&connector->base));
  6371. /* Don't use an invalid EDID bpc value */
  6372. if (connector->base.display_info.bpc &&
  6373. connector->base.display_info.bpc * 3 < bpp) {
  6374. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6375. bpp, connector->base.display_info.bpc*3);
  6376. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6377. }
  6378. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6379. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6380. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6381. bpp);
  6382. pipe_config->pipe_bpp = 24;
  6383. }
  6384. }
  6385. static int
  6386. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6387. struct drm_framebuffer *fb,
  6388. struct intel_crtc_config *pipe_config)
  6389. {
  6390. struct drm_device *dev = crtc->base.dev;
  6391. struct intel_connector *connector;
  6392. int bpp;
  6393. switch (fb->pixel_format) {
  6394. case DRM_FORMAT_C8:
  6395. bpp = 8*3; /* since we go through a colormap */
  6396. break;
  6397. case DRM_FORMAT_XRGB1555:
  6398. case DRM_FORMAT_ARGB1555:
  6399. /* checked in intel_framebuffer_init already */
  6400. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6401. return -EINVAL;
  6402. case DRM_FORMAT_RGB565:
  6403. bpp = 6*3; /* min is 18bpp */
  6404. break;
  6405. case DRM_FORMAT_XBGR8888:
  6406. case DRM_FORMAT_ABGR8888:
  6407. /* checked in intel_framebuffer_init already */
  6408. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6409. return -EINVAL;
  6410. case DRM_FORMAT_XRGB8888:
  6411. case DRM_FORMAT_ARGB8888:
  6412. bpp = 8*3;
  6413. break;
  6414. case DRM_FORMAT_XRGB2101010:
  6415. case DRM_FORMAT_ARGB2101010:
  6416. case DRM_FORMAT_XBGR2101010:
  6417. case DRM_FORMAT_ABGR2101010:
  6418. /* checked in intel_framebuffer_init already */
  6419. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6420. return -EINVAL;
  6421. bpp = 10*3;
  6422. break;
  6423. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6424. default:
  6425. DRM_DEBUG_KMS("unsupported depth\n");
  6426. return -EINVAL;
  6427. }
  6428. pipe_config->pipe_bpp = bpp;
  6429. /* Clamp display bpp to EDID value */
  6430. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6431. base.head) {
  6432. if (!connector->new_encoder ||
  6433. connector->new_encoder->new_crtc != crtc)
  6434. continue;
  6435. connected_sink_compute_bpp(connector, pipe_config);
  6436. }
  6437. return bpp;
  6438. }
  6439. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6440. struct intel_crtc_config *pipe_config,
  6441. const char *context)
  6442. {
  6443. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6444. context, pipe_name(crtc->pipe));
  6445. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6446. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6447. pipe_config->pipe_bpp, pipe_config->dither);
  6448. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6449. pipe_config->has_pch_encoder,
  6450. pipe_config->fdi_lanes,
  6451. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6452. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6453. pipe_config->fdi_m_n.tu);
  6454. DRM_DEBUG_KMS("requested mode:\n");
  6455. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6456. DRM_DEBUG_KMS("adjusted mode:\n");
  6457. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6458. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6459. pipe_config->gmch_pfit.control,
  6460. pipe_config->gmch_pfit.pgm_ratios,
  6461. pipe_config->gmch_pfit.lvds_border_bits);
  6462. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6463. pipe_config->pch_pfit.pos,
  6464. pipe_config->pch_pfit.size);
  6465. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6466. }
  6467. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6468. {
  6469. int num_encoders = 0;
  6470. bool uncloneable_encoders = false;
  6471. struct intel_encoder *encoder;
  6472. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6473. base.head) {
  6474. if (&encoder->new_crtc->base != crtc)
  6475. continue;
  6476. num_encoders++;
  6477. if (!encoder->cloneable)
  6478. uncloneable_encoders = true;
  6479. }
  6480. return !(num_encoders > 1 && uncloneable_encoders);
  6481. }
  6482. static struct intel_crtc_config *
  6483. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6484. struct drm_framebuffer *fb,
  6485. struct drm_display_mode *mode)
  6486. {
  6487. struct drm_device *dev = crtc->dev;
  6488. struct drm_encoder_helper_funcs *encoder_funcs;
  6489. struct intel_encoder *encoder;
  6490. struct intel_crtc_config *pipe_config;
  6491. int plane_bpp, ret = -EINVAL;
  6492. bool retry = true;
  6493. if (!check_encoder_cloning(crtc)) {
  6494. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6495. return ERR_PTR(-EINVAL);
  6496. }
  6497. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6498. if (!pipe_config)
  6499. return ERR_PTR(-ENOMEM);
  6500. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6501. drm_mode_copy(&pipe_config->requested_mode, mode);
  6502. pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
  6503. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6504. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6505. * plane pixel format and any sink constraints into account. Returns the
  6506. * source plane bpp so that dithering can be selected on mismatches
  6507. * after encoders and crtc also have had their say. */
  6508. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6509. fb, pipe_config);
  6510. if (plane_bpp < 0)
  6511. goto fail;
  6512. encoder_retry:
  6513. /* Ensure the port clock defaults are reset when retrying. */
  6514. pipe_config->port_clock = 0;
  6515. pipe_config->pixel_multiplier = 1;
  6516. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6517. * adjust it according to limitations or connector properties, and also
  6518. * a chance to reject the mode entirely.
  6519. */
  6520. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6521. base.head) {
  6522. if (&encoder->new_crtc->base != crtc)
  6523. continue;
  6524. if (encoder->compute_config) {
  6525. if (!(encoder->compute_config(encoder, pipe_config))) {
  6526. DRM_DEBUG_KMS("Encoder config failure\n");
  6527. goto fail;
  6528. }
  6529. continue;
  6530. }
  6531. encoder_funcs = encoder->base.helper_private;
  6532. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6533. &pipe_config->requested_mode,
  6534. &pipe_config->adjusted_mode))) {
  6535. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6536. goto fail;
  6537. }
  6538. }
  6539. /* Set default port clock if not overwritten by the encoder. Needs to be
  6540. * done afterwards in case the encoder adjusts the mode. */
  6541. if (!pipe_config->port_clock)
  6542. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6543. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6544. if (ret < 0) {
  6545. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6546. goto fail;
  6547. }
  6548. if (ret == RETRY) {
  6549. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6550. ret = -EINVAL;
  6551. goto fail;
  6552. }
  6553. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6554. retry = false;
  6555. goto encoder_retry;
  6556. }
  6557. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6558. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6559. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6560. return pipe_config;
  6561. fail:
  6562. kfree(pipe_config);
  6563. return ERR_PTR(ret);
  6564. }
  6565. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6566. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6567. static void
  6568. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6569. unsigned *prepare_pipes, unsigned *disable_pipes)
  6570. {
  6571. struct intel_crtc *intel_crtc;
  6572. struct drm_device *dev = crtc->dev;
  6573. struct intel_encoder *encoder;
  6574. struct intel_connector *connector;
  6575. struct drm_crtc *tmp_crtc;
  6576. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6577. /* Check which crtcs have changed outputs connected to them, these need
  6578. * to be part of the prepare_pipes mask. We don't (yet) support global
  6579. * modeset across multiple crtcs, so modeset_pipes will only have one
  6580. * bit set at most. */
  6581. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6582. base.head) {
  6583. if (connector->base.encoder == &connector->new_encoder->base)
  6584. continue;
  6585. if (connector->base.encoder) {
  6586. tmp_crtc = connector->base.encoder->crtc;
  6587. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6588. }
  6589. if (connector->new_encoder)
  6590. *prepare_pipes |=
  6591. 1 << connector->new_encoder->new_crtc->pipe;
  6592. }
  6593. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6594. base.head) {
  6595. if (encoder->base.crtc == &encoder->new_crtc->base)
  6596. continue;
  6597. if (encoder->base.crtc) {
  6598. tmp_crtc = encoder->base.crtc;
  6599. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6600. }
  6601. if (encoder->new_crtc)
  6602. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6603. }
  6604. /* Check for any pipes that will be fully disabled ... */
  6605. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6606. base.head) {
  6607. bool used = false;
  6608. /* Don't try to disable disabled crtcs. */
  6609. if (!intel_crtc->base.enabled)
  6610. continue;
  6611. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6612. base.head) {
  6613. if (encoder->new_crtc == intel_crtc)
  6614. used = true;
  6615. }
  6616. if (!used)
  6617. *disable_pipes |= 1 << intel_crtc->pipe;
  6618. }
  6619. /* set_mode is also used to update properties on life display pipes. */
  6620. intel_crtc = to_intel_crtc(crtc);
  6621. if (crtc->enabled)
  6622. *prepare_pipes |= 1 << intel_crtc->pipe;
  6623. /*
  6624. * For simplicity do a full modeset on any pipe where the output routing
  6625. * changed. We could be more clever, but that would require us to be
  6626. * more careful with calling the relevant encoder->mode_set functions.
  6627. */
  6628. if (*prepare_pipes)
  6629. *modeset_pipes = *prepare_pipes;
  6630. /* ... and mask these out. */
  6631. *modeset_pipes &= ~(*disable_pipes);
  6632. *prepare_pipes &= ~(*disable_pipes);
  6633. /*
  6634. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6635. * obies this rule, but the modeset restore mode of
  6636. * intel_modeset_setup_hw_state does not.
  6637. */
  6638. *modeset_pipes &= 1 << intel_crtc->pipe;
  6639. *prepare_pipes &= 1 << intel_crtc->pipe;
  6640. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6641. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6642. }
  6643. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6644. {
  6645. struct drm_encoder *encoder;
  6646. struct drm_device *dev = crtc->dev;
  6647. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6648. if (encoder->crtc == crtc)
  6649. return true;
  6650. return false;
  6651. }
  6652. static void
  6653. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6654. {
  6655. struct intel_encoder *intel_encoder;
  6656. struct intel_crtc *intel_crtc;
  6657. struct drm_connector *connector;
  6658. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6659. base.head) {
  6660. if (!intel_encoder->base.crtc)
  6661. continue;
  6662. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6663. if (prepare_pipes & (1 << intel_crtc->pipe))
  6664. intel_encoder->connectors_active = false;
  6665. }
  6666. intel_modeset_commit_output_state(dev);
  6667. /* Update computed state. */
  6668. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6669. base.head) {
  6670. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6671. }
  6672. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6673. if (!connector->encoder || !connector->encoder->crtc)
  6674. continue;
  6675. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6676. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6677. struct drm_property *dpms_property =
  6678. dev->mode_config.dpms_property;
  6679. connector->dpms = DRM_MODE_DPMS_ON;
  6680. drm_object_property_set_value(&connector->base,
  6681. dpms_property,
  6682. DRM_MODE_DPMS_ON);
  6683. intel_encoder = to_intel_encoder(connector->encoder);
  6684. intel_encoder->connectors_active = true;
  6685. }
  6686. }
  6687. }
  6688. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6689. list_for_each_entry((intel_crtc), \
  6690. &(dev)->mode_config.crtc_list, \
  6691. base.head) \
  6692. if (mask & (1 <<(intel_crtc)->pipe))
  6693. static bool
  6694. intel_pipe_config_compare(struct drm_device *dev,
  6695. struct intel_crtc_config *current_config,
  6696. struct intel_crtc_config *pipe_config)
  6697. {
  6698. #define PIPE_CONF_CHECK_X(name) \
  6699. if (current_config->name != pipe_config->name) { \
  6700. DRM_ERROR("mismatch in " #name " " \
  6701. "(expected 0x%08x, found 0x%08x)\n", \
  6702. current_config->name, \
  6703. pipe_config->name); \
  6704. return false; \
  6705. }
  6706. #define PIPE_CONF_CHECK_I(name) \
  6707. if (current_config->name != pipe_config->name) { \
  6708. DRM_ERROR("mismatch in " #name " " \
  6709. "(expected %i, found %i)\n", \
  6710. current_config->name, \
  6711. pipe_config->name); \
  6712. return false; \
  6713. }
  6714. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6715. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6716. DRM_ERROR("mismatch in " #name " " \
  6717. "(expected %i, found %i)\n", \
  6718. current_config->name & (mask), \
  6719. pipe_config->name & (mask)); \
  6720. return false; \
  6721. }
  6722. #define PIPE_CONF_QUIRK(quirk) \
  6723. ((current_config->quirks | pipe_config->quirks) & (quirk))
  6724. PIPE_CONF_CHECK_I(cpu_transcoder);
  6725. PIPE_CONF_CHECK_I(has_pch_encoder);
  6726. PIPE_CONF_CHECK_I(fdi_lanes);
  6727. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6728. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6729. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6730. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6731. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6732. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6733. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6734. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6735. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6736. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6737. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6738. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6739. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6740. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6741. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6742. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6743. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6744. if (!HAS_PCH_SPLIT(dev))
  6745. PIPE_CONF_CHECK_I(pixel_multiplier);
  6746. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6747. DRM_MODE_FLAG_INTERLACE);
  6748. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  6749. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6750. DRM_MODE_FLAG_PHSYNC);
  6751. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6752. DRM_MODE_FLAG_NHSYNC);
  6753. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6754. DRM_MODE_FLAG_PVSYNC);
  6755. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6756. DRM_MODE_FLAG_NVSYNC);
  6757. }
  6758. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  6759. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  6760. PIPE_CONF_CHECK_I(gmch_pfit.control);
  6761. /* pfit ratios are autocomputed by the hw on gen4+ */
  6762. if (INTEL_INFO(dev)->gen < 4)
  6763. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  6764. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  6765. PIPE_CONF_CHECK_I(pch_pfit.pos);
  6766. PIPE_CONF_CHECK_I(pch_pfit.size);
  6767. PIPE_CONF_CHECK_I(ips_enabled);
  6768. PIPE_CONF_CHECK_I(shared_dpll);
  6769. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  6770. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  6771. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  6772. #undef PIPE_CONF_CHECK_X
  6773. #undef PIPE_CONF_CHECK_I
  6774. #undef PIPE_CONF_CHECK_FLAGS
  6775. #undef PIPE_CONF_QUIRK
  6776. return true;
  6777. }
  6778. static void
  6779. check_connector_state(struct drm_device *dev)
  6780. {
  6781. struct intel_connector *connector;
  6782. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6783. base.head) {
  6784. /* This also checks the encoder/connector hw state with the
  6785. * ->get_hw_state callbacks. */
  6786. intel_connector_check_state(connector);
  6787. WARN(&connector->new_encoder->base != connector->base.encoder,
  6788. "connector's staged encoder doesn't match current encoder\n");
  6789. }
  6790. }
  6791. static void
  6792. check_encoder_state(struct drm_device *dev)
  6793. {
  6794. struct intel_encoder *encoder;
  6795. struct intel_connector *connector;
  6796. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6797. base.head) {
  6798. bool enabled = false;
  6799. bool active = false;
  6800. enum pipe pipe, tracked_pipe;
  6801. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6802. encoder->base.base.id,
  6803. drm_get_encoder_name(&encoder->base));
  6804. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6805. "encoder's stage crtc doesn't match current crtc\n");
  6806. WARN(encoder->connectors_active && !encoder->base.crtc,
  6807. "encoder's active_connectors set, but no crtc\n");
  6808. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6809. base.head) {
  6810. if (connector->base.encoder != &encoder->base)
  6811. continue;
  6812. enabled = true;
  6813. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6814. active = true;
  6815. }
  6816. WARN(!!encoder->base.crtc != enabled,
  6817. "encoder's enabled state mismatch "
  6818. "(expected %i, found %i)\n",
  6819. !!encoder->base.crtc, enabled);
  6820. WARN(active && !encoder->base.crtc,
  6821. "active encoder with no crtc\n");
  6822. WARN(encoder->connectors_active != active,
  6823. "encoder's computed active state doesn't match tracked active state "
  6824. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6825. active = encoder->get_hw_state(encoder, &pipe);
  6826. WARN(active != encoder->connectors_active,
  6827. "encoder's hw state doesn't match sw tracking "
  6828. "(expected %i, found %i)\n",
  6829. encoder->connectors_active, active);
  6830. if (!encoder->base.crtc)
  6831. continue;
  6832. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6833. WARN(active && pipe != tracked_pipe,
  6834. "active encoder's pipe doesn't match"
  6835. "(expected %i, found %i)\n",
  6836. tracked_pipe, pipe);
  6837. }
  6838. }
  6839. static void
  6840. check_crtc_state(struct drm_device *dev)
  6841. {
  6842. drm_i915_private_t *dev_priv = dev->dev_private;
  6843. struct intel_crtc *crtc;
  6844. struct intel_encoder *encoder;
  6845. struct intel_crtc_config pipe_config;
  6846. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6847. base.head) {
  6848. bool enabled = false;
  6849. bool active = false;
  6850. memset(&pipe_config, 0, sizeof(pipe_config));
  6851. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6852. crtc->base.base.id);
  6853. WARN(crtc->active && !crtc->base.enabled,
  6854. "active crtc, but not enabled in sw tracking\n");
  6855. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6856. base.head) {
  6857. if (encoder->base.crtc != &crtc->base)
  6858. continue;
  6859. enabled = true;
  6860. if (encoder->connectors_active)
  6861. active = true;
  6862. }
  6863. WARN(active != crtc->active,
  6864. "crtc's computed active state doesn't match tracked active state "
  6865. "(expected %i, found %i)\n", active, crtc->active);
  6866. WARN(enabled != crtc->base.enabled,
  6867. "crtc's computed enabled state doesn't match tracked enabled state "
  6868. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6869. active = dev_priv->display.get_pipe_config(crtc,
  6870. &pipe_config);
  6871. /* hw state is inconsistent with the pipe A quirk */
  6872. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  6873. active = crtc->active;
  6874. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6875. base.head) {
  6876. if (encoder->base.crtc != &crtc->base)
  6877. continue;
  6878. if (encoder->get_config)
  6879. encoder->get_config(encoder, &pipe_config);
  6880. }
  6881. WARN(crtc->active != active,
  6882. "crtc active state doesn't match with hw state "
  6883. "(expected %i, found %i)\n", crtc->active, active);
  6884. if (active &&
  6885. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  6886. WARN(1, "pipe state doesn't match!\n");
  6887. intel_dump_pipe_config(crtc, &pipe_config,
  6888. "[hw state]");
  6889. intel_dump_pipe_config(crtc, &crtc->config,
  6890. "[sw state]");
  6891. }
  6892. }
  6893. }
  6894. static void
  6895. check_shared_dpll_state(struct drm_device *dev)
  6896. {
  6897. drm_i915_private_t *dev_priv = dev->dev_private;
  6898. struct intel_crtc *crtc;
  6899. struct intel_dpll_hw_state dpll_hw_state;
  6900. int i;
  6901. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  6902. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  6903. int enabled_crtcs = 0, active_crtcs = 0;
  6904. bool active;
  6905. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  6906. DRM_DEBUG_KMS("%s\n", pll->name);
  6907. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  6908. WARN(pll->active > pll->refcount,
  6909. "more active pll users than references: %i vs %i\n",
  6910. pll->active, pll->refcount);
  6911. WARN(pll->active && !pll->on,
  6912. "pll in active use but not on in sw tracking\n");
  6913. WARN(pll->on != active,
  6914. "pll on state mismatch (expected %i, found %i)\n",
  6915. pll->on, active);
  6916. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6917. base.head) {
  6918. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  6919. enabled_crtcs++;
  6920. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  6921. active_crtcs++;
  6922. }
  6923. WARN(pll->active != active_crtcs,
  6924. "pll active crtcs mismatch (expected %i, found %i)\n",
  6925. pll->active, active_crtcs);
  6926. WARN(pll->refcount != enabled_crtcs,
  6927. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  6928. pll->refcount, enabled_crtcs);
  6929. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  6930. sizeof(dpll_hw_state)),
  6931. "pll hw state mismatch\n");
  6932. }
  6933. }
  6934. void
  6935. intel_modeset_check_state(struct drm_device *dev)
  6936. {
  6937. check_connector_state(dev);
  6938. check_encoder_state(dev);
  6939. check_crtc_state(dev);
  6940. check_shared_dpll_state(dev);
  6941. }
  6942. static int __intel_set_mode(struct drm_crtc *crtc,
  6943. struct drm_display_mode *mode,
  6944. int x, int y, struct drm_framebuffer *fb)
  6945. {
  6946. struct drm_device *dev = crtc->dev;
  6947. drm_i915_private_t *dev_priv = dev->dev_private;
  6948. struct drm_display_mode *saved_mode, *saved_hwmode;
  6949. struct intel_crtc_config *pipe_config = NULL;
  6950. struct intel_crtc *intel_crtc;
  6951. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  6952. int ret = 0;
  6953. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  6954. if (!saved_mode)
  6955. return -ENOMEM;
  6956. saved_hwmode = saved_mode + 1;
  6957. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  6958. &prepare_pipes, &disable_pipes);
  6959. *saved_hwmode = crtc->hwmode;
  6960. *saved_mode = crtc->mode;
  6961. /* Hack: Because we don't (yet) support global modeset on multiple
  6962. * crtcs, we don't keep track of the new mode for more than one crtc.
  6963. * Hence simply check whether any bit is set in modeset_pipes in all the
  6964. * pieces of code that are not yet converted to deal with mutliple crtcs
  6965. * changing their mode at the same time. */
  6966. if (modeset_pipes) {
  6967. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  6968. if (IS_ERR(pipe_config)) {
  6969. ret = PTR_ERR(pipe_config);
  6970. pipe_config = NULL;
  6971. goto out;
  6972. }
  6973. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  6974. "[modeset]");
  6975. }
  6976. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  6977. intel_crtc_disable(&intel_crtc->base);
  6978. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  6979. if (intel_crtc->base.enabled)
  6980. dev_priv->display.crtc_disable(&intel_crtc->base);
  6981. }
  6982. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  6983. * to set it here already despite that we pass it down the callchain.
  6984. */
  6985. if (modeset_pipes) {
  6986. crtc->mode = *mode;
  6987. /* mode_set/enable/disable functions rely on a correct pipe
  6988. * config. */
  6989. to_intel_crtc(crtc)->config = *pipe_config;
  6990. }
  6991. /* Only after disabling all output pipelines that will be changed can we
  6992. * update the the output configuration. */
  6993. intel_modeset_update_state(dev, prepare_pipes);
  6994. if (dev_priv->display.modeset_global_resources)
  6995. dev_priv->display.modeset_global_resources(dev);
  6996. /* Set up the DPLL and any encoders state that needs to adjust or depend
  6997. * on the DPLL.
  6998. */
  6999. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7000. ret = intel_crtc_mode_set(&intel_crtc->base,
  7001. x, y, fb);
  7002. if (ret)
  7003. goto done;
  7004. }
  7005. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7006. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7007. dev_priv->display.crtc_enable(&intel_crtc->base);
  7008. if (modeset_pipes) {
  7009. /* Store real post-adjustment hardware mode. */
  7010. crtc->hwmode = pipe_config->adjusted_mode;
  7011. /* Calculate and store various constants which
  7012. * are later needed by vblank and swap-completion
  7013. * timestamping. They are derived from true hwmode.
  7014. */
  7015. drm_calc_timestamping_constants(crtc);
  7016. }
  7017. /* FIXME: add subpixel order */
  7018. done:
  7019. if (ret && crtc->enabled) {
  7020. crtc->hwmode = *saved_hwmode;
  7021. crtc->mode = *saved_mode;
  7022. }
  7023. out:
  7024. kfree(pipe_config);
  7025. kfree(saved_mode);
  7026. return ret;
  7027. }
  7028. int intel_set_mode(struct drm_crtc *crtc,
  7029. struct drm_display_mode *mode,
  7030. int x, int y, struct drm_framebuffer *fb)
  7031. {
  7032. int ret;
  7033. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7034. if (ret == 0)
  7035. intel_modeset_check_state(crtc->dev);
  7036. return ret;
  7037. }
  7038. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7039. {
  7040. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7041. }
  7042. #undef for_each_intel_crtc_masked
  7043. static void intel_set_config_free(struct intel_set_config *config)
  7044. {
  7045. if (!config)
  7046. return;
  7047. kfree(config->save_connector_encoders);
  7048. kfree(config->save_encoder_crtcs);
  7049. kfree(config);
  7050. }
  7051. static int intel_set_config_save_state(struct drm_device *dev,
  7052. struct intel_set_config *config)
  7053. {
  7054. struct drm_encoder *encoder;
  7055. struct drm_connector *connector;
  7056. int count;
  7057. config->save_encoder_crtcs =
  7058. kcalloc(dev->mode_config.num_encoder,
  7059. sizeof(struct drm_crtc *), GFP_KERNEL);
  7060. if (!config->save_encoder_crtcs)
  7061. return -ENOMEM;
  7062. config->save_connector_encoders =
  7063. kcalloc(dev->mode_config.num_connector,
  7064. sizeof(struct drm_encoder *), GFP_KERNEL);
  7065. if (!config->save_connector_encoders)
  7066. return -ENOMEM;
  7067. /* Copy data. Note that driver private data is not affected.
  7068. * Should anything bad happen only the expected state is
  7069. * restored, not the drivers personal bookkeeping.
  7070. */
  7071. count = 0;
  7072. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7073. config->save_encoder_crtcs[count++] = encoder->crtc;
  7074. }
  7075. count = 0;
  7076. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7077. config->save_connector_encoders[count++] = connector->encoder;
  7078. }
  7079. return 0;
  7080. }
  7081. static void intel_set_config_restore_state(struct drm_device *dev,
  7082. struct intel_set_config *config)
  7083. {
  7084. struct intel_encoder *encoder;
  7085. struct intel_connector *connector;
  7086. int count;
  7087. count = 0;
  7088. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7089. encoder->new_crtc =
  7090. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7091. }
  7092. count = 0;
  7093. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7094. connector->new_encoder =
  7095. to_intel_encoder(config->save_connector_encoders[count++]);
  7096. }
  7097. }
  7098. static bool
  7099. is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
  7100. int num_connectors)
  7101. {
  7102. int i;
  7103. for (i = 0; i < num_connectors; i++)
  7104. if (connectors[i].encoder &&
  7105. connectors[i].encoder->crtc == crtc &&
  7106. connectors[i].dpms != DRM_MODE_DPMS_ON)
  7107. return true;
  7108. return false;
  7109. }
  7110. static void
  7111. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7112. struct intel_set_config *config)
  7113. {
  7114. /* We should be able to check here if the fb has the same properties
  7115. * and then just flip_or_move it */
  7116. if (set->connectors != NULL &&
  7117. is_crtc_connector_off(set->crtc, *set->connectors,
  7118. set->num_connectors)) {
  7119. config->mode_changed = true;
  7120. } else if (set->crtc->fb != set->fb) {
  7121. /* If we have no fb then treat it as a full mode set */
  7122. if (set->crtc->fb == NULL) {
  7123. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  7124. config->mode_changed = true;
  7125. } else if (set->fb == NULL) {
  7126. config->mode_changed = true;
  7127. } else if (set->fb->pixel_format !=
  7128. set->crtc->fb->pixel_format) {
  7129. config->mode_changed = true;
  7130. } else {
  7131. config->fb_changed = true;
  7132. }
  7133. }
  7134. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7135. config->fb_changed = true;
  7136. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7137. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7138. drm_mode_debug_printmodeline(&set->crtc->mode);
  7139. drm_mode_debug_printmodeline(set->mode);
  7140. config->mode_changed = true;
  7141. }
  7142. }
  7143. static int
  7144. intel_modeset_stage_output_state(struct drm_device *dev,
  7145. struct drm_mode_set *set,
  7146. struct intel_set_config *config)
  7147. {
  7148. struct drm_crtc *new_crtc;
  7149. struct intel_connector *connector;
  7150. struct intel_encoder *encoder;
  7151. int count, ro;
  7152. /* The upper layers ensure that we either disable a crtc or have a list
  7153. * of connectors. For paranoia, double-check this. */
  7154. WARN_ON(!set->fb && (set->num_connectors != 0));
  7155. WARN_ON(set->fb && (set->num_connectors == 0));
  7156. count = 0;
  7157. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7158. base.head) {
  7159. /* Otherwise traverse passed in connector list and get encoders
  7160. * for them. */
  7161. for (ro = 0; ro < set->num_connectors; ro++) {
  7162. if (set->connectors[ro] == &connector->base) {
  7163. connector->new_encoder = connector->encoder;
  7164. break;
  7165. }
  7166. }
  7167. /* If we disable the crtc, disable all its connectors. Also, if
  7168. * the connector is on the changing crtc but not on the new
  7169. * connector list, disable it. */
  7170. if ((!set->fb || ro == set->num_connectors) &&
  7171. connector->base.encoder &&
  7172. connector->base.encoder->crtc == set->crtc) {
  7173. connector->new_encoder = NULL;
  7174. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7175. connector->base.base.id,
  7176. drm_get_connector_name(&connector->base));
  7177. }
  7178. if (&connector->new_encoder->base != connector->base.encoder) {
  7179. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7180. config->mode_changed = true;
  7181. }
  7182. }
  7183. /* connector->new_encoder is now updated for all connectors. */
  7184. /* Update crtc of enabled connectors. */
  7185. count = 0;
  7186. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7187. base.head) {
  7188. if (!connector->new_encoder)
  7189. continue;
  7190. new_crtc = connector->new_encoder->base.crtc;
  7191. for (ro = 0; ro < set->num_connectors; ro++) {
  7192. if (set->connectors[ro] == &connector->base)
  7193. new_crtc = set->crtc;
  7194. }
  7195. /* Make sure the new CRTC will work with the encoder */
  7196. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7197. new_crtc)) {
  7198. return -EINVAL;
  7199. }
  7200. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7201. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7202. connector->base.base.id,
  7203. drm_get_connector_name(&connector->base),
  7204. new_crtc->base.id);
  7205. }
  7206. /* Check for any encoders that needs to be disabled. */
  7207. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7208. base.head) {
  7209. list_for_each_entry(connector,
  7210. &dev->mode_config.connector_list,
  7211. base.head) {
  7212. if (connector->new_encoder == encoder) {
  7213. WARN_ON(!connector->new_encoder->new_crtc);
  7214. goto next_encoder;
  7215. }
  7216. }
  7217. encoder->new_crtc = NULL;
  7218. next_encoder:
  7219. /* Only now check for crtc changes so we don't miss encoders
  7220. * that will be disabled. */
  7221. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7222. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7223. config->mode_changed = true;
  7224. }
  7225. }
  7226. /* Now we've also updated encoder->new_crtc for all encoders. */
  7227. return 0;
  7228. }
  7229. static int intel_crtc_set_config(struct drm_mode_set *set)
  7230. {
  7231. struct drm_device *dev;
  7232. struct drm_mode_set save_set;
  7233. struct intel_set_config *config;
  7234. int ret;
  7235. BUG_ON(!set);
  7236. BUG_ON(!set->crtc);
  7237. BUG_ON(!set->crtc->helper_private);
  7238. /* Enforce sane interface api - has been abused by the fb helper. */
  7239. BUG_ON(!set->mode && set->fb);
  7240. BUG_ON(set->fb && set->num_connectors == 0);
  7241. if (set->fb) {
  7242. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7243. set->crtc->base.id, set->fb->base.id,
  7244. (int)set->num_connectors, set->x, set->y);
  7245. } else {
  7246. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7247. }
  7248. dev = set->crtc->dev;
  7249. ret = -ENOMEM;
  7250. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7251. if (!config)
  7252. goto out_config;
  7253. ret = intel_set_config_save_state(dev, config);
  7254. if (ret)
  7255. goto out_config;
  7256. save_set.crtc = set->crtc;
  7257. save_set.mode = &set->crtc->mode;
  7258. save_set.x = set->crtc->x;
  7259. save_set.y = set->crtc->y;
  7260. save_set.fb = set->crtc->fb;
  7261. /* Compute whether we need a full modeset, only an fb base update or no
  7262. * change at all. In the future we might also check whether only the
  7263. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7264. * such cases. */
  7265. intel_set_config_compute_mode_changes(set, config);
  7266. ret = intel_modeset_stage_output_state(dev, set, config);
  7267. if (ret)
  7268. goto fail;
  7269. if (config->mode_changed) {
  7270. ret = intel_set_mode(set->crtc, set->mode,
  7271. set->x, set->y, set->fb);
  7272. } else if (config->fb_changed) {
  7273. intel_crtc_wait_for_pending_flips(set->crtc);
  7274. ret = intel_pipe_set_base(set->crtc,
  7275. set->x, set->y, set->fb);
  7276. }
  7277. if (ret) {
  7278. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7279. set->crtc->base.id, ret);
  7280. fail:
  7281. intel_set_config_restore_state(dev, config);
  7282. /* Try to restore the config */
  7283. if (config->mode_changed &&
  7284. intel_set_mode(save_set.crtc, save_set.mode,
  7285. save_set.x, save_set.y, save_set.fb))
  7286. DRM_ERROR("failed to restore config after modeset failure\n");
  7287. }
  7288. out_config:
  7289. intel_set_config_free(config);
  7290. return ret;
  7291. }
  7292. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7293. .cursor_set = intel_crtc_cursor_set,
  7294. .cursor_move = intel_crtc_cursor_move,
  7295. .gamma_set = intel_crtc_gamma_set,
  7296. .set_config = intel_crtc_set_config,
  7297. .destroy = intel_crtc_destroy,
  7298. .page_flip = intel_crtc_page_flip,
  7299. };
  7300. static void intel_cpu_pll_init(struct drm_device *dev)
  7301. {
  7302. if (HAS_DDI(dev))
  7303. intel_ddi_pll_init(dev);
  7304. }
  7305. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7306. struct intel_shared_dpll *pll,
  7307. struct intel_dpll_hw_state *hw_state)
  7308. {
  7309. uint32_t val;
  7310. val = I915_READ(PCH_DPLL(pll->id));
  7311. hw_state->dpll = val;
  7312. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7313. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7314. return val & DPLL_VCO_ENABLE;
  7315. }
  7316. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7317. struct intel_shared_dpll *pll)
  7318. {
  7319. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7320. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7321. }
  7322. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7323. struct intel_shared_dpll *pll)
  7324. {
  7325. /* PCH refclock must be enabled first */
  7326. assert_pch_refclk_enabled(dev_priv);
  7327. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7328. /* Wait for the clocks to stabilize. */
  7329. POSTING_READ(PCH_DPLL(pll->id));
  7330. udelay(150);
  7331. /* The pixel multiplier can only be updated once the
  7332. * DPLL is enabled and the clocks are stable.
  7333. *
  7334. * So write it again.
  7335. */
  7336. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7337. POSTING_READ(PCH_DPLL(pll->id));
  7338. udelay(200);
  7339. }
  7340. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7341. struct intel_shared_dpll *pll)
  7342. {
  7343. struct drm_device *dev = dev_priv->dev;
  7344. struct intel_crtc *crtc;
  7345. /* Make sure no transcoder isn't still depending on us. */
  7346. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7347. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7348. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7349. }
  7350. I915_WRITE(PCH_DPLL(pll->id), 0);
  7351. POSTING_READ(PCH_DPLL(pll->id));
  7352. udelay(200);
  7353. }
  7354. static char *ibx_pch_dpll_names[] = {
  7355. "PCH DPLL A",
  7356. "PCH DPLL B",
  7357. };
  7358. static void ibx_pch_dpll_init(struct drm_device *dev)
  7359. {
  7360. struct drm_i915_private *dev_priv = dev->dev_private;
  7361. int i;
  7362. dev_priv->num_shared_dpll = 2;
  7363. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7364. dev_priv->shared_dplls[i].id = i;
  7365. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7366. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7367. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7368. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7369. dev_priv->shared_dplls[i].get_hw_state =
  7370. ibx_pch_dpll_get_hw_state;
  7371. }
  7372. }
  7373. static void intel_shared_dpll_init(struct drm_device *dev)
  7374. {
  7375. struct drm_i915_private *dev_priv = dev->dev_private;
  7376. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7377. ibx_pch_dpll_init(dev);
  7378. else
  7379. dev_priv->num_shared_dpll = 0;
  7380. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7381. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7382. dev_priv->num_shared_dpll);
  7383. }
  7384. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7385. {
  7386. drm_i915_private_t *dev_priv = dev->dev_private;
  7387. struct intel_crtc *intel_crtc;
  7388. int i;
  7389. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7390. if (intel_crtc == NULL)
  7391. return;
  7392. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7393. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7394. for (i = 0; i < 256; i++) {
  7395. intel_crtc->lut_r[i] = i;
  7396. intel_crtc->lut_g[i] = i;
  7397. intel_crtc->lut_b[i] = i;
  7398. }
  7399. /* Swap pipes & planes for FBC on pre-965 */
  7400. intel_crtc->pipe = pipe;
  7401. intel_crtc->plane = pipe;
  7402. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7403. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7404. intel_crtc->plane = !pipe;
  7405. }
  7406. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7407. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7408. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7409. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7410. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7411. }
  7412. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7413. struct drm_file *file)
  7414. {
  7415. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7416. struct drm_mode_object *drmmode_obj;
  7417. struct intel_crtc *crtc;
  7418. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7419. return -ENODEV;
  7420. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7421. DRM_MODE_OBJECT_CRTC);
  7422. if (!drmmode_obj) {
  7423. DRM_ERROR("no such CRTC id\n");
  7424. return -EINVAL;
  7425. }
  7426. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7427. pipe_from_crtc_id->pipe = crtc->pipe;
  7428. return 0;
  7429. }
  7430. static int intel_encoder_clones(struct intel_encoder *encoder)
  7431. {
  7432. struct drm_device *dev = encoder->base.dev;
  7433. struct intel_encoder *source_encoder;
  7434. int index_mask = 0;
  7435. int entry = 0;
  7436. list_for_each_entry(source_encoder,
  7437. &dev->mode_config.encoder_list, base.head) {
  7438. if (encoder == source_encoder)
  7439. index_mask |= (1 << entry);
  7440. /* Intel hw has only one MUX where enocoders could be cloned. */
  7441. if (encoder->cloneable && source_encoder->cloneable)
  7442. index_mask |= (1 << entry);
  7443. entry++;
  7444. }
  7445. return index_mask;
  7446. }
  7447. static bool has_edp_a(struct drm_device *dev)
  7448. {
  7449. struct drm_i915_private *dev_priv = dev->dev_private;
  7450. if (!IS_MOBILE(dev))
  7451. return false;
  7452. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7453. return false;
  7454. if (IS_GEN5(dev) &&
  7455. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7456. return false;
  7457. return true;
  7458. }
  7459. static void intel_setup_outputs(struct drm_device *dev)
  7460. {
  7461. struct drm_i915_private *dev_priv = dev->dev_private;
  7462. struct intel_encoder *encoder;
  7463. bool dpd_is_edp = false;
  7464. intel_lvds_init(dev);
  7465. if (!IS_ULT(dev))
  7466. intel_crt_init(dev);
  7467. if (HAS_DDI(dev)) {
  7468. int found;
  7469. /* Haswell uses DDI functions to detect digital outputs */
  7470. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7471. /* DDI A only supports eDP */
  7472. if (found)
  7473. intel_ddi_init(dev, PORT_A);
  7474. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7475. * register */
  7476. found = I915_READ(SFUSE_STRAP);
  7477. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7478. intel_ddi_init(dev, PORT_B);
  7479. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7480. intel_ddi_init(dev, PORT_C);
  7481. if (found & SFUSE_STRAP_DDID_DETECTED)
  7482. intel_ddi_init(dev, PORT_D);
  7483. } else if (HAS_PCH_SPLIT(dev)) {
  7484. int found;
  7485. dpd_is_edp = intel_dpd_is_edp(dev);
  7486. if (has_edp_a(dev))
  7487. intel_dp_init(dev, DP_A, PORT_A);
  7488. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7489. /* PCH SDVOB multiplex with HDMIB */
  7490. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7491. if (!found)
  7492. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7493. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7494. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7495. }
  7496. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7497. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7498. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7499. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7500. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7501. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7502. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7503. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7504. } else if (IS_VALLEYVIEW(dev)) {
  7505. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7506. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7507. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7508. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7509. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7510. PORT_B);
  7511. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7512. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7513. }
  7514. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7515. bool found = false;
  7516. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7517. DRM_DEBUG_KMS("probing SDVOB\n");
  7518. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7519. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7520. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7521. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7522. }
  7523. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7524. intel_dp_init(dev, DP_B, PORT_B);
  7525. }
  7526. /* Before G4X SDVOC doesn't have its own detect register */
  7527. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7528. DRM_DEBUG_KMS("probing SDVOC\n");
  7529. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7530. }
  7531. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7532. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7533. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7534. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7535. }
  7536. if (SUPPORTS_INTEGRATED_DP(dev))
  7537. intel_dp_init(dev, DP_C, PORT_C);
  7538. }
  7539. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7540. (I915_READ(DP_D) & DP_DETECTED))
  7541. intel_dp_init(dev, DP_D, PORT_D);
  7542. } else if (IS_GEN2(dev))
  7543. intel_dvo_init(dev);
  7544. if (SUPPORTS_TV(dev))
  7545. intel_tv_init(dev);
  7546. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7547. encoder->base.possible_crtcs = encoder->crtc_mask;
  7548. encoder->base.possible_clones =
  7549. intel_encoder_clones(encoder);
  7550. }
  7551. intel_init_pch_refclk(dev);
  7552. drm_helper_move_panel_connectors_to_head(dev);
  7553. }
  7554. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7555. {
  7556. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7557. drm_framebuffer_cleanup(fb);
  7558. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7559. kfree(intel_fb);
  7560. }
  7561. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7562. struct drm_file *file,
  7563. unsigned int *handle)
  7564. {
  7565. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7566. struct drm_i915_gem_object *obj = intel_fb->obj;
  7567. return drm_gem_handle_create(file, &obj->base, handle);
  7568. }
  7569. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7570. .destroy = intel_user_framebuffer_destroy,
  7571. .create_handle = intel_user_framebuffer_create_handle,
  7572. };
  7573. int intel_framebuffer_init(struct drm_device *dev,
  7574. struct intel_framebuffer *intel_fb,
  7575. struct drm_mode_fb_cmd2 *mode_cmd,
  7576. struct drm_i915_gem_object *obj)
  7577. {
  7578. int pitch_limit;
  7579. int ret;
  7580. if (obj->tiling_mode == I915_TILING_Y) {
  7581. DRM_DEBUG("hardware does not support tiling Y\n");
  7582. return -EINVAL;
  7583. }
  7584. if (mode_cmd->pitches[0] & 63) {
  7585. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7586. mode_cmd->pitches[0]);
  7587. return -EINVAL;
  7588. }
  7589. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  7590. pitch_limit = 32*1024;
  7591. } else if (INTEL_INFO(dev)->gen >= 4) {
  7592. if (obj->tiling_mode)
  7593. pitch_limit = 16*1024;
  7594. else
  7595. pitch_limit = 32*1024;
  7596. } else if (INTEL_INFO(dev)->gen >= 3) {
  7597. if (obj->tiling_mode)
  7598. pitch_limit = 8*1024;
  7599. else
  7600. pitch_limit = 16*1024;
  7601. } else
  7602. /* XXX DSPC is limited to 4k tiled */
  7603. pitch_limit = 8*1024;
  7604. if (mode_cmd->pitches[0] > pitch_limit) {
  7605. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  7606. obj->tiling_mode ? "tiled" : "linear",
  7607. mode_cmd->pitches[0], pitch_limit);
  7608. return -EINVAL;
  7609. }
  7610. if (obj->tiling_mode != I915_TILING_NONE &&
  7611. mode_cmd->pitches[0] != obj->stride) {
  7612. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7613. mode_cmd->pitches[0], obj->stride);
  7614. return -EINVAL;
  7615. }
  7616. /* Reject formats not supported by any plane early. */
  7617. switch (mode_cmd->pixel_format) {
  7618. case DRM_FORMAT_C8:
  7619. case DRM_FORMAT_RGB565:
  7620. case DRM_FORMAT_XRGB8888:
  7621. case DRM_FORMAT_ARGB8888:
  7622. break;
  7623. case DRM_FORMAT_XRGB1555:
  7624. case DRM_FORMAT_ARGB1555:
  7625. if (INTEL_INFO(dev)->gen > 3) {
  7626. DRM_DEBUG("unsupported pixel format: %s\n",
  7627. drm_get_format_name(mode_cmd->pixel_format));
  7628. return -EINVAL;
  7629. }
  7630. break;
  7631. case DRM_FORMAT_XBGR8888:
  7632. case DRM_FORMAT_ABGR8888:
  7633. case DRM_FORMAT_XRGB2101010:
  7634. case DRM_FORMAT_ARGB2101010:
  7635. case DRM_FORMAT_XBGR2101010:
  7636. case DRM_FORMAT_ABGR2101010:
  7637. if (INTEL_INFO(dev)->gen < 4) {
  7638. DRM_DEBUG("unsupported pixel format: %s\n",
  7639. drm_get_format_name(mode_cmd->pixel_format));
  7640. return -EINVAL;
  7641. }
  7642. break;
  7643. case DRM_FORMAT_YUYV:
  7644. case DRM_FORMAT_UYVY:
  7645. case DRM_FORMAT_YVYU:
  7646. case DRM_FORMAT_VYUY:
  7647. if (INTEL_INFO(dev)->gen < 5) {
  7648. DRM_DEBUG("unsupported pixel format: %s\n",
  7649. drm_get_format_name(mode_cmd->pixel_format));
  7650. return -EINVAL;
  7651. }
  7652. break;
  7653. default:
  7654. DRM_DEBUG("unsupported pixel format: %s\n",
  7655. drm_get_format_name(mode_cmd->pixel_format));
  7656. return -EINVAL;
  7657. }
  7658. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7659. if (mode_cmd->offsets[0] != 0)
  7660. return -EINVAL;
  7661. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7662. intel_fb->obj = obj;
  7663. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7664. if (ret) {
  7665. DRM_ERROR("framebuffer init failed %d\n", ret);
  7666. return ret;
  7667. }
  7668. return 0;
  7669. }
  7670. static struct drm_framebuffer *
  7671. intel_user_framebuffer_create(struct drm_device *dev,
  7672. struct drm_file *filp,
  7673. struct drm_mode_fb_cmd2 *mode_cmd)
  7674. {
  7675. struct drm_i915_gem_object *obj;
  7676. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7677. mode_cmd->handles[0]));
  7678. if (&obj->base == NULL)
  7679. return ERR_PTR(-ENOENT);
  7680. return intel_framebuffer_create(dev, mode_cmd, obj);
  7681. }
  7682. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7683. .fb_create = intel_user_framebuffer_create,
  7684. .output_poll_changed = intel_fb_output_poll_changed,
  7685. };
  7686. /* Set up chip specific display functions */
  7687. static void intel_init_display(struct drm_device *dev)
  7688. {
  7689. struct drm_i915_private *dev_priv = dev->dev_private;
  7690. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  7691. dev_priv->display.find_dpll = g4x_find_best_dpll;
  7692. else if (IS_VALLEYVIEW(dev))
  7693. dev_priv->display.find_dpll = vlv_find_best_dpll;
  7694. else if (IS_PINEVIEW(dev))
  7695. dev_priv->display.find_dpll = pnv_find_best_dpll;
  7696. else
  7697. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  7698. if (HAS_DDI(dev)) {
  7699. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7700. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7701. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7702. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7703. dev_priv->display.off = haswell_crtc_off;
  7704. dev_priv->display.update_plane = ironlake_update_plane;
  7705. } else if (HAS_PCH_SPLIT(dev)) {
  7706. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7707. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7708. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7709. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7710. dev_priv->display.off = ironlake_crtc_off;
  7711. dev_priv->display.update_plane = ironlake_update_plane;
  7712. } else if (IS_VALLEYVIEW(dev)) {
  7713. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7714. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7715. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7716. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7717. dev_priv->display.off = i9xx_crtc_off;
  7718. dev_priv->display.update_plane = i9xx_update_plane;
  7719. } else {
  7720. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7721. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7722. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7723. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7724. dev_priv->display.off = i9xx_crtc_off;
  7725. dev_priv->display.update_plane = i9xx_update_plane;
  7726. }
  7727. /* Returns the core display clock speed */
  7728. if (IS_VALLEYVIEW(dev))
  7729. dev_priv->display.get_display_clock_speed =
  7730. valleyview_get_display_clock_speed;
  7731. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7732. dev_priv->display.get_display_clock_speed =
  7733. i945_get_display_clock_speed;
  7734. else if (IS_I915G(dev))
  7735. dev_priv->display.get_display_clock_speed =
  7736. i915_get_display_clock_speed;
  7737. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7738. dev_priv->display.get_display_clock_speed =
  7739. i9xx_misc_get_display_clock_speed;
  7740. else if (IS_I915GM(dev))
  7741. dev_priv->display.get_display_clock_speed =
  7742. i915gm_get_display_clock_speed;
  7743. else if (IS_I865G(dev))
  7744. dev_priv->display.get_display_clock_speed =
  7745. i865_get_display_clock_speed;
  7746. else if (IS_I85X(dev))
  7747. dev_priv->display.get_display_clock_speed =
  7748. i855_get_display_clock_speed;
  7749. else /* 852, 830 */
  7750. dev_priv->display.get_display_clock_speed =
  7751. i830_get_display_clock_speed;
  7752. if (HAS_PCH_SPLIT(dev)) {
  7753. if (IS_GEN5(dev)) {
  7754. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7755. dev_priv->display.write_eld = ironlake_write_eld;
  7756. } else if (IS_GEN6(dev)) {
  7757. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7758. dev_priv->display.write_eld = ironlake_write_eld;
  7759. } else if (IS_IVYBRIDGE(dev)) {
  7760. /* FIXME: detect B0+ stepping and use auto training */
  7761. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7762. dev_priv->display.write_eld = ironlake_write_eld;
  7763. dev_priv->display.modeset_global_resources =
  7764. ivb_modeset_global_resources;
  7765. } else if (IS_HASWELL(dev)) {
  7766. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7767. dev_priv->display.write_eld = haswell_write_eld;
  7768. dev_priv->display.modeset_global_resources =
  7769. haswell_modeset_global_resources;
  7770. }
  7771. } else if (IS_G4X(dev)) {
  7772. dev_priv->display.write_eld = g4x_write_eld;
  7773. }
  7774. /* Default just returns -ENODEV to indicate unsupported */
  7775. dev_priv->display.queue_flip = intel_default_queue_flip;
  7776. switch (INTEL_INFO(dev)->gen) {
  7777. case 2:
  7778. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7779. break;
  7780. case 3:
  7781. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7782. break;
  7783. case 4:
  7784. case 5:
  7785. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7786. break;
  7787. case 6:
  7788. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7789. break;
  7790. case 7:
  7791. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7792. break;
  7793. }
  7794. }
  7795. /*
  7796. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7797. * resume, or other times. This quirk makes sure that's the case for
  7798. * affected systems.
  7799. */
  7800. static void quirk_pipea_force(struct drm_device *dev)
  7801. {
  7802. struct drm_i915_private *dev_priv = dev->dev_private;
  7803. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7804. DRM_INFO("applying pipe a force quirk\n");
  7805. }
  7806. /*
  7807. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7808. */
  7809. static void quirk_ssc_force_disable(struct drm_device *dev)
  7810. {
  7811. struct drm_i915_private *dev_priv = dev->dev_private;
  7812. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7813. DRM_INFO("applying lvds SSC disable quirk\n");
  7814. }
  7815. /*
  7816. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7817. * brightness value
  7818. */
  7819. static void quirk_invert_brightness(struct drm_device *dev)
  7820. {
  7821. struct drm_i915_private *dev_priv = dev->dev_private;
  7822. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7823. DRM_INFO("applying inverted panel brightness quirk\n");
  7824. }
  7825. struct intel_quirk {
  7826. int device;
  7827. int subsystem_vendor;
  7828. int subsystem_device;
  7829. void (*hook)(struct drm_device *dev);
  7830. };
  7831. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7832. struct intel_dmi_quirk {
  7833. void (*hook)(struct drm_device *dev);
  7834. const struct dmi_system_id (*dmi_id_list)[];
  7835. };
  7836. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7837. {
  7838. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7839. return 1;
  7840. }
  7841. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7842. {
  7843. .dmi_id_list = &(const struct dmi_system_id[]) {
  7844. {
  7845. .callback = intel_dmi_reverse_brightness,
  7846. .ident = "NCR Corporation",
  7847. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7848. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7849. },
  7850. },
  7851. { } /* terminating entry */
  7852. },
  7853. .hook = quirk_invert_brightness,
  7854. },
  7855. };
  7856. static struct intel_quirk intel_quirks[] = {
  7857. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7858. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7859. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7860. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7861. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7862. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7863. /* 830/845 need to leave pipe A & dpll A up */
  7864. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7865. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7866. /* Lenovo U160 cannot use SSC on LVDS */
  7867. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7868. /* Sony Vaio Y cannot use SSC on LVDS */
  7869. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7870. /* Acer Aspire 5734Z must invert backlight brightness */
  7871. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7872. /* Acer/eMachines G725 */
  7873. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  7874. /* Acer/eMachines e725 */
  7875. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  7876. /* Acer/Packard Bell NCL20 */
  7877. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  7878. /* Acer Aspire 4736Z */
  7879. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  7880. };
  7881. static void intel_init_quirks(struct drm_device *dev)
  7882. {
  7883. struct pci_dev *d = dev->pdev;
  7884. int i;
  7885. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7886. struct intel_quirk *q = &intel_quirks[i];
  7887. if (d->device == q->device &&
  7888. (d->subsystem_vendor == q->subsystem_vendor ||
  7889. q->subsystem_vendor == PCI_ANY_ID) &&
  7890. (d->subsystem_device == q->subsystem_device ||
  7891. q->subsystem_device == PCI_ANY_ID))
  7892. q->hook(dev);
  7893. }
  7894. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7895. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7896. intel_dmi_quirks[i].hook(dev);
  7897. }
  7898. }
  7899. /* Disable the VGA plane that we never use */
  7900. static void i915_disable_vga(struct drm_device *dev)
  7901. {
  7902. struct drm_i915_private *dev_priv = dev->dev_private;
  7903. u8 sr1;
  7904. u32 vga_reg = i915_vgacntrl_reg(dev);
  7905. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7906. outb(SR01, VGA_SR_INDEX);
  7907. sr1 = inb(VGA_SR_DATA);
  7908. outb(sr1 | 1<<5, VGA_SR_DATA);
  7909. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7910. udelay(300);
  7911. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7912. POSTING_READ(vga_reg);
  7913. }
  7914. void intel_modeset_init_hw(struct drm_device *dev)
  7915. {
  7916. intel_init_power_well(dev);
  7917. intel_prepare_ddi(dev);
  7918. intel_init_clock_gating(dev);
  7919. mutex_lock(&dev->struct_mutex);
  7920. intel_enable_gt_powersave(dev);
  7921. mutex_unlock(&dev->struct_mutex);
  7922. }
  7923. void intel_modeset_suspend_hw(struct drm_device *dev)
  7924. {
  7925. intel_suspend_hw(dev);
  7926. }
  7927. void intel_modeset_init(struct drm_device *dev)
  7928. {
  7929. struct drm_i915_private *dev_priv = dev->dev_private;
  7930. int i, j, ret;
  7931. drm_mode_config_init(dev);
  7932. dev->mode_config.min_width = 0;
  7933. dev->mode_config.min_height = 0;
  7934. dev->mode_config.preferred_depth = 24;
  7935. dev->mode_config.prefer_shadow = 1;
  7936. dev->mode_config.funcs = &intel_mode_funcs;
  7937. intel_init_quirks(dev);
  7938. intel_init_pm(dev);
  7939. if (INTEL_INFO(dev)->num_pipes == 0)
  7940. return;
  7941. intel_init_display(dev);
  7942. if (IS_GEN2(dev)) {
  7943. dev->mode_config.max_width = 2048;
  7944. dev->mode_config.max_height = 2048;
  7945. } else if (IS_GEN3(dev)) {
  7946. dev->mode_config.max_width = 4096;
  7947. dev->mode_config.max_height = 4096;
  7948. } else {
  7949. dev->mode_config.max_width = 8192;
  7950. dev->mode_config.max_height = 8192;
  7951. }
  7952. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  7953. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7954. INTEL_INFO(dev)->num_pipes,
  7955. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  7956. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  7957. intel_crtc_init(dev, i);
  7958. for (j = 0; j < dev_priv->num_plane; j++) {
  7959. ret = intel_plane_init(dev, i, j);
  7960. if (ret)
  7961. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  7962. pipe_name(i), sprite_name(i, j), ret);
  7963. }
  7964. }
  7965. intel_cpu_pll_init(dev);
  7966. intel_shared_dpll_init(dev);
  7967. /* Just disable it once at startup */
  7968. i915_disable_vga(dev);
  7969. intel_setup_outputs(dev);
  7970. /* Just in case the BIOS is doing something questionable. */
  7971. intel_disable_fbc(dev);
  7972. }
  7973. static void
  7974. intel_connector_break_all_links(struct intel_connector *connector)
  7975. {
  7976. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7977. connector->base.encoder = NULL;
  7978. connector->encoder->connectors_active = false;
  7979. connector->encoder->base.crtc = NULL;
  7980. }
  7981. static void intel_enable_pipe_a(struct drm_device *dev)
  7982. {
  7983. struct intel_connector *connector;
  7984. struct drm_connector *crt = NULL;
  7985. struct intel_load_detect_pipe load_detect_temp;
  7986. /* We can't just switch on the pipe A, we need to set things up with a
  7987. * proper mode and output configuration. As a gross hack, enable pipe A
  7988. * by enabling the load detect pipe once. */
  7989. list_for_each_entry(connector,
  7990. &dev->mode_config.connector_list,
  7991. base.head) {
  7992. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  7993. crt = &connector->base;
  7994. break;
  7995. }
  7996. }
  7997. if (!crt)
  7998. return;
  7999. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8000. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8001. }
  8002. static bool
  8003. intel_check_plane_mapping(struct intel_crtc *crtc)
  8004. {
  8005. struct drm_device *dev = crtc->base.dev;
  8006. struct drm_i915_private *dev_priv = dev->dev_private;
  8007. u32 reg, val;
  8008. if (INTEL_INFO(dev)->num_pipes == 1)
  8009. return true;
  8010. reg = DSPCNTR(!crtc->plane);
  8011. val = I915_READ(reg);
  8012. if ((val & DISPLAY_PLANE_ENABLE) &&
  8013. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8014. return false;
  8015. return true;
  8016. }
  8017. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8018. {
  8019. struct drm_device *dev = crtc->base.dev;
  8020. struct drm_i915_private *dev_priv = dev->dev_private;
  8021. u32 reg;
  8022. /* Clear any frame start delays used for debugging left by the BIOS */
  8023. reg = PIPECONF(crtc->config.cpu_transcoder);
  8024. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8025. /* We need to sanitize the plane -> pipe mapping first because this will
  8026. * disable the crtc (and hence change the state) if it is wrong. Note
  8027. * that gen4+ has a fixed plane -> pipe mapping. */
  8028. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8029. struct intel_connector *connector;
  8030. bool plane;
  8031. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8032. crtc->base.base.id);
  8033. /* Pipe has the wrong plane attached and the plane is active.
  8034. * Temporarily change the plane mapping and disable everything
  8035. * ... */
  8036. plane = crtc->plane;
  8037. crtc->plane = !plane;
  8038. dev_priv->display.crtc_disable(&crtc->base);
  8039. crtc->plane = plane;
  8040. /* ... and break all links. */
  8041. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8042. base.head) {
  8043. if (connector->encoder->base.crtc != &crtc->base)
  8044. continue;
  8045. intel_connector_break_all_links(connector);
  8046. }
  8047. WARN_ON(crtc->active);
  8048. crtc->base.enabled = false;
  8049. }
  8050. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8051. crtc->pipe == PIPE_A && !crtc->active) {
  8052. /* BIOS forgot to enable pipe A, this mostly happens after
  8053. * resume. Force-enable the pipe to fix this, the update_dpms
  8054. * call below we restore the pipe to the right state, but leave
  8055. * the required bits on. */
  8056. intel_enable_pipe_a(dev);
  8057. }
  8058. /* Adjust the state of the output pipe according to whether we
  8059. * have active connectors/encoders. */
  8060. intel_crtc_update_dpms(&crtc->base);
  8061. if (crtc->active != crtc->base.enabled) {
  8062. struct intel_encoder *encoder;
  8063. /* This can happen either due to bugs in the get_hw_state
  8064. * functions or because the pipe is force-enabled due to the
  8065. * pipe A quirk. */
  8066. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8067. crtc->base.base.id,
  8068. crtc->base.enabled ? "enabled" : "disabled",
  8069. crtc->active ? "enabled" : "disabled");
  8070. crtc->base.enabled = crtc->active;
  8071. /* Because we only establish the connector -> encoder ->
  8072. * crtc links if something is active, this means the
  8073. * crtc is now deactivated. Break the links. connector
  8074. * -> encoder links are only establish when things are
  8075. * actually up, hence no need to break them. */
  8076. WARN_ON(crtc->active);
  8077. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8078. WARN_ON(encoder->connectors_active);
  8079. encoder->base.crtc = NULL;
  8080. }
  8081. }
  8082. }
  8083. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8084. {
  8085. struct intel_connector *connector;
  8086. struct drm_device *dev = encoder->base.dev;
  8087. /* We need to check both for a crtc link (meaning that the
  8088. * encoder is active and trying to read from a pipe) and the
  8089. * pipe itself being active. */
  8090. bool has_active_crtc = encoder->base.crtc &&
  8091. to_intel_crtc(encoder->base.crtc)->active;
  8092. if (encoder->connectors_active && !has_active_crtc) {
  8093. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8094. encoder->base.base.id,
  8095. drm_get_encoder_name(&encoder->base));
  8096. /* Connector is active, but has no active pipe. This is
  8097. * fallout from our resume register restoring. Disable
  8098. * the encoder manually again. */
  8099. if (encoder->base.crtc) {
  8100. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8101. encoder->base.base.id,
  8102. drm_get_encoder_name(&encoder->base));
  8103. encoder->disable(encoder);
  8104. }
  8105. /* Inconsistent output/port/pipe state happens presumably due to
  8106. * a bug in one of the get_hw_state functions. Or someplace else
  8107. * in our code, like the register restore mess on resume. Clamp
  8108. * things to off as a safer default. */
  8109. list_for_each_entry(connector,
  8110. &dev->mode_config.connector_list,
  8111. base.head) {
  8112. if (connector->encoder != encoder)
  8113. continue;
  8114. intel_connector_break_all_links(connector);
  8115. }
  8116. }
  8117. /* Enabled encoders without active connectors will be fixed in
  8118. * the crtc fixup. */
  8119. }
  8120. void i915_redisable_vga(struct drm_device *dev)
  8121. {
  8122. struct drm_i915_private *dev_priv = dev->dev_private;
  8123. u32 vga_reg = i915_vgacntrl_reg(dev);
  8124. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8125. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8126. i915_disable_vga(dev);
  8127. }
  8128. }
  8129. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8130. {
  8131. struct drm_i915_private *dev_priv = dev->dev_private;
  8132. enum pipe pipe;
  8133. struct intel_crtc *crtc;
  8134. struct intel_encoder *encoder;
  8135. struct intel_connector *connector;
  8136. int i;
  8137. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8138. base.head) {
  8139. memset(&crtc->config, 0, sizeof(crtc->config));
  8140. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8141. &crtc->config);
  8142. crtc->base.enabled = crtc->active;
  8143. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8144. crtc->base.base.id,
  8145. crtc->active ? "enabled" : "disabled");
  8146. }
  8147. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8148. if (HAS_DDI(dev))
  8149. intel_ddi_setup_hw_pll_state(dev);
  8150. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8151. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8152. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8153. pll->active = 0;
  8154. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8155. base.head) {
  8156. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8157. pll->active++;
  8158. }
  8159. pll->refcount = pll->active;
  8160. DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
  8161. pll->name, pll->refcount);
  8162. }
  8163. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8164. base.head) {
  8165. pipe = 0;
  8166. if (encoder->get_hw_state(encoder, &pipe)) {
  8167. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8168. encoder->base.crtc = &crtc->base;
  8169. if (encoder->get_config)
  8170. encoder->get_config(encoder, &crtc->config);
  8171. } else {
  8172. encoder->base.crtc = NULL;
  8173. }
  8174. encoder->connectors_active = false;
  8175. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8176. encoder->base.base.id,
  8177. drm_get_encoder_name(&encoder->base),
  8178. encoder->base.crtc ? "enabled" : "disabled",
  8179. pipe);
  8180. }
  8181. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8182. base.head) {
  8183. if (connector->get_hw_state(connector)) {
  8184. connector->base.dpms = DRM_MODE_DPMS_ON;
  8185. connector->encoder->connectors_active = true;
  8186. connector->base.encoder = &connector->encoder->base;
  8187. } else {
  8188. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8189. connector->base.encoder = NULL;
  8190. }
  8191. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8192. connector->base.base.id,
  8193. drm_get_connector_name(&connector->base),
  8194. connector->base.encoder ? "enabled" : "disabled");
  8195. }
  8196. }
  8197. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8198. * and i915 state tracking structures. */
  8199. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8200. bool force_restore)
  8201. {
  8202. struct drm_i915_private *dev_priv = dev->dev_private;
  8203. enum pipe pipe;
  8204. struct drm_plane *plane;
  8205. struct intel_crtc *crtc;
  8206. struct intel_encoder *encoder;
  8207. intel_modeset_readout_hw_state(dev);
  8208. /* HW state is read out, now we need to sanitize this mess. */
  8209. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8210. base.head) {
  8211. intel_sanitize_encoder(encoder);
  8212. }
  8213. for_each_pipe(pipe) {
  8214. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8215. intel_sanitize_crtc(crtc);
  8216. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8217. }
  8218. if (force_restore) {
  8219. /*
  8220. * We need to use raw interfaces for restoring state to avoid
  8221. * checking (bogus) intermediate states.
  8222. */
  8223. for_each_pipe(pipe) {
  8224. struct drm_crtc *crtc =
  8225. dev_priv->pipe_to_crtc_mapping[pipe];
  8226. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8227. crtc->fb);
  8228. }
  8229. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8230. intel_plane_restore(plane);
  8231. i915_redisable_vga(dev);
  8232. } else {
  8233. intel_modeset_update_staged_output_state(dev);
  8234. }
  8235. intel_modeset_check_state(dev);
  8236. drm_mode_config_reset(dev);
  8237. }
  8238. void intel_modeset_gem_init(struct drm_device *dev)
  8239. {
  8240. intel_modeset_init_hw(dev);
  8241. intel_setup_overlay(dev);
  8242. intel_modeset_setup_hw_state(dev, false);
  8243. }
  8244. void intel_modeset_cleanup(struct drm_device *dev)
  8245. {
  8246. struct drm_i915_private *dev_priv = dev->dev_private;
  8247. struct drm_crtc *crtc;
  8248. struct intel_crtc *intel_crtc;
  8249. /*
  8250. * Interrupts and polling as the first thing to avoid creating havoc.
  8251. * Too much stuff here (turning of rps, connectors, ...) would
  8252. * experience fancy races otherwise.
  8253. */
  8254. drm_irq_uninstall(dev);
  8255. cancel_work_sync(&dev_priv->hotplug_work);
  8256. /*
  8257. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8258. * poll handlers. Hence disable polling after hpd handling is shut down.
  8259. */
  8260. drm_kms_helper_poll_fini(dev);
  8261. mutex_lock(&dev->struct_mutex);
  8262. intel_unregister_dsm_handler();
  8263. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8264. /* Skip inactive CRTCs */
  8265. if (!crtc->fb)
  8266. continue;
  8267. intel_crtc = to_intel_crtc(crtc);
  8268. intel_increase_pllclock(crtc);
  8269. }
  8270. intel_disable_fbc(dev);
  8271. intel_disable_gt_powersave(dev);
  8272. ironlake_teardown_rc6(dev);
  8273. mutex_unlock(&dev->struct_mutex);
  8274. /* flush any delayed tasks or pending work */
  8275. flush_scheduled_work();
  8276. /* destroy backlight, if any, before the connectors */
  8277. intel_panel_destroy_backlight(dev);
  8278. drm_mode_config_cleanup(dev);
  8279. intel_cleanup_overlay(dev);
  8280. }
  8281. /*
  8282. * Return which encoder is currently attached for connector.
  8283. */
  8284. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8285. {
  8286. return &intel_attached_encoder(connector)->base;
  8287. }
  8288. void intel_connector_attach_encoder(struct intel_connector *connector,
  8289. struct intel_encoder *encoder)
  8290. {
  8291. connector->encoder = encoder;
  8292. drm_mode_connector_attach_encoder(&connector->base,
  8293. &encoder->base);
  8294. }
  8295. /*
  8296. * set vga decode state - true == enable VGA decode
  8297. */
  8298. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8299. {
  8300. struct drm_i915_private *dev_priv = dev->dev_private;
  8301. u16 gmch_ctrl;
  8302. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8303. if (state)
  8304. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8305. else
  8306. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8307. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8308. return 0;
  8309. }
  8310. #ifdef CONFIG_DEBUG_FS
  8311. #include <linux/seq_file.h>
  8312. struct intel_display_error_state {
  8313. u32 power_well_driver;
  8314. struct intel_cursor_error_state {
  8315. u32 control;
  8316. u32 position;
  8317. u32 base;
  8318. u32 size;
  8319. } cursor[I915_MAX_PIPES];
  8320. struct intel_pipe_error_state {
  8321. enum transcoder cpu_transcoder;
  8322. u32 conf;
  8323. u32 source;
  8324. u32 htotal;
  8325. u32 hblank;
  8326. u32 hsync;
  8327. u32 vtotal;
  8328. u32 vblank;
  8329. u32 vsync;
  8330. } pipe[I915_MAX_PIPES];
  8331. struct intel_plane_error_state {
  8332. u32 control;
  8333. u32 stride;
  8334. u32 size;
  8335. u32 pos;
  8336. u32 addr;
  8337. u32 surface;
  8338. u32 tile_offset;
  8339. } plane[I915_MAX_PIPES];
  8340. };
  8341. struct intel_display_error_state *
  8342. intel_display_capture_error_state(struct drm_device *dev)
  8343. {
  8344. drm_i915_private_t *dev_priv = dev->dev_private;
  8345. struct intel_display_error_state *error;
  8346. enum transcoder cpu_transcoder;
  8347. int i;
  8348. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8349. if (error == NULL)
  8350. return NULL;
  8351. if (HAS_POWER_WELL(dev))
  8352. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8353. for_each_pipe(i) {
  8354. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8355. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8356. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8357. error->cursor[i].control = I915_READ(CURCNTR(i));
  8358. error->cursor[i].position = I915_READ(CURPOS(i));
  8359. error->cursor[i].base = I915_READ(CURBASE(i));
  8360. } else {
  8361. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8362. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8363. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8364. }
  8365. error->plane[i].control = I915_READ(DSPCNTR(i));
  8366. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8367. if (INTEL_INFO(dev)->gen <= 3) {
  8368. error->plane[i].size = I915_READ(DSPSIZE(i));
  8369. error->plane[i].pos = I915_READ(DSPPOS(i));
  8370. }
  8371. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8372. error->plane[i].addr = I915_READ(DSPADDR(i));
  8373. if (INTEL_INFO(dev)->gen >= 4) {
  8374. error->plane[i].surface = I915_READ(DSPSURF(i));
  8375. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8376. }
  8377. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8378. error->pipe[i].source = I915_READ(PIPESRC(i));
  8379. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8380. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8381. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8382. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8383. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8384. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8385. }
  8386. /* In the code above we read the registers without checking if the power
  8387. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8388. * prevent the next I915_WRITE from detecting it and printing an error
  8389. * message. */
  8390. if (HAS_POWER_WELL(dev))
  8391. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  8392. return error;
  8393. }
  8394. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8395. void
  8396. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8397. struct drm_device *dev,
  8398. struct intel_display_error_state *error)
  8399. {
  8400. int i;
  8401. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8402. if (HAS_POWER_WELL(dev))
  8403. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8404. error->power_well_driver);
  8405. for_each_pipe(i) {
  8406. err_printf(m, "Pipe [%d]:\n", i);
  8407. err_printf(m, " CPU transcoder: %c\n",
  8408. transcoder_name(error->pipe[i].cpu_transcoder));
  8409. err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8410. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8411. err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8412. err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8413. err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8414. err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8415. err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8416. err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8417. err_printf(m, "Plane [%d]:\n", i);
  8418. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8419. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8420. if (INTEL_INFO(dev)->gen <= 3) {
  8421. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8422. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8423. }
  8424. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8425. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8426. if (INTEL_INFO(dev)->gen >= 4) {
  8427. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8428. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8429. }
  8430. err_printf(m, "Cursor [%d]:\n", i);
  8431. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8432. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8433. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8434. }
  8435. }
  8436. #endif