wm8994.c 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. case WM8994_DC_SERVO_4E:
  98. return 1;
  99. default:
  100. return 0;
  101. }
  102. }
  103. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  104. unsigned int value)
  105. {
  106. int ret;
  107. BUG_ON(reg > WM8994_MAX_REGISTER);
  108. if (!wm8994_volatile(codec, reg)) {
  109. ret = snd_soc_cache_write(codec, reg, value);
  110. if (ret != 0)
  111. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  112. reg, ret);
  113. }
  114. return wm8994_reg_write(codec->control_data, reg, value);
  115. }
  116. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  117. unsigned int reg)
  118. {
  119. unsigned int val;
  120. int ret;
  121. BUG_ON(reg > WM8994_MAX_REGISTER);
  122. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  123. reg < codec->driver->reg_cache_size) {
  124. ret = snd_soc_cache_read(codec, reg, &val);
  125. if (ret >= 0)
  126. return val;
  127. else
  128. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  129. reg, ret);
  130. }
  131. return wm8994_reg_read(codec->control_data, reg);
  132. }
  133. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  134. {
  135. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  136. int rate;
  137. int reg1 = 0;
  138. int offset;
  139. if (aif)
  140. offset = 4;
  141. else
  142. offset = 0;
  143. switch (wm8994->sysclk[aif]) {
  144. case WM8994_SYSCLK_MCLK1:
  145. rate = wm8994->mclk[0];
  146. break;
  147. case WM8994_SYSCLK_MCLK2:
  148. reg1 |= 0x8;
  149. rate = wm8994->mclk[1];
  150. break;
  151. case WM8994_SYSCLK_FLL1:
  152. reg1 |= 0x10;
  153. rate = wm8994->fll[0].out;
  154. break;
  155. case WM8994_SYSCLK_FLL2:
  156. reg1 |= 0x18;
  157. rate = wm8994->fll[1].out;
  158. break;
  159. default:
  160. return -EINVAL;
  161. }
  162. if (rate >= 13500000) {
  163. rate /= 2;
  164. reg1 |= WM8994_AIF1CLK_DIV;
  165. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  166. aif + 1, rate);
  167. }
  168. wm8994->aifclk[aif] = rate;
  169. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  170. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  171. reg1);
  172. return 0;
  173. }
  174. static int configure_clock(struct snd_soc_codec *codec)
  175. {
  176. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  177. int change, new;
  178. /* Bring up the AIF clocks first */
  179. configure_aif_clock(codec, 0);
  180. configure_aif_clock(codec, 1);
  181. /* Then switch CLK_SYS over to the higher of them; a change
  182. * can only happen as a result of a clocking change which can
  183. * only be made outside of DAPM so we can safely redo the
  184. * clocking.
  185. */
  186. /* If they're equal it doesn't matter which is used */
  187. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  188. return 0;
  189. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  190. new = WM8994_SYSCLK_SRC;
  191. else
  192. new = 0;
  193. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  194. WM8994_SYSCLK_SRC, new);
  195. if (!change)
  196. return 0;
  197. snd_soc_dapm_sync(&codec->dapm);
  198. return 0;
  199. }
  200. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  201. struct snd_soc_dapm_widget *sink)
  202. {
  203. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  204. const char *clk;
  205. /* Check what we're currently using for CLK_SYS */
  206. if (reg & WM8994_SYSCLK_SRC)
  207. clk = "AIF2CLK";
  208. else
  209. clk = "AIF1CLK";
  210. return strcmp(source->name, clk) == 0;
  211. }
  212. static const char *sidetone_hpf_text[] = {
  213. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  214. };
  215. static const struct soc_enum sidetone_hpf =
  216. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  217. static const char *adc_hpf_text[] = {
  218. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  219. };
  220. static const struct soc_enum aif1adc1_hpf =
  221. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  222. static const struct soc_enum aif1adc2_hpf =
  223. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  224. static const struct soc_enum aif2adc_hpf =
  225. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  226. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  227. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  228. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  229. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  230. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  231. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  232. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  233. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  234. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  235. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  236. .put = wm8994_put_drc_sw, \
  237. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  238. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  239. struct snd_ctl_elem_value *ucontrol)
  240. {
  241. struct soc_mixer_control *mc =
  242. (struct soc_mixer_control *)kcontrol->private_value;
  243. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  244. int mask, ret;
  245. /* Can't enable both ADC and DAC paths simultaneously */
  246. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  247. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  248. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  249. else
  250. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  251. ret = snd_soc_read(codec, mc->reg);
  252. if (ret < 0)
  253. return ret;
  254. if (ret & mask)
  255. return -EINVAL;
  256. return snd_soc_put_volsw(kcontrol, ucontrol);
  257. }
  258. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  259. {
  260. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  261. struct wm8994_pdata *pdata = wm8994->pdata;
  262. int base = wm8994_drc_base[drc];
  263. int cfg = wm8994->drc_cfg[drc];
  264. int save, i;
  265. /* Save any enables; the configuration should clear them. */
  266. save = snd_soc_read(codec, base);
  267. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  268. WM8994_AIF1ADC1R_DRC_ENA;
  269. for (i = 0; i < WM8994_DRC_REGS; i++)
  270. snd_soc_update_bits(codec, base + i, 0xffff,
  271. pdata->drc_cfgs[cfg].regs[i]);
  272. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  273. WM8994_AIF1ADC1L_DRC_ENA |
  274. WM8994_AIF1ADC1R_DRC_ENA, save);
  275. }
  276. /* Icky as hell but saves code duplication */
  277. static int wm8994_get_drc(const char *name)
  278. {
  279. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  280. return 0;
  281. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  282. return 1;
  283. if (strcmp(name, "AIF2DRC Mode") == 0)
  284. return 2;
  285. return -EINVAL;
  286. }
  287. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  288. struct snd_ctl_elem_value *ucontrol)
  289. {
  290. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  291. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  292. struct wm8994_pdata *pdata = wm8994->pdata;
  293. int drc = wm8994_get_drc(kcontrol->id.name);
  294. int value = ucontrol->value.integer.value[0];
  295. if (drc < 0)
  296. return drc;
  297. if (value >= pdata->num_drc_cfgs)
  298. return -EINVAL;
  299. wm8994->drc_cfg[drc] = value;
  300. wm8994_set_drc(codec, drc);
  301. return 0;
  302. }
  303. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  304. struct snd_ctl_elem_value *ucontrol)
  305. {
  306. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  307. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  308. int drc = wm8994_get_drc(kcontrol->id.name);
  309. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  310. return 0;
  311. }
  312. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  313. {
  314. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  315. struct wm8994_pdata *pdata = wm8994->pdata;
  316. int base = wm8994_retune_mobile_base[block];
  317. int iface, best, best_val, save, i, cfg;
  318. if (!pdata || !wm8994->num_retune_mobile_texts)
  319. return;
  320. switch (block) {
  321. case 0:
  322. case 1:
  323. iface = 0;
  324. break;
  325. case 2:
  326. iface = 1;
  327. break;
  328. default:
  329. return;
  330. }
  331. /* Find the version of the currently selected configuration
  332. * with the nearest sample rate. */
  333. cfg = wm8994->retune_mobile_cfg[block];
  334. best = 0;
  335. best_val = INT_MAX;
  336. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  337. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  338. wm8994->retune_mobile_texts[cfg]) == 0 &&
  339. abs(pdata->retune_mobile_cfgs[i].rate
  340. - wm8994->dac_rates[iface]) < best_val) {
  341. best = i;
  342. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  343. - wm8994->dac_rates[iface]);
  344. }
  345. }
  346. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  347. block,
  348. pdata->retune_mobile_cfgs[best].name,
  349. pdata->retune_mobile_cfgs[best].rate,
  350. wm8994->dac_rates[iface]);
  351. /* The EQ will be disabled while reconfiguring it, remember the
  352. * current configuration.
  353. */
  354. save = snd_soc_read(codec, base);
  355. save &= WM8994_AIF1DAC1_EQ_ENA;
  356. for (i = 0; i < WM8994_EQ_REGS; i++)
  357. snd_soc_update_bits(codec, base + i, 0xffff,
  358. pdata->retune_mobile_cfgs[best].regs[i]);
  359. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  360. }
  361. /* Icky as hell but saves code duplication */
  362. static int wm8994_get_retune_mobile_block(const char *name)
  363. {
  364. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  365. return 0;
  366. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  367. return 1;
  368. if (strcmp(name, "AIF2 EQ Mode") == 0)
  369. return 2;
  370. return -EINVAL;
  371. }
  372. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  373. struct snd_ctl_elem_value *ucontrol)
  374. {
  375. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  376. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  377. struct wm8994_pdata *pdata = wm8994->pdata;
  378. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  379. int value = ucontrol->value.integer.value[0];
  380. if (block < 0)
  381. return block;
  382. if (value >= pdata->num_retune_mobile_cfgs)
  383. return -EINVAL;
  384. wm8994->retune_mobile_cfg[block] = value;
  385. wm8994_set_retune_mobile(codec, block);
  386. return 0;
  387. }
  388. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  389. struct snd_ctl_elem_value *ucontrol)
  390. {
  391. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  392. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  393. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  394. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  395. return 0;
  396. }
  397. static const char *aif_chan_src_text[] = {
  398. "Left", "Right"
  399. };
  400. static const struct soc_enum aif1adcl_src =
  401. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  402. static const struct soc_enum aif1adcr_src =
  403. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  404. static const struct soc_enum aif2adcl_src =
  405. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  406. static const struct soc_enum aif2adcr_src =
  407. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  408. static const struct soc_enum aif1dacl_src =
  409. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  410. static const struct soc_enum aif1dacr_src =
  411. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  412. static const struct soc_enum aif2dacl_src =
  413. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  414. static const struct soc_enum aif2dacr_src =
  415. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  416. static const char *osr_text[] = {
  417. "Low Power", "High Performance",
  418. };
  419. static const struct soc_enum dac_osr =
  420. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  421. static const struct soc_enum adc_osr =
  422. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  423. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  424. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  425. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  426. 1, 119, 0, digital_tlv),
  427. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  428. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  429. 1, 119, 0, digital_tlv),
  430. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  431. WM8994_AIF2_ADC_RIGHT_VOLUME,
  432. 1, 119, 0, digital_tlv),
  433. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  434. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  435. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  436. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  437. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  438. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  439. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  440. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  441. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  442. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  444. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  445. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  446. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  447. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  448. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  449. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  450. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  451. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  452. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  453. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  454. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  455. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  456. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  457. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  458. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  459. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  460. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  461. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  462. 5, 12, 0, st_tlv),
  463. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  464. 0, 12, 0, st_tlv),
  465. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  466. 5, 12, 0, st_tlv),
  467. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  468. 0, 12, 0, st_tlv),
  469. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  470. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  471. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  472. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  473. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  474. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  475. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  476. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  477. SOC_ENUM("ADC OSR", adc_osr),
  478. SOC_ENUM("DAC OSR", dac_osr),
  479. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  480. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  481. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  482. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  483. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  484. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  485. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  486. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  487. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  488. 6, 1, 1, wm_hubs_spkmix_tlv),
  489. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  490. 2, 1, 1, wm_hubs_spkmix_tlv),
  491. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  492. 6, 1, 1, wm_hubs_spkmix_tlv),
  493. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  494. 2, 1, 1, wm_hubs_spkmix_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  496. 10, 15, 0, wm8994_3d_tlv),
  497. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  498. 8, 1, 0),
  499. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  500. 10, 15, 0, wm8994_3d_tlv),
  501. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  502. 8, 1, 0),
  503. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  504. 10, 15, 0, wm8994_3d_tlv),
  505. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  506. 8, 1, 0),
  507. };
  508. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  509. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  518. eq_tlv),
  519. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  520. eq_tlv),
  521. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  522. eq_tlv),
  523. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  524. eq_tlv),
  525. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  528. eq_tlv),
  529. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  530. eq_tlv),
  531. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  532. eq_tlv),
  533. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  534. eq_tlv),
  535. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  536. eq_tlv),
  537. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  538. eq_tlv),
  539. };
  540. static const char *wm8958_ng_text[] = {
  541. "30ms", "125ms", "250ms", "500ms",
  542. };
  543. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  544. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  545. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  546. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  547. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  548. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  549. static const struct soc_enum wm8958_aif2dac_ng_hold =
  550. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  551. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  552. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  553. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  554. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  555. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  556. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  557. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  558. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  559. 7, 1, ng_tlv),
  560. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  561. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  562. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  563. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  564. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  565. 7, 1, ng_tlv),
  566. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  567. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  568. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  569. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  570. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  571. 7, 1, ng_tlv),
  572. };
  573. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  574. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  575. mixin_boost_tlv),
  576. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  577. mixin_boost_tlv),
  578. };
  579. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  580. struct snd_kcontrol *kcontrol, int event)
  581. {
  582. struct snd_soc_codec *codec = w->codec;
  583. switch (event) {
  584. case SND_SOC_DAPM_PRE_PMU:
  585. return configure_clock(codec);
  586. case SND_SOC_DAPM_POST_PMD:
  587. configure_clock(codec);
  588. break;
  589. }
  590. return 0;
  591. }
  592. static void vmid_reference(struct snd_soc_codec *codec)
  593. {
  594. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  595. wm8994->vmid_refcount++;
  596. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  597. wm8994->vmid_refcount);
  598. if (wm8994->vmid_refcount == 1) {
  599. /* Startup bias, VMID ramp & buffer */
  600. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  601. WM8994_STARTUP_BIAS_ENA |
  602. WM8994_VMID_BUF_ENA |
  603. WM8994_VMID_RAMP_MASK,
  604. WM8994_STARTUP_BIAS_ENA |
  605. WM8994_VMID_BUF_ENA |
  606. (0x11 << WM8994_VMID_RAMP_SHIFT));
  607. /* Main bias enable, VMID=2x40k */
  608. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  609. WM8994_BIAS_ENA |
  610. WM8994_VMID_SEL_MASK,
  611. WM8994_BIAS_ENA | 0x2);
  612. msleep(20);
  613. }
  614. }
  615. static void vmid_dereference(struct snd_soc_codec *codec)
  616. {
  617. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  618. wm8994->vmid_refcount--;
  619. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  620. wm8994->vmid_refcount);
  621. if (wm8994->vmid_refcount == 0) {
  622. /* Switch over to startup biases */
  623. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  624. WM8994_BIAS_SRC |
  625. WM8994_STARTUP_BIAS_ENA |
  626. WM8994_VMID_BUF_ENA |
  627. WM8994_VMID_RAMP_MASK,
  628. WM8994_BIAS_SRC |
  629. WM8994_STARTUP_BIAS_ENA |
  630. WM8994_VMID_BUF_ENA |
  631. (1 << WM8994_VMID_RAMP_SHIFT));
  632. /* Disable main biases */
  633. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  634. WM8994_BIAS_ENA |
  635. WM8994_VMID_SEL_MASK, 0);
  636. /* Discharge line */
  637. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  638. WM8994_LINEOUT1_DISCH |
  639. WM8994_LINEOUT2_DISCH,
  640. WM8994_LINEOUT1_DISCH |
  641. WM8994_LINEOUT2_DISCH);
  642. msleep(5);
  643. /* Switch off startup biases */
  644. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  645. WM8994_BIAS_SRC |
  646. WM8994_STARTUP_BIAS_ENA |
  647. WM8994_VMID_BUF_ENA |
  648. WM8994_VMID_RAMP_MASK, 0);
  649. }
  650. }
  651. static int vmid_event(struct snd_soc_dapm_widget *w,
  652. struct snd_kcontrol *kcontrol, int event)
  653. {
  654. struct snd_soc_codec *codec = w->codec;
  655. switch (event) {
  656. case SND_SOC_DAPM_PRE_PMU:
  657. vmid_reference(codec);
  658. break;
  659. case SND_SOC_DAPM_POST_PMD:
  660. vmid_dereference(codec);
  661. break;
  662. }
  663. return 0;
  664. }
  665. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  666. {
  667. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  668. int enable = 1;
  669. int source = 0; /* GCC flow analysis can't track enable */
  670. int reg, reg_r;
  671. /* Only support direct DAC->headphone paths */
  672. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  673. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  674. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  675. enable = 0;
  676. }
  677. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  678. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  679. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  680. enable = 0;
  681. }
  682. /* We also need the same setting for L/R and only one path */
  683. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  684. switch (reg) {
  685. case WM8994_AIF2DACL_TO_DAC1L:
  686. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  687. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  688. break;
  689. case WM8994_AIF1DAC2L_TO_DAC1L:
  690. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  691. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  692. break;
  693. case WM8994_AIF1DAC1L_TO_DAC1L:
  694. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  695. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  696. break;
  697. default:
  698. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  699. enable = 0;
  700. break;
  701. }
  702. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  703. if (reg_r != reg) {
  704. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  705. enable = 0;
  706. }
  707. if (enable) {
  708. dev_dbg(codec->dev, "Class W enabled\n");
  709. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  710. WM8994_CP_DYN_PWR |
  711. WM8994_CP_DYN_SRC_SEL_MASK,
  712. source | WM8994_CP_DYN_PWR);
  713. wm8994->hubs.class_w = true;
  714. } else {
  715. dev_dbg(codec->dev, "Class W disabled\n");
  716. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  717. WM8994_CP_DYN_PWR, 0);
  718. wm8994->hubs.class_w = false;
  719. }
  720. }
  721. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  722. struct snd_kcontrol *kcontrol, int event)
  723. {
  724. struct snd_soc_codec *codec = w->codec;
  725. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  726. switch (event) {
  727. case SND_SOC_DAPM_PRE_PMU:
  728. if (wm8994->aif1clk_enable) {
  729. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  730. WM8994_AIF1CLK_ENA_MASK,
  731. WM8994_AIF1CLK_ENA);
  732. wm8994->aif1clk_enable = 0;
  733. }
  734. if (wm8994->aif2clk_enable) {
  735. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  736. WM8994_AIF2CLK_ENA_MASK,
  737. WM8994_AIF2CLK_ENA);
  738. wm8994->aif2clk_enable = 0;
  739. }
  740. break;
  741. }
  742. /* We may also have postponed startup of DSP, handle that. */
  743. wm8958_aif_ev(w, kcontrol, event);
  744. return 0;
  745. }
  746. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  747. struct snd_kcontrol *kcontrol, int event)
  748. {
  749. struct snd_soc_codec *codec = w->codec;
  750. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  751. switch (event) {
  752. case SND_SOC_DAPM_POST_PMD:
  753. if (wm8994->aif1clk_disable) {
  754. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  755. WM8994_AIF1CLK_ENA_MASK, 0);
  756. wm8994->aif1clk_disable = 0;
  757. }
  758. if (wm8994->aif2clk_disable) {
  759. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  760. WM8994_AIF2CLK_ENA_MASK, 0);
  761. wm8994->aif2clk_disable = 0;
  762. }
  763. break;
  764. }
  765. return 0;
  766. }
  767. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  768. struct snd_kcontrol *kcontrol, int event)
  769. {
  770. struct snd_soc_codec *codec = w->codec;
  771. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  772. switch (event) {
  773. case SND_SOC_DAPM_PRE_PMU:
  774. wm8994->aif1clk_enable = 1;
  775. break;
  776. case SND_SOC_DAPM_POST_PMD:
  777. wm8994->aif1clk_disable = 1;
  778. break;
  779. }
  780. return 0;
  781. }
  782. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  783. struct snd_kcontrol *kcontrol, int event)
  784. {
  785. struct snd_soc_codec *codec = w->codec;
  786. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  787. switch (event) {
  788. case SND_SOC_DAPM_PRE_PMU:
  789. wm8994->aif2clk_enable = 1;
  790. break;
  791. case SND_SOC_DAPM_POST_PMD:
  792. wm8994->aif2clk_disable = 1;
  793. break;
  794. }
  795. return 0;
  796. }
  797. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  798. struct snd_kcontrol *kcontrol, int event)
  799. {
  800. late_enable_ev(w, kcontrol, event);
  801. return 0;
  802. }
  803. static int micbias_ev(struct snd_soc_dapm_widget *w,
  804. struct snd_kcontrol *kcontrol, int event)
  805. {
  806. late_enable_ev(w, kcontrol, event);
  807. return 0;
  808. }
  809. static int dac_ev(struct snd_soc_dapm_widget *w,
  810. struct snd_kcontrol *kcontrol, int event)
  811. {
  812. struct snd_soc_codec *codec = w->codec;
  813. unsigned int mask = 1 << w->shift;
  814. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  815. mask, mask);
  816. return 0;
  817. }
  818. static const char *hp_mux_text[] = {
  819. "Mixer",
  820. "DAC",
  821. };
  822. #define WM8994_HP_ENUM(xname, xenum) \
  823. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  824. .info = snd_soc_info_enum_double, \
  825. .get = snd_soc_dapm_get_enum_double, \
  826. .put = wm8994_put_hp_enum, \
  827. .private_value = (unsigned long)&xenum }
  828. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  829. struct snd_ctl_elem_value *ucontrol)
  830. {
  831. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  832. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  833. struct snd_soc_codec *codec = w->codec;
  834. int ret;
  835. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  836. wm8994_update_class_w(codec);
  837. return ret;
  838. }
  839. static const struct soc_enum hpl_enum =
  840. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  841. static const struct snd_kcontrol_new hpl_mux =
  842. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  843. static const struct soc_enum hpr_enum =
  844. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  845. static const struct snd_kcontrol_new hpr_mux =
  846. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  847. static const char *adc_mux_text[] = {
  848. "ADC",
  849. "DMIC",
  850. };
  851. static const struct soc_enum adc_enum =
  852. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  853. static const struct snd_kcontrol_new adcl_mux =
  854. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  855. static const struct snd_kcontrol_new adcr_mux =
  856. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  857. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  858. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  859. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  860. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  861. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  862. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  863. };
  864. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  865. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  866. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  867. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  868. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  869. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  870. };
  871. /* Debugging; dump chip status after DAPM transitions */
  872. static int post_ev(struct snd_soc_dapm_widget *w,
  873. struct snd_kcontrol *kcontrol, int event)
  874. {
  875. struct snd_soc_codec *codec = w->codec;
  876. dev_dbg(codec->dev, "SRC status: %x\n",
  877. snd_soc_read(codec,
  878. WM8994_RATE_STATUS));
  879. return 0;
  880. }
  881. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  882. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  883. 1, 1, 0),
  884. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  885. 0, 1, 0),
  886. };
  887. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  888. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  889. 1, 1, 0),
  890. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  891. 0, 1, 0),
  892. };
  893. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  894. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  895. 1, 1, 0),
  896. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  897. 0, 1, 0),
  898. };
  899. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  900. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  901. 1, 1, 0),
  902. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  903. 0, 1, 0),
  904. };
  905. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  906. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  907. 5, 1, 0),
  908. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  909. 4, 1, 0),
  910. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  911. 2, 1, 0),
  912. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  913. 1, 1, 0),
  914. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  915. 0, 1, 0),
  916. };
  917. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  918. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  919. 5, 1, 0),
  920. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  921. 4, 1, 0),
  922. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  923. 2, 1, 0),
  924. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  925. 1, 1, 0),
  926. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  927. 0, 1, 0),
  928. };
  929. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  930. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  931. .info = snd_soc_info_volsw, \
  932. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  933. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  934. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  935. struct snd_ctl_elem_value *ucontrol)
  936. {
  937. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  938. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  939. struct snd_soc_codec *codec = w->codec;
  940. int ret;
  941. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  942. wm8994_update_class_w(codec);
  943. return ret;
  944. }
  945. static const struct snd_kcontrol_new dac1l_mix[] = {
  946. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  947. 5, 1, 0),
  948. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  949. 4, 1, 0),
  950. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  951. 2, 1, 0),
  952. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  953. 1, 1, 0),
  954. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  955. 0, 1, 0),
  956. };
  957. static const struct snd_kcontrol_new dac1r_mix[] = {
  958. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  959. 5, 1, 0),
  960. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  961. 4, 1, 0),
  962. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  963. 2, 1, 0),
  964. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  965. 1, 1, 0),
  966. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  967. 0, 1, 0),
  968. };
  969. static const char *sidetone_text[] = {
  970. "ADC/DMIC1", "DMIC2",
  971. };
  972. static const struct soc_enum sidetone1_enum =
  973. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  974. static const struct snd_kcontrol_new sidetone1_mux =
  975. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  976. static const struct soc_enum sidetone2_enum =
  977. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  978. static const struct snd_kcontrol_new sidetone2_mux =
  979. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  980. static const char *aif1dac_text[] = {
  981. "AIF1DACDAT", "AIF3DACDAT",
  982. };
  983. static const struct soc_enum aif1dac_enum =
  984. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  985. static const struct snd_kcontrol_new aif1dac_mux =
  986. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  987. static const char *aif2dac_text[] = {
  988. "AIF2DACDAT", "AIF3DACDAT",
  989. };
  990. static const struct soc_enum aif2dac_enum =
  991. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  992. static const struct snd_kcontrol_new aif2dac_mux =
  993. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  994. static const char *aif2adc_text[] = {
  995. "AIF2ADCDAT", "AIF3DACDAT",
  996. };
  997. static const struct soc_enum aif2adc_enum =
  998. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  999. static const struct snd_kcontrol_new aif2adc_mux =
  1000. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1001. static const char *aif3adc_text[] = {
  1002. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1003. };
  1004. static const struct soc_enum wm8994_aif3adc_enum =
  1005. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1006. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1007. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1008. static const struct soc_enum wm8958_aif3adc_enum =
  1009. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1010. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1011. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1012. static const char *mono_pcm_out_text[] = {
  1013. "None", "AIF2ADCL", "AIF2ADCR",
  1014. };
  1015. static const struct soc_enum mono_pcm_out_enum =
  1016. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1017. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1018. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1019. static const char *aif2dac_src_text[] = {
  1020. "AIF2", "AIF3",
  1021. };
  1022. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1023. static const struct soc_enum aif2dacl_src_enum =
  1024. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1025. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1026. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1027. static const struct soc_enum aif2dacr_src_enum =
  1028. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1029. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1030. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1031. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1032. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1033. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1034. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1035. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1036. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1037. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1038. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1039. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1040. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1041. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1042. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1043. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1044. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1045. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1046. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1047. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1048. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1049. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1050. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1051. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1052. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1053. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1054. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1055. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1056. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1057. };
  1058. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1059. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1060. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1061. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1062. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1063. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1064. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1065. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1066. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1067. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1068. };
  1069. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1070. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1071. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1072. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1073. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1074. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1075. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1076. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1077. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1078. };
  1079. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1080. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1081. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1082. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1083. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1084. };
  1085. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1086. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1087. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1088. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1089. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1090. };
  1091. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1092. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1093. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1094. };
  1095. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1096. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1097. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1098. SND_SOC_DAPM_INPUT("Clock"),
  1099. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1100. SND_SOC_DAPM_PRE_PMU),
  1101. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1102. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1103. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1104. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1105. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1106. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1107. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1108. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1109. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1110. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1111. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1112. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1113. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1114. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1115. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1116. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1117. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1118. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1119. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1120. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1121. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1122. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1123. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1124. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1125. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1126. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1127. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1128. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1129. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1130. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1131. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1132. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1133. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1134. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1135. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1136. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1137. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1138. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1139. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1140. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1141. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1142. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1143. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1144. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1145. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1146. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1147. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1148. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1149. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1150. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1151. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1152. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1153. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1154. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1155. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1156. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1157. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1158. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1159. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1160. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1161. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1162. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1163. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1164. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1165. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1166. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1167. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1168. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1169. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1170. /* Power is done with the muxes since the ADC power also controls the
  1171. * downsampling chain, the chip will automatically manage the analogue
  1172. * specific portions.
  1173. */
  1174. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1175. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1176. SND_SOC_DAPM_POST("Debug log", post_ev),
  1177. };
  1178. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1179. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1180. };
  1181. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1182. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1183. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1184. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1185. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1186. };
  1187. static const struct snd_soc_dapm_route intercon[] = {
  1188. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1189. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1190. { "DSP1CLK", NULL, "CLK_SYS" },
  1191. { "DSP2CLK", NULL, "CLK_SYS" },
  1192. { "DSPINTCLK", NULL, "CLK_SYS" },
  1193. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1194. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1195. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1196. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1197. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1198. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1199. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1200. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1201. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1202. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1203. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1204. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1205. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1206. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1207. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1208. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1209. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1210. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1211. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1212. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1213. { "AIF2ADCL", NULL, "AIF2CLK" },
  1214. { "AIF2ADCL", NULL, "DSP2CLK" },
  1215. { "AIF2ADCR", NULL, "AIF2CLK" },
  1216. { "AIF2ADCR", NULL, "DSP2CLK" },
  1217. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1218. { "AIF2DACL", NULL, "AIF2CLK" },
  1219. { "AIF2DACL", NULL, "DSP2CLK" },
  1220. { "AIF2DACR", NULL, "AIF2CLK" },
  1221. { "AIF2DACR", NULL, "DSP2CLK" },
  1222. { "AIF2DACR", NULL, "DSPINTCLK" },
  1223. { "DMIC1L", NULL, "DMIC1DAT" },
  1224. { "DMIC1L", NULL, "CLK_SYS" },
  1225. { "DMIC1R", NULL, "DMIC1DAT" },
  1226. { "DMIC1R", NULL, "CLK_SYS" },
  1227. { "DMIC2L", NULL, "DMIC2DAT" },
  1228. { "DMIC2L", NULL, "CLK_SYS" },
  1229. { "DMIC2R", NULL, "DMIC2DAT" },
  1230. { "DMIC2R", NULL, "CLK_SYS" },
  1231. { "ADCL", NULL, "AIF1CLK" },
  1232. { "ADCL", NULL, "DSP1CLK" },
  1233. { "ADCL", NULL, "DSPINTCLK" },
  1234. { "ADCR", NULL, "AIF1CLK" },
  1235. { "ADCR", NULL, "DSP1CLK" },
  1236. { "ADCR", NULL, "DSPINTCLK" },
  1237. { "ADCL Mux", "ADC", "ADCL" },
  1238. { "ADCL Mux", "DMIC", "DMIC1L" },
  1239. { "ADCR Mux", "ADC", "ADCR" },
  1240. { "ADCR Mux", "DMIC", "DMIC1R" },
  1241. { "DAC1L", NULL, "AIF1CLK" },
  1242. { "DAC1L", NULL, "DSP1CLK" },
  1243. { "DAC1L", NULL, "DSPINTCLK" },
  1244. { "DAC1R", NULL, "AIF1CLK" },
  1245. { "DAC1R", NULL, "DSP1CLK" },
  1246. { "DAC1R", NULL, "DSPINTCLK" },
  1247. { "DAC2L", NULL, "AIF2CLK" },
  1248. { "DAC2L", NULL, "DSP2CLK" },
  1249. { "DAC2L", NULL, "DSPINTCLK" },
  1250. { "DAC2R", NULL, "AIF2DACR" },
  1251. { "DAC2R", NULL, "AIF2CLK" },
  1252. { "DAC2R", NULL, "DSP2CLK" },
  1253. { "DAC2R", NULL, "DSPINTCLK" },
  1254. { "TOCLK", NULL, "CLK_SYS" },
  1255. /* AIF1 outputs */
  1256. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1257. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1258. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1259. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1260. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1261. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1262. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1263. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1264. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1265. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1266. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1267. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1268. /* Pin level routing for AIF3 */
  1269. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1270. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1271. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1272. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1273. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1274. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1275. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1276. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1277. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1278. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1279. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1280. /* DAC1 inputs */
  1281. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1282. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1283. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1284. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1285. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1286. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1287. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1288. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1289. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1290. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1291. /* DAC2/AIF2 outputs */
  1292. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1293. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1294. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1295. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1296. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1297. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1298. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1299. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1300. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1301. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1302. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1303. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1304. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1305. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1306. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1307. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1308. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1309. /* AIF3 output */
  1310. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1311. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1312. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1313. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1314. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1315. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1316. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1317. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1318. /* Sidetone */
  1319. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1320. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1321. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1322. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1323. /* Output stages */
  1324. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1325. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1326. { "SPKL", "DAC1 Switch", "DAC1L" },
  1327. { "SPKL", "DAC2 Switch", "DAC2L" },
  1328. { "SPKR", "DAC1 Switch", "DAC1R" },
  1329. { "SPKR", "DAC2 Switch", "DAC2R" },
  1330. { "Left Headphone Mux", "DAC", "DAC1L" },
  1331. { "Right Headphone Mux", "DAC", "DAC1R" },
  1332. };
  1333. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1334. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1335. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1336. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1337. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1338. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1339. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1340. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1341. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1342. };
  1343. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1344. { "DAC1L", NULL, "DAC1L Mixer" },
  1345. { "DAC1R", NULL, "DAC1R Mixer" },
  1346. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1347. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1348. };
  1349. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1350. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1351. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1352. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1353. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1354. { "MICBIAS1", NULL, "CLK_SYS" },
  1355. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1356. { "MICBIAS2", NULL, "CLK_SYS" },
  1357. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1358. };
  1359. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1360. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1361. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1362. { "MICBIAS1", NULL, "VMID" },
  1363. { "MICBIAS2", NULL, "VMID" },
  1364. };
  1365. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1366. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1367. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1368. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1369. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1370. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1371. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1372. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1373. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1374. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1375. };
  1376. /* The size in bits of the FLL divide multiplied by 10
  1377. * to allow rounding later */
  1378. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1379. struct fll_div {
  1380. u16 outdiv;
  1381. u16 n;
  1382. u16 k;
  1383. u16 clk_ref_div;
  1384. u16 fll_fratio;
  1385. };
  1386. static int wm8994_get_fll_config(struct fll_div *fll,
  1387. int freq_in, int freq_out)
  1388. {
  1389. u64 Kpart;
  1390. unsigned int K, Ndiv, Nmod;
  1391. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1392. /* Scale the input frequency down to <= 13.5MHz */
  1393. fll->clk_ref_div = 0;
  1394. while (freq_in > 13500000) {
  1395. fll->clk_ref_div++;
  1396. freq_in /= 2;
  1397. if (fll->clk_ref_div > 3)
  1398. return -EINVAL;
  1399. }
  1400. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1401. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1402. fll->outdiv = 3;
  1403. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1404. fll->outdiv++;
  1405. if (fll->outdiv > 63)
  1406. return -EINVAL;
  1407. }
  1408. freq_out *= fll->outdiv + 1;
  1409. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1410. if (freq_in > 1000000) {
  1411. fll->fll_fratio = 0;
  1412. } else if (freq_in > 256000) {
  1413. fll->fll_fratio = 1;
  1414. freq_in *= 2;
  1415. } else if (freq_in > 128000) {
  1416. fll->fll_fratio = 2;
  1417. freq_in *= 4;
  1418. } else if (freq_in > 64000) {
  1419. fll->fll_fratio = 3;
  1420. freq_in *= 8;
  1421. } else {
  1422. fll->fll_fratio = 4;
  1423. freq_in *= 16;
  1424. }
  1425. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1426. /* Now, calculate N.K */
  1427. Ndiv = freq_out / freq_in;
  1428. fll->n = Ndiv;
  1429. Nmod = freq_out % freq_in;
  1430. pr_debug("Nmod=%d\n", Nmod);
  1431. /* Calculate fractional part - scale up so we can round. */
  1432. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1433. do_div(Kpart, freq_in);
  1434. K = Kpart & 0xFFFFFFFF;
  1435. if ((K % 10) >= 5)
  1436. K += 5;
  1437. /* Move down to proper range now rounding is done */
  1438. fll->k = K / 10;
  1439. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1440. return 0;
  1441. }
  1442. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1443. unsigned int freq_in, unsigned int freq_out)
  1444. {
  1445. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1446. struct wm8994 *control = codec->control_data;
  1447. int reg_offset, ret;
  1448. struct fll_div fll;
  1449. u16 reg, aif1, aif2;
  1450. unsigned long timeout;
  1451. bool was_enabled;
  1452. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1453. & WM8994_AIF1CLK_ENA;
  1454. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1455. & WM8994_AIF2CLK_ENA;
  1456. switch (id) {
  1457. case WM8994_FLL1:
  1458. reg_offset = 0;
  1459. id = 0;
  1460. break;
  1461. case WM8994_FLL2:
  1462. reg_offset = 0x20;
  1463. id = 1;
  1464. break;
  1465. default:
  1466. return -EINVAL;
  1467. }
  1468. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1469. was_enabled = reg & WM8994_FLL1_ENA;
  1470. switch (src) {
  1471. case 0:
  1472. /* Allow no source specification when stopping */
  1473. if (freq_out)
  1474. return -EINVAL;
  1475. src = wm8994->fll[id].src;
  1476. break;
  1477. case WM8994_FLL_SRC_MCLK1:
  1478. case WM8994_FLL_SRC_MCLK2:
  1479. case WM8994_FLL_SRC_LRCLK:
  1480. case WM8994_FLL_SRC_BCLK:
  1481. break;
  1482. default:
  1483. return -EINVAL;
  1484. }
  1485. /* Are we changing anything? */
  1486. if (wm8994->fll[id].src == src &&
  1487. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1488. return 0;
  1489. /* If we're stopping the FLL redo the old config - no
  1490. * registers will actually be written but we avoid GCC flow
  1491. * analysis bugs spewing warnings.
  1492. */
  1493. if (freq_out)
  1494. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1495. else
  1496. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1497. wm8994->fll[id].out);
  1498. if (ret < 0)
  1499. return ret;
  1500. /* Gate the AIF clocks while we reclock */
  1501. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1502. WM8994_AIF1CLK_ENA, 0);
  1503. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1504. WM8994_AIF2CLK_ENA, 0);
  1505. /* We always need to disable the FLL while reconfiguring */
  1506. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1507. WM8994_FLL1_ENA, 0);
  1508. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1509. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1510. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1511. WM8994_FLL1_OUTDIV_MASK |
  1512. WM8994_FLL1_FRATIO_MASK, reg);
  1513. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1514. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1515. WM8994_FLL1_N_MASK,
  1516. fll.n << WM8994_FLL1_N_SHIFT);
  1517. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1518. WM8994_FLL1_REFCLK_DIV_MASK |
  1519. WM8994_FLL1_REFCLK_SRC_MASK,
  1520. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1521. (src - 1));
  1522. /* Clear any pending completion from a previous failure */
  1523. try_wait_for_completion(&wm8994->fll_locked[id]);
  1524. /* Enable (with fractional mode if required) */
  1525. if (freq_out) {
  1526. /* Enable VMID if we need it */
  1527. if (!was_enabled) {
  1528. switch (control->type) {
  1529. case WM8994:
  1530. vmid_reference(codec);
  1531. break;
  1532. case WM8958:
  1533. if (wm8994->revision < 1)
  1534. vmid_reference(codec);
  1535. break;
  1536. default:
  1537. break;
  1538. }
  1539. }
  1540. if (fll.k)
  1541. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1542. else
  1543. reg = WM8994_FLL1_ENA;
  1544. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1545. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1546. reg);
  1547. if (wm8994->fll_locked_irq) {
  1548. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1549. msecs_to_jiffies(10));
  1550. if (timeout == 0)
  1551. dev_warn(codec->dev,
  1552. "Timed out waiting for FLL lock\n");
  1553. } else {
  1554. msleep(5);
  1555. }
  1556. } else {
  1557. if (was_enabled) {
  1558. switch (control->type) {
  1559. case WM8994:
  1560. vmid_dereference(codec);
  1561. break;
  1562. case WM8958:
  1563. if (wm8994->revision < 1)
  1564. vmid_dereference(codec);
  1565. break;
  1566. default:
  1567. break;
  1568. }
  1569. }
  1570. }
  1571. wm8994->fll[id].in = freq_in;
  1572. wm8994->fll[id].out = freq_out;
  1573. wm8994->fll[id].src = src;
  1574. /* Enable any gated AIF clocks */
  1575. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1576. WM8994_AIF1CLK_ENA, aif1);
  1577. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1578. WM8994_AIF2CLK_ENA, aif2);
  1579. configure_clock(codec);
  1580. return 0;
  1581. }
  1582. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1583. {
  1584. struct completion *completion = data;
  1585. complete(completion);
  1586. return IRQ_HANDLED;
  1587. }
  1588. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1589. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1590. unsigned int freq_in, unsigned int freq_out)
  1591. {
  1592. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1593. }
  1594. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1595. int clk_id, unsigned int freq, int dir)
  1596. {
  1597. struct snd_soc_codec *codec = dai->codec;
  1598. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1599. int i;
  1600. switch (dai->id) {
  1601. case 1:
  1602. case 2:
  1603. break;
  1604. default:
  1605. /* AIF3 shares clocking with AIF1/2 */
  1606. return -EINVAL;
  1607. }
  1608. switch (clk_id) {
  1609. case WM8994_SYSCLK_MCLK1:
  1610. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1611. wm8994->mclk[0] = freq;
  1612. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1613. dai->id, freq);
  1614. break;
  1615. case WM8994_SYSCLK_MCLK2:
  1616. /* TODO: Set GPIO AF */
  1617. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1618. wm8994->mclk[1] = freq;
  1619. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1620. dai->id, freq);
  1621. break;
  1622. case WM8994_SYSCLK_FLL1:
  1623. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1624. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1625. break;
  1626. case WM8994_SYSCLK_FLL2:
  1627. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1628. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1629. break;
  1630. case WM8994_SYSCLK_OPCLK:
  1631. /* Special case - a division (times 10) is given and
  1632. * no effect on main clocking.
  1633. */
  1634. if (freq) {
  1635. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1636. if (opclk_divs[i] == freq)
  1637. break;
  1638. if (i == ARRAY_SIZE(opclk_divs))
  1639. return -EINVAL;
  1640. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1641. WM8994_OPCLK_DIV_MASK, i);
  1642. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1643. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1644. } else {
  1645. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1646. WM8994_OPCLK_ENA, 0);
  1647. }
  1648. default:
  1649. return -EINVAL;
  1650. }
  1651. configure_clock(codec);
  1652. return 0;
  1653. }
  1654. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1655. enum snd_soc_bias_level level)
  1656. {
  1657. struct wm8994 *control = codec->control_data;
  1658. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1659. switch (level) {
  1660. case SND_SOC_BIAS_ON:
  1661. break;
  1662. case SND_SOC_BIAS_PREPARE:
  1663. break;
  1664. case SND_SOC_BIAS_STANDBY:
  1665. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1666. pm_runtime_get_sync(codec->dev);
  1667. switch (control->type) {
  1668. case WM8994:
  1669. if (wm8994->revision < 4) {
  1670. /* Tweak DC servo and DSP
  1671. * configuration for improved
  1672. * performance. */
  1673. snd_soc_write(codec, 0x102, 0x3);
  1674. snd_soc_write(codec, 0x56, 0x3);
  1675. snd_soc_write(codec, 0x817, 0);
  1676. snd_soc_write(codec, 0x102, 0);
  1677. }
  1678. break;
  1679. case WM8958:
  1680. if (wm8994->revision == 0) {
  1681. /* Optimise performance for rev A */
  1682. snd_soc_write(codec, 0x102, 0x3);
  1683. snd_soc_write(codec, 0xcb, 0x81);
  1684. snd_soc_write(codec, 0x817, 0);
  1685. snd_soc_write(codec, 0x102, 0);
  1686. snd_soc_update_bits(codec,
  1687. WM8958_CHARGE_PUMP_2,
  1688. WM8958_CP_DISCH,
  1689. WM8958_CP_DISCH);
  1690. }
  1691. break;
  1692. case WM1811:
  1693. if (wm8994->revision < 2) {
  1694. snd_soc_write(codec, 0x102, 0x3);
  1695. snd_soc_write(codec, 0x5d, 0x7e);
  1696. snd_soc_write(codec, 0x5e, 0x0);
  1697. snd_soc_write(codec, 0x102, 0x0);
  1698. }
  1699. break;
  1700. }
  1701. /* Discharge LINEOUT1 & 2 */
  1702. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1703. WM8994_LINEOUT1_DISCH |
  1704. WM8994_LINEOUT2_DISCH,
  1705. WM8994_LINEOUT1_DISCH |
  1706. WM8994_LINEOUT2_DISCH);
  1707. }
  1708. break;
  1709. case SND_SOC_BIAS_OFF:
  1710. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1711. wm8994->cur_fw = NULL;
  1712. pm_runtime_put(codec->dev);
  1713. }
  1714. break;
  1715. }
  1716. codec->dapm.bias_level = level;
  1717. return 0;
  1718. }
  1719. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1720. {
  1721. struct snd_soc_codec *codec = dai->codec;
  1722. struct wm8994 *control = codec->control_data;
  1723. int ms_reg;
  1724. int aif1_reg;
  1725. int ms = 0;
  1726. int aif1 = 0;
  1727. switch (dai->id) {
  1728. case 1:
  1729. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1730. aif1_reg = WM8994_AIF1_CONTROL_1;
  1731. break;
  1732. case 2:
  1733. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1734. aif1_reg = WM8994_AIF2_CONTROL_1;
  1735. break;
  1736. default:
  1737. return -EINVAL;
  1738. }
  1739. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1740. case SND_SOC_DAIFMT_CBS_CFS:
  1741. break;
  1742. case SND_SOC_DAIFMT_CBM_CFM:
  1743. ms = WM8994_AIF1_MSTR;
  1744. break;
  1745. default:
  1746. return -EINVAL;
  1747. }
  1748. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1749. case SND_SOC_DAIFMT_DSP_B:
  1750. aif1 |= WM8994_AIF1_LRCLK_INV;
  1751. case SND_SOC_DAIFMT_DSP_A:
  1752. aif1 |= 0x18;
  1753. break;
  1754. case SND_SOC_DAIFMT_I2S:
  1755. aif1 |= 0x10;
  1756. break;
  1757. case SND_SOC_DAIFMT_RIGHT_J:
  1758. break;
  1759. case SND_SOC_DAIFMT_LEFT_J:
  1760. aif1 |= 0x8;
  1761. break;
  1762. default:
  1763. return -EINVAL;
  1764. }
  1765. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1766. case SND_SOC_DAIFMT_DSP_A:
  1767. case SND_SOC_DAIFMT_DSP_B:
  1768. /* frame inversion not valid for DSP modes */
  1769. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1770. case SND_SOC_DAIFMT_NB_NF:
  1771. break;
  1772. case SND_SOC_DAIFMT_IB_NF:
  1773. aif1 |= WM8994_AIF1_BCLK_INV;
  1774. break;
  1775. default:
  1776. return -EINVAL;
  1777. }
  1778. break;
  1779. case SND_SOC_DAIFMT_I2S:
  1780. case SND_SOC_DAIFMT_RIGHT_J:
  1781. case SND_SOC_DAIFMT_LEFT_J:
  1782. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1783. case SND_SOC_DAIFMT_NB_NF:
  1784. break;
  1785. case SND_SOC_DAIFMT_IB_IF:
  1786. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1787. break;
  1788. case SND_SOC_DAIFMT_IB_NF:
  1789. aif1 |= WM8994_AIF1_BCLK_INV;
  1790. break;
  1791. case SND_SOC_DAIFMT_NB_IF:
  1792. aif1 |= WM8994_AIF1_LRCLK_INV;
  1793. break;
  1794. default:
  1795. return -EINVAL;
  1796. }
  1797. break;
  1798. default:
  1799. return -EINVAL;
  1800. }
  1801. /* The AIF2 format configuration needs to be mirrored to AIF3
  1802. * on WM8958 if it's in use so just do it all the time. */
  1803. switch (control->type) {
  1804. case WM1811:
  1805. case WM8958:
  1806. if (dai->id == 2)
  1807. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1808. WM8994_AIF1_LRCLK_INV |
  1809. WM8958_AIF3_FMT_MASK, aif1);
  1810. break;
  1811. default:
  1812. break;
  1813. }
  1814. snd_soc_update_bits(codec, aif1_reg,
  1815. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1816. WM8994_AIF1_FMT_MASK,
  1817. aif1);
  1818. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1819. ms);
  1820. return 0;
  1821. }
  1822. static struct {
  1823. int val, rate;
  1824. } srs[] = {
  1825. { 0, 8000 },
  1826. { 1, 11025 },
  1827. { 2, 12000 },
  1828. { 3, 16000 },
  1829. { 4, 22050 },
  1830. { 5, 24000 },
  1831. { 6, 32000 },
  1832. { 7, 44100 },
  1833. { 8, 48000 },
  1834. { 9, 88200 },
  1835. { 10, 96000 },
  1836. };
  1837. static int fs_ratios[] = {
  1838. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1839. };
  1840. static int bclk_divs[] = {
  1841. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1842. 640, 880, 960, 1280, 1760, 1920
  1843. };
  1844. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1845. struct snd_pcm_hw_params *params,
  1846. struct snd_soc_dai *dai)
  1847. {
  1848. struct snd_soc_codec *codec = dai->codec;
  1849. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1850. int aif1_reg;
  1851. int aif2_reg;
  1852. int bclk_reg;
  1853. int lrclk_reg;
  1854. int rate_reg;
  1855. int aif1 = 0;
  1856. int aif2 = 0;
  1857. int bclk = 0;
  1858. int lrclk = 0;
  1859. int rate_val = 0;
  1860. int id = dai->id - 1;
  1861. int i, cur_val, best_val, bclk_rate, best;
  1862. switch (dai->id) {
  1863. case 1:
  1864. aif1_reg = WM8994_AIF1_CONTROL_1;
  1865. aif2_reg = WM8994_AIF1_CONTROL_2;
  1866. bclk_reg = WM8994_AIF1_BCLK;
  1867. rate_reg = WM8994_AIF1_RATE;
  1868. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1869. wm8994->lrclk_shared[0]) {
  1870. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1871. } else {
  1872. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1873. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1874. }
  1875. break;
  1876. case 2:
  1877. aif1_reg = WM8994_AIF2_CONTROL_1;
  1878. aif2_reg = WM8994_AIF2_CONTROL_2;
  1879. bclk_reg = WM8994_AIF2_BCLK;
  1880. rate_reg = WM8994_AIF2_RATE;
  1881. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1882. wm8994->lrclk_shared[1]) {
  1883. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1884. } else {
  1885. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1886. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1887. }
  1888. break;
  1889. default:
  1890. return -EINVAL;
  1891. }
  1892. bclk_rate = params_rate(params) * 2;
  1893. switch (params_format(params)) {
  1894. case SNDRV_PCM_FORMAT_S16_LE:
  1895. bclk_rate *= 16;
  1896. break;
  1897. case SNDRV_PCM_FORMAT_S20_3LE:
  1898. bclk_rate *= 20;
  1899. aif1 |= 0x20;
  1900. break;
  1901. case SNDRV_PCM_FORMAT_S24_LE:
  1902. bclk_rate *= 24;
  1903. aif1 |= 0x40;
  1904. break;
  1905. case SNDRV_PCM_FORMAT_S32_LE:
  1906. bclk_rate *= 32;
  1907. aif1 |= 0x60;
  1908. break;
  1909. default:
  1910. return -EINVAL;
  1911. }
  1912. /* Try to find an appropriate sample rate; look for an exact match. */
  1913. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1914. if (srs[i].rate == params_rate(params))
  1915. break;
  1916. if (i == ARRAY_SIZE(srs))
  1917. return -EINVAL;
  1918. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1919. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1920. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1921. dai->id, wm8994->aifclk[id], bclk_rate);
  1922. if (params_channels(params) == 1 &&
  1923. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1924. aif2 |= WM8994_AIF1_MONO;
  1925. if (wm8994->aifclk[id] == 0) {
  1926. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1927. return -EINVAL;
  1928. }
  1929. /* AIFCLK/fs ratio; look for a close match in either direction */
  1930. best = 0;
  1931. best_val = abs((fs_ratios[0] * params_rate(params))
  1932. - wm8994->aifclk[id]);
  1933. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1934. cur_val = abs((fs_ratios[i] * params_rate(params))
  1935. - wm8994->aifclk[id]);
  1936. if (cur_val >= best_val)
  1937. continue;
  1938. best = i;
  1939. best_val = cur_val;
  1940. }
  1941. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1942. dai->id, fs_ratios[best]);
  1943. rate_val |= best;
  1944. /* We may not get quite the right frequency if using
  1945. * approximate clocks so look for the closest match that is
  1946. * higher than the target (we need to ensure that there enough
  1947. * BCLKs to clock out the samples).
  1948. */
  1949. best = 0;
  1950. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1951. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1952. if (cur_val < 0) /* BCLK table is sorted */
  1953. break;
  1954. best = i;
  1955. }
  1956. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1957. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1958. bclk_divs[best], bclk_rate);
  1959. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1960. lrclk = bclk_rate / params_rate(params);
  1961. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1962. lrclk, bclk_rate / lrclk);
  1963. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1964. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1965. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1966. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1967. lrclk);
  1968. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1969. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1970. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1971. switch (dai->id) {
  1972. case 1:
  1973. wm8994->dac_rates[0] = params_rate(params);
  1974. wm8994_set_retune_mobile(codec, 0);
  1975. wm8994_set_retune_mobile(codec, 1);
  1976. break;
  1977. case 2:
  1978. wm8994->dac_rates[1] = params_rate(params);
  1979. wm8994_set_retune_mobile(codec, 2);
  1980. break;
  1981. }
  1982. }
  1983. return 0;
  1984. }
  1985. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1986. struct snd_pcm_hw_params *params,
  1987. struct snd_soc_dai *dai)
  1988. {
  1989. struct snd_soc_codec *codec = dai->codec;
  1990. struct wm8994 *control = codec->control_data;
  1991. int aif1_reg;
  1992. int aif1 = 0;
  1993. switch (dai->id) {
  1994. case 3:
  1995. switch (control->type) {
  1996. case WM1811:
  1997. case WM8958:
  1998. aif1_reg = WM8958_AIF3_CONTROL_1;
  1999. break;
  2000. default:
  2001. return 0;
  2002. }
  2003. default:
  2004. return 0;
  2005. }
  2006. switch (params_format(params)) {
  2007. case SNDRV_PCM_FORMAT_S16_LE:
  2008. break;
  2009. case SNDRV_PCM_FORMAT_S20_3LE:
  2010. aif1 |= 0x20;
  2011. break;
  2012. case SNDRV_PCM_FORMAT_S24_LE:
  2013. aif1 |= 0x40;
  2014. break;
  2015. case SNDRV_PCM_FORMAT_S32_LE:
  2016. aif1 |= 0x60;
  2017. break;
  2018. default:
  2019. return -EINVAL;
  2020. }
  2021. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2022. }
  2023. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2024. struct snd_soc_dai *dai)
  2025. {
  2026. struct snd_soc_codec *codec = dai->codec;
  2027. int rate_reg = 0;
  2028. switch (dai->id) {
  2029. case 1:
  2030. rate_reg = WM8994_AIF1_RATE;
  2031. break;
  2032. case 2:
  2033. rate_reg = WM8994_AIF2_RATE;
  2034. break;
  2035. default:
  2036. break;
  2037. }
  2038. /* If the DAI is idle then configure the divider tree for the
  2039. * lowest output rate to save a little power if the clock is
  2040. * still active (eg, because it is system clock).
  2041. */
  2042. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2043. snd_soc_update_bits(codec, rate_reg,
  2044. WM8994_AIF1_SR_MASK |
  2045. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2046. }
  2047. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2048. {
  2049. struct snd_soc_codec *codec = codec_dai->codec;
  2050. int mute_reg;
  2051. int reg;
  2052. switch (codec_dai->id) {
  2053. case 1:
  2054. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2055. break;
  2056. case 2:
  2057. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2058. break;
  2059. default:
  2060. return -EINVAL;
  2061. }
  2062. if (mute)
  2063. reg = WM8994_AIF1DAC1_MUTE;
  2064. else
  2065. reg = 0;
  2066. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2067. return 0;
  2068. }
  2069. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2070. {
  2071. struct snd_soc_codec *codec = codec_dai->codec;
  2072. int reg, val, mask;
  2073. switch (codec_dai->id) {
  2074. case 1:
  2075. reg = WM8994_AIF1_MASTER_SLAVE;
  2076. mask = WM8994_AIF1_TRI;
  2077. break;
  2078. case 2:
  2079. reg = WM8994_AIF2_MASTER_SLAVE;
  2080. mask = WM8994_AIF2_TRI;
  2081. break;
  2082. case 3:
  2083. reg = WM8994_POWER_MANAGEMENT_6;
  2084. mask = WM8994_AIF3_TRI;
  2085. break;
  2086. default:
  2087. return -EINVAL;
  2088. }
  2089. if (tristate)
  2090. val = mask;
  2091. else
  2092. val = 0;
  2093. return snd_soc_update_bits(codec, reg, mask, val);
  2094. }
  2095. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2096. {
  2097. struct snd_soc_codec *codec = dai->codec;
  2098. /* Disable the pulls on the AIF if we're using it to save power. */
  2099. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2100. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2101. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2102. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2103. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2104. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2105. return 0;
  2106. }
  2107. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2108. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2109. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2110. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2111. .set_sysclk = wm8994_set_dai_sysclk,
  2112. .set_fmt = wm8994_set_dai_fmt,
  2113. .hw_params = wm8994_hw_params,
  2114. .shutdown = wm8994_aif_shutdown,
  2115. .digital_mute = wm8994_aif_mute,
  2116. .set_pll = wm8994_set_fll,
  2117. .set_tristate = wm8994_set_tristate,
  2118. };
  2119. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2120. .set_sysclk = wm8994_set_dai_sysclk,
  2121. .set_fmt = wm8994_set_dai_fmt,
  2122. .hw_params = wm8994_hw_params,
  2123. .shutdown = wm8994_aif_shutdown,
  2124. .digital_mute = wm8994_aif_mute,
  2125. .set_pll = wm8994_set_fll,
  2126. .set_tristate = wm8994_set_tristate,
  2127. };
  2128. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2129. .hw_params = wm8994_aif3_hw_params,
  2130. .set_tristate = wm8994_set_tristate,
  2131. };
  2132. static struct snd_soc_dai_driver wm8994_dai[] = {
  2133. {
  2134. .name = "wm8994-aif1",
  2135. .id = 1,
  2136. .playback = {
  2137. .stream_name = "AIF1 Playback",
  2138. .channels_min = 1,
  2139. .channels_max = 2,
  2140. .rates = WM8994_RATES,
  2141. .formats = WM8994_FORMATS,
  2142. },
  2143. .capture = {
  2144. .stream_name = "AIF1 Capture",
  2145. .channels_min = 1,
  2146. .channels_max = 2,
  2147. .rates = WM8994_RATES,
  2148. .formats = WM8994_FORMATS,
  2149. },
  2150. .ops = &wm8994_aif1_dai_ops,
  2151. },
  2152. {
  2153. .name = "wm8994-aif2",
  2154. .id = 2,
  2155. .playback = {
  2156. .stream_name = "AIF2 Playback",
  2157. .channels_min = 1,
  2158. .channels_max = 2,
  2159. .rates = WM8994_RATES,
  2160. .formats = WM8994_FORMATS,
  2161. },
  2162. .capture = {
  2163. .stream_name = "AIF2 Capture",
  2164. .channels_min = 1,
  2165. .channels_max = 2,
  2166. .rates = WM8994_RATES,
  2167. .formats = WM8994_FORMATS,
  2168. },
  2169. .probe = wm8994_aif2_probe,
  2170. .ops = &wm8994_aif2_dai_ops,
  2171. },
  2172. {
  2173. .name = "wm8994-aif3",
  2174. .id = 3,
  2175. .playback = {
  2176. .stream_name = "AIF3 Playback",
  2177. .channels_min = 1,
  2178. .channels_max = 2,
  2179. .rates = WM8994_RATES,
  2180. .formats = WM8994_FORMATS,
  2181. },
  2182. .capture = {
  2183. .stream_name = "AIF3 Capture",
  2184. .channels_min = 1,
  2185. .channels_max = 2,
  2186. .rates = WM8994_RATES,
  2187. .formats = WM8994_FORMATS,
  2188. },
  2189. .ops = &wm8994_aif3_dai_ops,
  2190. }
  2191. };
  2192. #ifdef CONFIG_PM
  2193. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2194. {
  2195. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2196. struct wm8994 *control = codec->control_data;
  2197. int i, ret;
  2198. switch (control->type) {
  2199. case WM8994:
  2200. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2201. break;
  2202. case WM1811:
  2203. case WM8958:
  2204. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2205. WM8958_MICD_ENA, 0);
  2206. break;
  2207. }
  2208. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2209. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2210. sizeof(struct wm8994_fll_config));
  2211. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2212. if (ret < 0)
  2213. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2214. i + 1, ret);
  2215. }
  2216. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2217. return 0;
  2218. }
  2219. static int wm8994_resume(struct snd_soc_codec *codec)
  2220. {
  2221. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2222. struct wm8994 *control = codec->control_data;
  2223. int i, ret;
  2224. unsigned int val, mask;
  2225. if (wm8994->revision < 4) {
  2226. /* force a HW read */
  2227. val = wm8994_reg_read(codec->control_data,
  2228. WM8994_POWER_MANAGEMENT_5);
  2229. /* modify the cache only */
  2230. codec->cache_only = 1;
  2231. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2232. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2233. val &= mask;
  2234. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2235. mask, val);
  2236. codec->cache_only = 0;
  2237. }
  2238. /* Restore the registers */
  2239. ret = snd_soc_cache_sync(codec);
  2240. if (ret != 0)
  2241. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2242. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2243. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2244. if (!wm8994->fll_suspend[i].out)
  2245. continue;
  2246. ret = _wm8994_set_fll(codec, i + 1,
  2247. wm8994->fll_suspend[i].src,
  2248. wm8994->fll_suspend[i].in,
  2249. wm8994->fll_suspend[i].out);
  2250. if (ret < 0)
  2251. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2252. i + 1, ret);
  2253. }
  2254. switch (control->type) {
  2255. case WM8994:
  2256. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2257. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2258. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2259. break;
  2260. case WM1811:
  2261. case WM8958:
  2262. if (wm8994->jack_cb)
  2263. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2264. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2265. break;
  2266. }
  2267. return 0;
  2268. }
  2269. #else
  2270. #define wm8994_suspend NULL
  2271. #define wm8994_resume NULL
  2272. #endif
  2273. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2274. {
  2275. struct snd_soc_codec *codec = wm8994->codec;
  2276. struct wm8994_pdata *pdata = wm8994->pdata;
  2277. struct snd_kcontrol_new controls[] = {
  2278. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2279. wm8994->retune_mobile_enum,
  2280. wm8994_get_retune_mobile_enum,
  2281. wm8994_put_retune_mobile_enum),
  2282. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2283. wm8994->retune_mobile_enum,
  2284. wm8994_get_retune_mobile_enum,
  2285. wm8994_put_retune_mobile_enum),
  2286. SOC_ENUM_EXT("AIF2 EQ Mode",
  2287. wm8994->retune_mobile_enum,
  2288. wm8994_get_retune_mobile_enum,
  2289. wm8994_put_retune_mobile_enum),
  2290. };
  2291. int ret, i, j;
  2292. const char **t;
  2293. /* We need an array of texts for the enum API but the number
  2294. * of texts is likely to be less than the number of
  2295. * configurations due to the sample rate dependency of the
  2296. * configurations. */
  2297. wm8994->num_retune_mobile_texts = 0;
  2298. wm8994->retune_mobile_texts = NULL;
  2299. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2300. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2301. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2302. wm8994->retune_mobile_texts[j]) == 0)
  2303. break;
  2304. }
  2305. if (j != wm8994->num_retune_mobile_texts)
  2306. continue;
  2307. /* Expand the array... */
  2308. t = krealloc(wm8994->retune_mobile_texts,
  2309. sizeof(char *) *
  2310. (wm8994->num_retune_mobile_texts + 1),
  2311. GFP_KERNEL);
  2312. if (t == NULL)
  2313. continue;
  2314. /* ...store the new entry... */
  2315. t[wm8994->num_retune_mobile_texts] =
  2316. pdata->retune_mobile_cfgs[i].name;
  2317. /* ...and remember the new version. */
  2318. wm8994->num_retune_mobile_texts++;
  2319. wm8994->retune_mobile_texts = t;
  2320. }
  2321. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2322. wm8994->num_retune_mobile_texts);
  2323. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2324. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2325. ret = snd_soc_add_controls(wm8994->codec, controls,
  2326. ARRAY_SIZE(controls));
  2327. if (ret != 0)
  2328. dev_err(wm8994->codec->dev,
  2329. "Failed to add ReTune Mobile controls: %d\n", ret);
  2330. }
  2331. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2332. {
  2333. struct snd_soc_codec *codec = wm8994->codec;
  2334. struct wm8994_pdata *pdata = wm8994->pdata;
  2335. int ret, i;
  2336. if (!pdata)
  2337. return;
  2338. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2339. pdata->lineout2_diff,
  2340. pdata->lineout1fb,
  2341. pdata->lineout2fb,
  2342. pdata->jd_scthr,
  2343. pdata->jd_thr,
  2344. pdata->micbias1_lvl,
  2345. pdata->micbias2_lvl);
  2346. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2347. if (pdata->num_drc_cfgs) {
  2348. struct snd_kcontrol_new controls[] = {
  2349. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2350. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2351. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2352. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2353. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2354. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2355. };
  2356. /* We need an array of texts for the enum API */
  2357. wm8994->drc_texts = kmalloc(sizeof(char *)
  2358. * pdata->num_drc_cfgs, GFP_KERNEL);
  2359. if (!wm8994->drc_texts) {
  2360. dev_err(wm8994->codec->dev,
  2361. "Failed to allocate %d DRC config texts\n",
  2362. pdata->num_drc_cfgs);
  2363. return;
  2364. }
  2365. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2366. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2367. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2368. wm8994->drc_enum.texts = wm8994->drc_texts;
  2369. ret = snd_soc_add_controls(wm8994->codec, controls,
  2370. ARRAY_SIZE(controls));
  2371. if (ret != 0)
  2372. dev_err(wm8994->codec->dev,
  2373. "Failed to add DRC mode controls: %d\n", ret);
  2374. for (i = 0; i < WM8994_NUM_DRC; i++)
  2375. wm8994_set_drc(codec, i);
  2376. }
  2377. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2378. pdata->num_retune_mobile_cfgs);
  2379. if (pdata->num_retune_mobile_cfgs)
  2380. wm8994_handle_retune_mobile_pdata(wm8994);
  2381. else
  2382. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2383. ARRAY_SIZE(wm8994_eq_controls));
  2384. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2385. if (pdata->micbias[i]) {
  2386. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2387. pdata->micbias[i] & 0xffff);
  2388. }
  2389. }
  2390. }
  2391. /**
  2392. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2393. *
  2394. * @codec: WM8994 codec
  2395. * @jack: jack to report detection events on
  2396. * @micbias: microphone bias to detect on
  2397. * @det: value to report for presence detection
  2398. * @shrt: value to report for short detection
  2399. *
  2400. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2401. * being used to bring out signals to the processor then only platform
  2402. * data configuration is needed for WM8994 and processor GPIOs should
  2403. * be configured using snd_soc_jack_add_gpios() instead.
  2404. *
  2405. * Configuration of detection levels is available via the micbias1_lvl
  2406. * and micbias2_lvl platform data members.
  2407. */
  2408. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2409. int micbias, int det, int shrt)
  2410. {
  2411. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2412. struct wm8994_micdet *micdet;
  2413. struct wm8994 *control = codec->control_data;
  2414. int reg;
  2415. if (control->type != WM8994)
  2416. return -EINVAL;
  2417. switch (micbias) {
  2418. case 1:
  2419. micdet = &wm8994->micdet[0];
  2420. break;
  2421. case 2:
  2422. micdet = &wm8994->micdet[1];
  2423. break;
  2424. default:
  2425. return -EINVAL;
  2426. }
  2427. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2428. micbias, det, shrt);
  2429. /* Store the configuration */
  2430. micdet->jack = jack;
  2431. micdet->det = det;
  2432. micdet->shrt = shrt;
  2433. /* If either of the jacks is set up then enable detection */
  2434. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2435. reg = WM8994_MICD_ENA;
  2436. else
  2437. reg = 0;
  2438. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2439. return 0;
  2440. }
  2441. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2442. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2443. {
  2444. struct wm8994_priv *priv = data;
  2445. struct snd_soc_codec *codec = priv->codec;
  2446. int reg;
  2447. int report;
  2448. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2449. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2450. #endif
  2451. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2452. if (reg < 0) {
  2453. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2454. reg);
  2455. return IRQ_HANDLED;
  2456. }
  2457. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2458. report = 0;
  2459. if (reg & WM8994_MIC1_DET_STS)
  2460. report |= priv->micdet[0].det;
  2461. if (reg & WM8994_MIC1_SHRT_STS)
  2462. report |= priv->micdet[0].shrt;
  2463. snd_soc_jack_report(priv->micdet[0].jack, report,
  2464. priv->micdet[0].det | priv->micdet[0].shrt);
  2465. report = 0;
  2466. if (reg & WM8994_MIC2_DET_STS)
  2467. report |= priv->micdet[1].det;
  2468. if (reg & WM8994_MIC2_SHRT_STS)
  2469. report |= priv->micdet[1].shrt;
  2470. snd_soc_jack_report(priv->micdet[1].jack, report,
  2471. priv->micdet[1].det | priv->micdet[1].shrt);
  2472. return IRQ_HANDLED;
  2473. }
  2474. /* Default microphone detection handler for WM8958 - the user can
  2475. * override this if they wish.
  2476. */
  2477. static void wm8958_default_micdet(u16 status, void *data)
  2478. {
  2479. struct snd_soc_codec *codec = data;
  2480. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2481. int report = 0;
  2482. /* If nothing present then clear our statuses */
  2483. if (!(status & WM8958_MICD_STS))
  2484. goto done;
  2485. report = SND_JACK_MICROPHONE;
  2486. /* Everything else is buttons; just assign slots */
  2487. if (status & 0x1c)
  2488. report |= SND_JACK_BTN_0;
  2489. done:
  2490. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2491. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2492. }
  2493. /**
  2494. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2495. *
  2496. * @codec: WM8958 codec
  2497. * @jack: jack to report detection events on
  2498. *
  2499. * Enable microphone detection functionality for the WM8958. By
  2500. * default simple detection which supports the detection of up to 6
  2501. * buttons plus video and microphone functionality is supported.
  2502. *
  2503. * The WM8958 has an advanced jack detection facility which is able to
  2504. * support complex accessory detection, especially when used in
  2505. * conjunction with external circuitry. In order to provide maximum
  2506. * flexiblity a callback is provided which allows a completely custom
  2507. * detection algorithm.
  2508. */
  2509. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2510. wm8958_micdet_cb cb, void *cb_data)
  2511. {
  2512. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2513. struct wm8994 *control = codec->control_data;
  2514. switch (control->type) {
  2515. case WM1811:
  2516. case WM8958:
  2517. break;
  2518. default:
  2519. return -EINVAL;
  2520. }
  2521. if (jack) {
  2522. if (!cb) {
  2523. dev_dbg(codec->dev, "Using default micdet callback\n");
  2524. cb = wm8958_default_micdet;
  2525. cb_data = codec;
  2526. }
  2527. wm8994->micdet[0].jack = jack;
  2528. wm8994->jack_cb = cb;
  2529. wm8994->jack_cb_data = cb_data;
  2530. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2531. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2532. } else {
  2533. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2534. WM8958_MICD_ENA, 0);
  2535. }
  2536. return 0;
  2537. }
  2538. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2539. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2540. {
  2541. struct wm8994_priv *wm8994 = data;
  2542. struct snd_soc_codec *codec = wm8994->codec;
  2543. int reg;
  2544. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2545. if (reg < 0) {
  2546. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2547. reg);
  2548. return IRQ_NONE;
  2549. }
  2550. if (!(reg & WM8958_MICD_VALID)) {
  2551. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2552. goto out;
  2553. }
  2554. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2555. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2556. #endif
  2557. if (wm8994->jack_cb)
  2558. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2559. else
  2560. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2561. out:
  2562. return IRQ_HANDLED;
  2563. }
  2564. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2565. {
  2566. struct snd_soc_codec *codec = data;
  2567. dev_err(codec->dev, "FIFO error\n");
  2568. return IRQ_HANDLED;
  2569. }
  2570. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2571. {
  2572. struct snd_soc_codec *codec = data;
  2573. dev_err(codec->dev, "Thermal warning\n");
  2574. return IRQ_HANDLED;
  2575. }
  2576. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2577. {
  2578. struct snd_soc_codec *codec = data;
  2579. dev_crit(codec->dev, "Thermal shutdown\n");
  2580. return IRQ_HANDLED;
  2581. }
  2582. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2583. {
  2584. struct wm8994 *control;
  2585. struct wm8994_priv *wm8994;
  2586. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2587. int ret, i;
  2588. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2589. control = codec->control_data;
  2590. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2591. if (wm8994 == NULL)
  2592. return -ENOMEM;
  2593. snd_soc_codec_set_drvdata(codec, wm8994);
  2594. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2595. wm8994->codec = codec;
  2596. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2597. init_completion(&wm8994->fll_locked[i]);
  2598. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2599. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2600. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2601. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2602. WM8994_IRQ_MIC1_DET;
  2603. pm_runtime_enable(codec->dev);
  2604. pm_runtime_resume(codec->dev);
  2605. /* Read our current status back from the chip - we don't want to
  2606. * reset as this may interfere with the GPIO or LDO operation. */
  2607. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2608. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2609. continue;
  2610. ret = wm8994_reg_read(codec->control_data, i);
  2611. if (ret <= 0)
  2612. continue;
  2613. ret = snd_soc_cache_write(codec, i, ret);
  2614. if (ret != 0) {
  2615. dev_err(codec->dev,
  2616. "Failed to initialise cache for 0x%x: %d\n",
  2617. i, ret);
  2618. goto err;
  2619. }
  2620. }
  2621. /* Set revision-specific configuration */
  2622. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2623. switch (control->type) {
  2624. case WM8994:
  2625. switch (wm8994->revision) {
  2626. case 2:
  2627. case 3:
  2628. wm8994->hubs.dcs_codes_l = -5;
  2629. wm8994->hubs.dcs_codes_r = -5;
  2630. wm8994->hubs.hp_startup_mode = 1;
  2631. wm8994->hubs.dcs_readback_mode = 1;
  2632. wm8994->hubs.series_startup = 1;
  2633. break;
  2634. default:
  2635. wm8994->hubs.dcs_readback_mode = 2;
  2636. break;
  2637. }
  2638. break;
  2639. case WM8958:
  2640. wm8994->hubs.dcs_readback_mode = 1;
  2641. break;
  2642. case WM1811:
  2643. wm8994->hubs.dcs_readback_mode = 2;
  2644. wm8994->hubs.no_series_update = 1;
  2645. switch (wm8994->revision) {
  2646. case 0:
  2647. case 1:
  2648. wm8994->hubs.dcs_codes_l = -9;
  2649. wm8994->hubs.dcs_codes_r = -5;
  2650. break;
  2651. default:
  2652. break;
  2653. }
  2654. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2655. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2656. break;
  2657. default:
  2658. break;
  2659. }
  2660. wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
  2661. wm8994_fifo_error, "FIFO error", codec);
  2662. wm8994_request_irq(wm8994->control_data, WM8994_IRQ_TEMP_WARN,
  2663. wm8994_temp_warn, "Thermal warning", codec);
  2664. wm8994_request_irq(wm8994->control_data, WM8994_IRQ_TEMP_SHUT,
  2665. wm8994_temp_shut, "Thermal shutdown", codec);
  2666. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2667. wm_hubs_dcs_done, "DC servo done",
  2668. &wm8994->hubs);
  2669. if (ret == 0)
  2670. wm8994->hubs.dcs_done_irq = true;
  2671. switch (control->type) {
  2672. case WM8994:
  2673. if (wm8994->micdet_irq) {
  2674. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2675. wm8994_mic_irq,
  2676. IRQF_TRIGGER_RISING,
  2677. "Mic1 detect",
  2678. wm8994);
  2679. if (ret != 0)
  2680. dev_warn(codec->dev,
  2681. "Failed to request Mic1 detect IRQ: %d\n",
  2682. ret);
  2683. }
  2684. ret = wm8994_request_irq(codec->control_data,
  2685. WM8994_IRQ_MIC1_SHRT,
  2686. wm8994_mic_irq, "Mic 1 short",
  2687. wm8994);
  2688. if (ret != 0)
  2689. dev_warn(codec->dev,
  2690. "Failed to request Mic1 short IRQ: %d\n",
  2691. ret);
  2692. ret = wm8994_request_irq(codec->control_data,
  2693. WM8994_IRQ_MIC2_DET,
  2694. wm8994_mic_irq, "Mic 2 detect",
  2695. wm8994);
  2696. if (ret != 0)
  2697. dev_warn(codec->dev,
  2698. "Failed to request Mic2 detect IRQ: %d\n",
  2699. ret);
  2700. ret = wm8994_request_irq(codec->control_data,
  2701. WM8994_IRQ_MIC2_SHRT,
  2702. wm8994_mic_irq, "Mic 2 short",
  2703. wm8994);
  2704. if (ret != 0)
  2705. dev_warn(codec->dev,
  2706. "Failed to request Mic2 short IRQ: %d\n",
  2707. ret);
  2708. break;
  2709. case WM8958:
  2710. case WM1811:
  2711. if (wm8994->micdet_irq) {
  2712. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2713. wm8958_mic_irq,
  2714. IRQF_TRIGGER_RISING,
  2715. "Mic detect",
  2716. wm8994);
  2717. if (ret != 0)
  2718. dev_warn(codec->dev,
  2719. "Failed to request Mic detect IRQ: %d\n",
  2720. ret);
  2721. }
  2722. }
  2723. wm8994->fll_locked_irq = true;
  2724. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2725. ret = wm8994_request_irq(codec->control_data,
  2726. WM8994_IRQ_FLL1_LOCK + i,
  2727. wm8994_fll_locked_irq, "FLL lock",
  2728. &wm8994->fll_locked[i]);
  2729. if (ret != 0)
  2730. wm8994->fll_locked_irq = false;
  2731. }
  2732. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2733. * configured on init - if a system wants to do this dynamically
  2734. * at runtime we can deal with that then.
  2735. */
  2736. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2737. if (ret < 0) {
  2738. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2739. goto err_irq;
  2740. }
  2741. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2742. wm8994->lrclk_shared[0] = 1;
  2743. wm8994_dai[0].symmetric_rates = 1;
  2744. } else {
  2745. wm8994->lrclk_shared[0] = 0;
  2746. }
  2747. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2748. if (ret < 0) {
  2749. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2750. goto err_irq;
  2751. }
  2752. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2753. wm8994->lrclk_shared[1] = 1;
  2754. wm8994_dai[1].symmetric_rates = 1;
  2755. } else {
  2756. wm8994->lrclk_shared[1] = 0;
  2757. }
  2758. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2759. /* Latch volume updates (right only; we always do left then right). */
  2760. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2761. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2762. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2763. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2764. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2765. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2766. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2767. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2768. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2769. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2770. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2771. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2772. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2773. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2774. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2775. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2776. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2777. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2778. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2779. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2780. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2781. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2782. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2783. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2784. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2785. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2786. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2787. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2788. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2789. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2790. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2791. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2792. /* Set the low bit of the 3D stereo depth so TLV matches */
  2793. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2794. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2795. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2796. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2797. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2798. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2799. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2800. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2801. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2802. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2803. * use this; it only affects behaviour on idle TDM clock
  2804. * cycles. */
  2805. switch (control->type) {
  2806. case WM8994:
  2807. case WM8958:
  2808. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2809. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2810. break;
  2811. default:
  2812. break;
  2813. }
  2814. wm8994_update_class_w(codec);
  2815. wm8994_handle_pdata(wm8994);
  2816. wm_hubs_add_analogue_controls(codec);
  2817. snd_soc_add_controls(codec, wm8994_snd_controls,
  2818. ARRAY_SIZE(wm8994_snd_controls));
  2819. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2820. ARRAY_SIZE(wm8994_dapm_widgets));
  2821. switch (control->type) {
  2822. case WM8994:
  2823. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2824. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2825. if (wm8994->revision < 4) {
  2826. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2827. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2828. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2829. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2830. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2831. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2832. } else {
  2833. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2834. ARRAY_SIZE(wm8994_lateclk_widgets));
  2835. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2836. ARRAY_SIZE(wm8994_adc_widgets));
  2837. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2838. ARRAY_SIZE(wm8994_dac_widgets));
  2839. }
  2840. break;
  2841. case WM8958:
  2842. snd_soc_add_controls(codec, wm8958_snd_controls,
  2843. ARRAY_SIZE(wm8958_snd_controls));
  2844. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2845. ARRAY_SIZE(wm8958_dapm_widgets));
  2846. if (wm8994->revision < 1) {
  2847. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2848. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2849. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2850. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2851. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2852. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2853. } else {
  2854. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2855. ARRAY_SIZE(wm8994_lateclk_widgets));
  2856. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2857. ARRAY_SIZE(wm8994_adc_widgets));
  2858. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2859. ARRAY_SIZE(wm8994_dac_widgets));
  2860. }
  2861. break;
  2862. case WM1811:
  2863. snd_soc_add_controls(codec, wm8958_snd_controls,
  2864. ARRAY_SIZE(wm8958_snd_controls));
  2865. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2866. ARRAY_SIZE(wm8958_dapm_widgets));
  2867. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2868. ARRAY_SIZE(wm8994_lateclk_widgets));
  2869. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2870. ARRAY_SIZE(wm8994_adc_widgets));
  2871. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2872. ARRAY_SIZE(wm8994_dac_widgets));
  2873. break;
  2874. }
  2875. wm_hubs_add_analogue_routes(codec, 0, 0);
  2876. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2877. switch (control->type) {
  2878. case WM8994:
  2879. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2880. ARRAY_SIZE(wm8994_intercon));
  2881. if (wm8994->revision < 4) {
  2882. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2883. ARRAY_SIZE(wm8994_revd_intercon));
  2884. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2885. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2886. } else {
  2887. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2888. ARRAY_SIZE(wm8994_lateclk_intercon));
  2889. }
  2890. break;
  2891. case WM8958:
  2892. if (wm8994->revision < 1) {
  2893. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2894. ARRAY_SIZE(wm8994_revd_intercon));
  2895. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2896. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2897. } else {
  2898. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2899. ARRAY_SIZE(wm8994_lateclk_intercon));
  2900. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2901. ARRAY_SIZE(wm8958_intercon));
  2902. }
  2903. wm8958_dsp2_init(codec);
  2904. break;
  2905. case WM1811:
  2906. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2907. ARRAY_SIZE(wm8994_lateclk_intercon));
  2908. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2909. ARRAY_SIZE(wm8958_intercon));
  2910. break;
  2911. }
  2912. return 0;
  2913. err_irq:
  2914. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2915. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2916. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2917. if (wm8994->micdet_irq)
  2918. free_irq(wm8994->micdet_irq, wm8994);
  2919. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2920. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2921. &wm8994->fll_locked[i]);
  2922. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2923. &wm8994->hubs);
  2924. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2925. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT, codec);
  2926. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_WARN, codec);
  2927. err:
  2928. kfree(wm8994);
  2929. return ret;
  2930. }
  2931. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2932. {
  2933. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2934. struct wm8994 *control = codec->control_data;
  2935. int i;
  2936. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2937. pm_runtime_disable(codec->dev);
  2938. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2939. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2940. &wm8994->fll_locked[i]);
  2941. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2942. &wm8994->hubs);
  2943. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2944. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT, codec);
  2945. wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_WARN, codec);
  2946. switch (control->type) {
  2947. case WM8994:
  2948. if (wm8994->micdet_irq)
  2949. free_irq(wm8994->micdet_irq, wm8994);
  2950. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2951. wm8994);
  2952. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2953. wm8994);
  2954. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2955. wm8994);
  2956. break;
  2957. case WM1811:
  2958. case WM8958:
  2959. if (wm8994->micdet_irq)
  2960. free_irq(wm8994->micdet_irq, wm8994);
  2961. break;
  2962. }
  2963. if (wm8994->mbc)
  2964. release_firmware(wm8994->mbc);
  2965. if (wm8994->mbc_vss)
  2966. release_firmware(wm8994->mbc_vss);
  2967. if (wm8994->enh_eq)
  2968. release_firmware(wm8994->enh_eq);
  2969. kfree(wm8994->retune_mobile_texts);
  2970. kfree(wm8994->drc_texts);
  2971. kfree(wm8994);
  2972. return 0;
  2973. }
  2974. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2975. .probe = wm8994_codec_probe,
  2976. .remove = wm8994_codec_remove,
  2977. .suspend = wm8994_suspend,
  2978. .resume = wm8994_resume,
  2979. .read = wm8994_read,
  2980. .write = wm8994_write,
  2981. .readable_register = wm8994_readable,
  2982. .volatile_register = wm8994_volatile,
  2983. .set_bias_level = wm8994_set_bias_level,
  2984. .reg_cache_size = WM8994_CACHE_SIZE,
  2985. .reg_cache_default = wm8994_reg_defaults,
  2986. .reg_word_size = 2,
  2987. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2988. };
  2989. static int __devinit wm8994_probe(struct platform_device *pdev)
  2990. {
  2991. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2992. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2993. }
  2994. static int __devexit wm8994_remove(struct platform_device *pdev)
  2995. {
  2996. snd_soc_unregister_codec(&pdev->dev);
  2997. return 0;
  2998. }
  2999. static struct platform_driver wm8994_codec_driver = {
  3000. .driver = {
  3001. .name = "wm8994-codec",
  3002. .owner = THIS_MODULE,
  3003. },
  3004. .probe = wm8994_probe,
  3005. .remove = __devexit_p(wm8994_remove),
  3006. };
  3007. static __init int wm8994_init(void)
  3008. {
  3009. return platform_driver_register(&wm8994_codec_driver);
  3010. }
  3011. module_init(wm8994_init);
  3012. static __exit void wm8994_exit(void)
  3013. {
  3014. platform_driver_unregister(&wm8994_codec_driver);
  3015. }
  3016. module_exit(wm8994_exit);
  3017. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3018. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3019. MODULE_LICENSE("GPL");
  3020. MODULE_ALIAS("platform:wm8994-codec");