wm8991.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424
  1. /*
  2. * wm8991.c -- WM8991 ALSA Soc Audio driver
  3. *
  4. * Copyright 2007-2010 Wolfson Microelectronics PLC.
  5. * Author: Graeme Gregory
  6. * Graeme.Gregory@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <asm/div64.h>
  30. #include "wm8991.h"
  31. struct wm8991_priv {
  32. enum snd_soc_control_type control_type;
  33. unsigned int pcmclk;
  34. };
  35. static const u16 wm8991_reg_defs[] = {
  36. 0x8991, /* R0 - Reset */
  37. 0x0000, /* R1 - Power Management (1) */
  38. 0x6000, /* R2 - Power Management (2) */
  39. 0x0000, /* R3 - Power Management (3) */
  40. 0x4050, /* R4 - Audio Interface (1) */
  41. 0x4000, /* R5 - Audio Interface (2) */
  42. 0x01C8, /* R6 - Clocking (1) */
  43. 0x0000, /* R7 - Clocking (2) */
  44. 0x0040, /* R8 - Audio Interface (3) */
  45. 0x0040, /* R9 - Audio Interface (4) */
  46. 0x0004, /* R10 - DAC CTRL */
  47. 0x00C0, /* R11 - Left DAC Digital Volume */
  48. 0x00C0, /* R12 - Right DAC Digital Volume */
  49. 0x0000, /* R13 - Digital Side Tone */
  50. 0x0100, /* R14 - ADC CTRL */
  51. 0x00C0, /* R15 - Left ADC Digital Volume */
  52. 0x00C0, /* R16 - Right ADC Digital Volume */
  53. 0x0000, /* R17 */
  54. 0x0000, /* R18 - GPIO CTRL 1 */
  55. 0x1000, /* R19 - GPIO1 & GPIO2 */
  56. 0x1010, /* R20 - GPIO3 & GPIO4 */
  57. 0x1010, /* R21 - GPIO5 & GPIO6 */
  58. 0x8000, /* R22 - GPIOCTRL 2 */
  59. 0x0800, /* R23 - GPIO_POL */
  60. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  61. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  62. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  63. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  64. 0x0000, /* R28 - Left Output Volume */
  65. 0x0000, /* R29 - Right Output Volume */
  66. 0x0066, /* R30 - Line Outputs Volume */
  67. 0x0022, /* R31 - Out3/4 Volume */
  68. 0x0079, /* R32 - Left OPGA Volume */
  69. 0x0079, /* R33 - Right OPGA Volume */
  70. 0x0003, /* R34 - Speaker Volume */
  71. 0x0003, /* R35 - ClassD1 */
  72. 0x0000, /* R36 */
  73. 0x0100, /* R37 - ClassD3 */
  74. 0x0000, /* R38 */
  75. 0x0000, /* R39 - Input Mixer1 */
  76. 0x0000, /* R40 - Input Mixer2 */
  77. 0x0000, /* R41 - Input Mixer3 */
  78. 0x0000, /* R42 - Input Mixer4 */
  79. 0x0000, /* R43 - Input Mixer5 */
  80. 0x0000, /* R44 - Input Mixer6 */
  81. 0x0000, /* R45 - Output Mixer1 */
  82. 0x0000, /* R46 - Output Mixer2 */
  83. 0x0000, /* R47 - Output Mixer3 */
  84. 0x0000, /* R48 - Output Mixer4 */
  85. 0x0000, /* R49 - Output Mixer5 */
  86. 0x0000, /* R50 - Output Mixer6 */
  87. 0x0180, /* R51 - Out3/4 Mixer */
  88. 0x0000, /* R52 - Line Mixer1 */
  89. 0x0000, /* R53 - Line Mixer2 */
  90. 0x0000, /* R54 - Speaker Mixer */
  91. 0x0000, /* R55 - Additional Control */
  92. 0x0000, /* R56 - AntiPOP1 */
  93. 0x0000, /* R57 - AntiPOP2 */
  94. 0x0000, /* R58 - MICBIAS */
  95. 0x0000, /* R59 */
  96. 0x0008, /* R60 - PLL1 */
  97. 0x0031, /* R61 - PLL2 */
  98. 0x0026, /* R62 - PLL3 */
  99. };
  100. #define wm8991_reset(c) snd_soc_write(c, WM8991_RESET, 0)
  101. static const unsigned int rec_mix_tlv[] = {
  102. TLV_DB_RANGE_HEAD(1),
  103. 0, 7, TLV_DB_LINEAR_ITEM(-1500, 600),
  104. };
  105. static const unsigned int in_pga_tlv[] = {
  106. TLV_DB_RANGE_HEAD(1),
  107. 0, 0x1F, TLV_DB_LINEAR_ITEM(-1650, 3000),
  108. };
  109. static const unsigned int out_mix_tlv[] = {
  110. TLV_DB_RANGE_HEAD(1),
  111. 0, 7, TLV_DB_LINEAR_ITEM(0, -2100),
  112. };
  113. static const unsigned int out_pga_tlv[] = {
  114. TLV_DB_RANGE_HEAD(1),
  115. 0, 127, TLV_DB_LINEAR_ITEM(-7300, 600),
  116. };
  117. static const unsigned int out_omix_tlv[] = {
  118. TLV_DB_RANGE_HEAD(1),
  119. 0, 7, TLV_DB_LINEAR_ITEM(-600, 0),
  120. };
  121. static const unsigned int out_dac_tlv[] = {
  122. TLV_DB_RANGE_HEAD(1),
  123. 0, 255, TLV_DB_LINEAR_ITEM(-7163, 0),
  124. };
  125. static const unsigned int in_adc_tlv[] = {
  126. TLV_DB_RANGE_HEAD(1),
  127. 0, 255, TLV_DB_LINEAR_ITEM(-7163, 1763),
  128. };
  129. static const unsigned int out_sidetone_tlv[] = {
  130. TLV_DB_RANGE_HEAD(1),
  131. 0, 31, TLV_DB_LINEAR_ITEM(-3600, 0),
  132. };
  133. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  134. struct snd_ctl_elem_value *ucontrol)
  135. {
  136. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  137. int reg = kcontrol->private_value & 0xff;
  138. int ret;
  139. u16 val;
  140. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  141. if (ret < 0)
  142. return ret;
  143. /* now hit the volume update bits (always bit 8) */
  144. val = snd_soc_read(codec, reg);
  145. return snd_soc_write(codec, reg, val | 0x0100);
  146. }
  147. static const char *wm8991_digital_sidetone[] =
  148. {"None", "Left ADC", "Right ADC", "Reserved"};
  149. static const struct soc_enum wm8991_left_digital_sidetone_enum =
  150. SOC_ENUM_SINGLE(WM8991_DIGITAL_SIDE_TONE,
  151. WM8991_ADC_TO_DACL_SHIFT,
  152. WM8991_ADC_TO_DACL_MASK,
  153. wm8991_digital_sidetone);
  154. static const struct soc_enum wm8991_right_digital_sidetone_enum =
  155. SOC_ENUM_SINGLE(WM8991_DIGITAL_SIDE_TONE,
  156. WM8991_ADC_TO_DACR_SHIFT,
  157. WM8991_ADC_TO_DACR_MASK,
  158. wm8991_digital_sidetone);
  159. static const char *wm8991_adcmode[] =
  160. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  161. static const struct soc_enum wm8991_right_adcmode_enum =
  162. SOC_ENUM_SINGLE(WM8991_ADC_CTRL,
  163. WM8991_ADC_HPF_CUT_SHIFT,
  164. WM8991_ADC_HPF_CUT_MASK,
  165. wm8991_adcmode);
  166. static const struct snd_kcontrol_new wm8991_snd_controls[] = {
  167. /* INMIXL */
  168. SOC_SINGLE("LIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L12MNBST_BIT, 1, 0),
  169. SOC_SINGLE("LIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L34MNBST_BIT, 1, 0),
  170. /* INMIXR */
  171. SOC_SINGLE("RIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R12MNBST_BIT, 1, 0),
  172. SOC_SINGLE("RIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R34MNBST_BIT, 1, 0),
  173. /* LOMIX */
  174. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER3,
  175. WM8991_LLI3LOVOL_SHIFT, WM8991_LLI3LOVOL_MASK, 1, out_mix_tlv),
  176. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  177. WM8991_LR12LOVOL_SHIFT, WM8991_LR12LOVOL_MASK, 1, out_mix_tlv),
  178. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  179. WM8991_LL12LOVOL_SHIFT, WM8991_LL12LOVOL_MASK, 1, out_mix_tlv),
  180. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER5,
  181. WM8991_LRI3LOVOL_SHIFT, WM8991_LRI3LOVOL_MASK, 1, out_mix_tlv),
  182. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  183. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  184. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  185. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  186. /* ROMIX */
  187. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER4,
  188. WM8991_RRI3ROVOL_SHIFT, WM8991_RRI3ROVOL_MASK, 1, out_mix_tlv),
  189. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  190. WM8991_RL12ROVOL_SHIFT, WM8991_RL12ROVOL_MASK, 1, out_mix_tlv),
  191. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  192. WM8991_RR12ROVOL_SHIFT, WM8991_RR12ROVOL_MASK, 1, out_mix_tlv),
  193. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER6,
  194. WM8991_RLI3ROVOL_SHIFT, WM8991_RLI3ROVOL_MASK, 1, out_mix_tlv),
  195. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  196. WM8991_RLBROVOL_SHIFT, WM8991_RLBROVOL_MASK, 1, out_mix_tlv),
  197. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  198. WM8991_RRBROVOL_SHIFT, WM8991_RRBROVOL_MASK, 1, out_mix_tlv),
  199. /* LOUT */
  200. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8991_LEFT_OUTPUT_VOLUME,
  201. WM8991_LOUTVOL_SHIFT, WM8991_LOUTVOL_MASK, 0, out_pga_tlv),
  202. SOC_SINGLE("LOUT ZC", WM8991_LEFT_OUTPUT_VOLUME, WM8991_LOZC_BIT, 1, 0),
  203. /* ROUT */
  204. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8991_RIGHT_OUTPUT_VOLUME,
  205. WM8991_ROUTVOL_SHIFT, WM8991_ROUTVOL_MASK, 0, out_pga_tlv),
  206. SOC_SINGLE("ROUT ZC", WM8991_RIGHT_OUTPUT_VOLUME, WM8991_ROZC_BIT, 1, 0),
  207. /* LOPGA */
  208. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8991_LEFT_OPGA_VOLUME,
  209. WM8991_LOPGAVOL_SHIFT, WM8991_LOPGAVOL_MASK, 0, out_pga_tlv),
  210. SOC_SINGLE("LOPGA ZC Switch", WM8991_LEFT_OPGA_VOLUME,
  211. WM8991_LOPGAZC_BIT, 1, 0),
  212. /* ROPGA */
  213. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8991_RIGHT_OPGA_VOLUME,
  214. WM8991_ROPGAVOL_SHIFT, WM8991_ROPGAVOL_MASK, 0, out_pga_tlv),
  215. SOC_SINGLE("ROPGA ZC Switch", WM8991_RIGHT_OPGA_VOLUME,
  216. WM8991_ROPGAZC_BIT, 1, 0),
  217. SOC_SINGLE("LON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  218. WM8991_LONMUTE_BIT, 1, 0),
  219. SOC_SINGLE("LOP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  220. WM8991_LOPMUTE_BIT, 1, 0),
  221. SOC_SINGLE("LOP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  222. WM8991_LOATTN_BIT, 1, 0),
  223. SOC_SINGLE("RON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  224. WM8991_RONMUTE_BIT, 1, 0),
  225. SOC_SINGLE("ROP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  226. WM8991_ROPMUTE_BIT, 1, 0),
  227. SOC_SINGLE("ROP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  228. WM8991_ROATTN_BIT, 1, 0),
  229. SOC_SINGLE("OUT3 Mute Switch", WM8991_OUT3_4_VOLUME,
  230. WM8991_OUT3MUTE_BIT, 1, 0),
  231. SOC_SINGLE("OUT3 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  232. WM8991_OUT3ATTN_BIT, 1, 0),
  233. SOC_SINGLE("OUT4 Mute Switch", WM8991_OUT3_4_VOLUME,
  234. WM8991_OUT4MUTE_BIT, 1, 0),
  235. SOC_SINGLE("OUT4 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  236. WM8991_OUT4ATTN_BIT, 1, 0),
  237. SOC_SINGLE("Speaker Mode Switch", WM8991_CLASSD1,
  238. WM8991_CDMODE_BIT, 1, 0),
  239. SOC_SINGLE("Speaker Output Attenuation Volume", WM8991_SPEAKER_VOLUME,
  240. WM8991_SPKVOL_SHIFT, WM8991_SPKVOL_MASK, 0),
  241. SOC_SINGLE("Speaker DC Boost Volume", WM8991_CLASSD3,
  242. WM8991_DCGAIN_SHIFT, WM8991_DCGAIN_MASK, 0),
  243. SOC_SINGLE("Speaker AC Boost Volume", WM8991_CLASSD3,
  244. WM8991_ACGAIN_SHIFT, WM8991_ACGAIN_MASK, 0),
  245. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  246. WM8991_LEFT_DAC_DIGITAL_VOLUME,
  247. WM8991_DACL_VOL_SHIFT,
  248. WM8991_DACL_VOL_MASK,
  249. 0,
  250. out_dac_tlv),
  251. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  252. WM8991_RIGHT_DAC_DIGITAL_VOLUME,
  253. WM8991_DACR_VOL_SHIFT,
  254. WM8991_DACR_VOL_MASK,
  255. 0,
  256. out_dac_tlv),
  257. SOC_ENUM("Left Digital Sidetone", wm8991_left_digital_sidetone_enum),
  258. SOC_ENUM("Right Digital Sidetone", wm8991_right_digital_sidetone_enum),
  259. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  260. WM8991_ADCL_DAC_SVOL_SHIFT, WM8991_ADCL_DAC_SVOL_MASK, 0,
  261. out_sidetone_tlv),
  262. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  263. WM8991_ADCR_DAC_SVOL_SHIFT, WM8991_ADCR_DAC_SVOL_MASK, 0,
  264. out_sidetone_tlv),
  265. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8991_ADC_CTRL,
  266. WM8991_ADC_HPF_ENA_BIT, 1, 0),
  267. SOC_ENUM("ADC HPF Mode", wm8991_right_adcmode_enum),
  268. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  269. WM8991_LEFT_ADC_DIGITAL_VOLUME,
  270. WM8991_ADCL_VOL_SHIFT,
  271. WM8991_ADCL_VOL_MASK,
  272. 0,
  273. in_adc_tlv),
  274. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  275. WM8991_RIGHT_ADC_DIGITAL_VOLUME,
  276. WM8991_ADCR_VOL_SHIFT,
  277. WM8991_ADCR_VOL_MASK,
  278. 0,
  279. in_adc_tlv),
  280. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  281. WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  282. WM8991_LIN12VOL_SHIFT,
  283. WM8991_LIN12VOL_MASK,
  284. 0,
  285. in_pga_tlv),
  286. SOC_SINGLE("LIN12 ZC Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  287. WM8991_LI12ZC_BIT, 1, 0),
  288. SOC_SINGLE("LIN12 Mute Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  289. WM8991_LI12MUTE_BIT, 1, 0),
  290. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  291. WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  292. WM8991_LIN34VOL_SHIFT,
  293. WM8991_LIN34VOL_MASK,
  294. 0,
  295. in_pga_tlv),
  296. SOC_SINGLE("LIN34 ZC Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  297. WM8991_LI34ZC_BIT, 1, 0),
  298. SOC_SINGLE("LIN34 Mute Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  299. WM8991_LI34MUTE_BIT, 1, 0),
  300. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  301. WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  302. WM8991_RIN12VOL_SHIFT,
  303. WM8991_RIN12VOL_MASK,
  304. 0,
  305. in_pga_tlv),
  306. SOC_SINGLE("RIN12 ZC Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  307. WM8991_RI12ZC_BIT, 1, 0),
  308. SOC_SINGLE("RIN12 Mute Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  309. WM8991_RI12MUTE_BIT, 1, 0),
  310. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  311. WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  312. WM8991_RIN34VOL_SHIFT,
  313. WM8991_RIN34VOL_MASK,
  314. 0,
  315. in_pga_tlv),
  316. SOC_SINGLE("RIN34 ZC Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  317. WM8991_RI34ZC_BIT, 1, 0),
  318. SOC_SINGLE("RIN34 Mute Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  319. WM8991_RI34MUTE_BIT, 1, 0),
  320. };
  321. /*
  322. * _DAPM_ Controls
  323. */
  324. static int inmixer_event(struct snd_soc_dapm_widget *w,
  325. struct snd_kcontrol *kcontrol, int event)
  326. {
  327. u16 reg, fakepower;
  328. reg = snd_soc_read(w->codec, WM8991_POWER_MANAGEMENT_2);
  329. fakepower = snd_soc_read(w->codec, WM8991_INTDRIVBITS);
  330. if (fakepower & ((1 << WM8991_INMIXL_PWR_BIT) |
  331. (1 << WM8991_AINLMUX_PWR_BIT)))
  332. reg |= WM8991_AINL_ENA;
  333. else
  334. reg &= ~WM8991_AINL_ENA;
  335. if (fakepower & ((1 << WM8991_INMIXR_PWR_BIT) |
  336. (1 << WM8991_AINRMUX_PWR_BIT)))
  337. reg |= WM8991_AINR_ENA;
  338. else
  339. reg &= ~WM8991_AINR_ENA;
  340. snd_soc_write(w->codec, WM8991_POWER_MANAGEMENT_2, reg);
  341. return 0;
  342. }
  343. static int outmixer_event(struct snd_soc_dapm_widget *w,
  344. struct snd_kcontrol *kcontrol, int event)
  345. {
  346. u32 reg_shift = kcontrol->private_value & 0xfff;
  347. int ret = 0;
  348. u16 reg;
  349. switch (reg_shift) {
  350. case WM8991_SPEAKER_MIXER | (WM8991_LDSPK_BIT << 8):
  351. reg = snd_soc_read(w->codec, WM8991_OUTPUT_MIXER1);
  352. if (reg & WM8991_LDLO) {
  353. printk(KERN_WARNING
  354. "Cannot set as Output Mixer 1 LDLO Set\n");
  355. ret = -1;
  356. }
  357. break;
  358. case WM8991_SPEAKER_MIXER | (WM8991_RDSPK_BIT << 8):
  359. reg = snd_soc_read(w->codec, WM8991_OUTPUT_MIXER2);
  360. if (reg & WM8991_RDRO) {
  361. printk(KERN_WARNING
  362. "Cannot set as Output Mixer 2 RDRO Set\n");
  363. ret = -1;
  364. }
  365. break;
  366. case WM8991_OUTPUT_MIXER1 | (WM8991_LDLO_BIT << 8):
  367. reg = snd_soc_read(w->codec, WM8991_SPEAKER_MIXER);
  368. if (reg & WM8991_LDSPK) {
  369. printk(KERN_WARNING
  370. "Cannot set as Speaker Mixer LDSPK Set\n");
  371. ret = -1;
  372. }
  373. break;
  374. case WM8991_OUTPUT_MIXER2 | (WM8991_RDRO_BIT << 8):
  375. reg = snd_soc_read(w->codec, WM8991_SPEAKER_MIXER);
  376. if (reg & WM8991_RDSPK) {
  377. printk(KERN_WARNING
  378. "Cannot set as Speaker Mixer RDSPK Set\n");
  379. ret = -1;
  380. }
  381. break;
  382. }
  383. return ret;
  384. }
  385. /* INMIX dB values */
  386. static const unsigned int in_mix_tlv[] = {
  387. TLV_DB_RANGE_HEAD(1),
  388. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  389. };
  390. /* Left In PGA Connections */
  391. static const struct snd_kcontrol_new wm8991_dapm_lin12_pga_controls[] = {
  392. SOC_DAPM_SINGLE("LIN1 Switch", WM8991_INPUT_MIXER2, WM8991_LMN1_BIT, 1, 0),
  393. SOC_DAPM_SINGLE("LIN2 Switch", WM8991_INPUT_MIXER2, WM8991_LMP2_BIT, 1, 0),
  394. };
  395. static const struct snd_kcontrol_new wm8991_dapm_lin34_pga_controls[] = {
  396. SOC_DAPM_SINGLE("LIN3 Switch", WM8991_INPUT_MIXER2, WM8991_LMN3_BIT, 1, 0),
  397. SOC_DAPM_SINGLE("LIN4 Switch", WM8991_INPUT_MIXER2, WM8991_LMP4_BIT, 1, 0),
  398. };
  399. /* Right In PGA Connections */
  400. static const struct snd_kcontrol_new wm8991_dapm_rin12_pga_controls[] = {
  401. SOC_DAPM_SINGLE("RIN1 Switch", WM8991_INPUT_MIXER2, WM8991_RMN1_BIT, 1, 0),
  402. SOC_DAPM_SINGLE("RIN2 Switch", WM8991_INPUT_MIXER2, WM8991_RMP2_BIT, 1, 0),
  403. };
  404. static const struct snd_kcontrol_new wm8991_dapm_rin34_pga_controls[] = {
  405. SOC_DAPM_SINGLE("RIN3 Switch", WM8991_INPUT_MIXER2, WM8991_RMN3_BIT, 1, 0),
  406. SOC_DAPM_SINGLE("RIN4 Switch", WM8991_INPUT_MIXER2, WM8991_RMP4_BIT, 1, 0),
  407. };
  408. /* INMIXL */
  409. static const struct snd_kcontrol_new wm8991_dapm_inmixl_controls[] = {
  410. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8991_INPUT_MIXER3,
  411. WM8991_LDBVOL_SHIFT, WM8991_LDBVOL_MASK, 0, in_mix_tlv),
  412. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8991_INPUT_MIXER5, WM8991_LI2BVOL_SHIFT,
  413. 7, 0, in_mix_tlv),
  414. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  415. 1, 0),
  416. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  417. 1, 0),
  418. };
  419. /* INMIXR */
  420. static const struct snd_kcontrol_new wm8991_dapm_inmixr_controls[] = {
  421. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8991_INPUT_MIXER4,
  422. WM8991_RDBVOL_SHIFT, WM8991_RDBVOL_MASK, 0, in_mix_tlv),
  423. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8991_INPUT_MIXER6, WM8991_RI2BVOL_SHIFT,
  424. 7, 0, in_mix_tlv),
  425. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  426. 1, 0),
  427. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  428. 1, 0),
  429. };
  430. /* AINLMUX */
  431. static const char *wm8991_ainlmux[] =
  432. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  433. static const struct soc_enum wm8991_ainlmux_enum =
  434. SOC_ENUM_SINGLE(WM8991_INPUT_MIXER1, WM8991_AINLMODE_SHIFT,
  435. ARRAY_SIZE(wm8991_ainlmux), wm8991_ainlmux);
  436. static const struct snd_kcontrol_new wm8991_dapm_ainlmux_controls =
  437. SOC_DAPM_ENUM("Route", wm8991_ainlmux_enum);
  438. /* DIFFINL */
  439. /* AINRMUX */
  440. static const char *wm8991_ainrmux[] =
  441. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  442. static const struct soc_enum wm8991_ainrmux_enum =
  443. SOC_ENUM_SINGLE(WM8991_INPUT_MIXER1, WM8991_AINRMODE_SHIFT,
  444. ARRAY_SIZE(wm8991_ainrmux), wm8991_ainrmux);
  445. static const struct snd_kcontrol_new wm8991_dapm_ainrmux_controls =
  446. SOC_DAPM_ENUM("Route", wm8991_ainrmux_enum);
  447. /* RXVOICE */
  448. static const struct snd_kcontrol_new wm8991_dapm_rxvoice_controls[] = {
  449. SOC_DAPM_SINGLE_TLV("LIN4RXN", WM8991_INPUT_MIXER5, WM8991_LR4BVOL_SHIFT,
  450. WM8991_LR4BVOL_MASK, 0, in_mix_tlv),
  451. SOC_DAPM_SINGLE_TLV("RIN4RXP", WM8991_INPUT_MIXER6, WM8991_RL4BVOL_SHIFT,
  452. WM8991_RL4BVOL_MASK, 0, in_mix_tlv),
  453. };
  454. /* LOMIX */
  455. static const struct snd_kcontrol_new wm8991_dapm_lomix_controls[] = {
  456. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  457. WM8991_LRBLO_BIT, 1, 0),
  458. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  459. WM8991_LLBLO_BIT, 1, 0),
  460. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  461. WM8991_LRI3LO_BIT, 1, 0),
  462. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  463. WM8991_LLI3LO_BIT, 1, 0),
  464. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  465. WM8991_LR12LO_BIT, 1, 0),
  466. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  467. WM8991_LL12LO_BIT, 1, 0),
  468. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8991_OUTPUT_MIXER1,
  469. WM8991_LDLO_BIT, 1, 0),
  470. };
  471. /* ROMIX */
  472. static const struct snd_kcontrol_new wm8991_dapm_romix_controls[] = {
  473. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  474. WM8991_RLBRO_BIT, 1, 0),
  475. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  476. WM8991_RRBRO_BIT, 1, 0),
  477. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  478. WM8991_RLI3RO_BIT, 1, 0),
  479. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  480. WM8991_RRI3RO_BIT, 1, 0),
  481. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  482. WM8991_RL12RO_BIT, 1, 0),
  483. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  484. WM8991_RR12RO_BIT, 1, 0),
  485. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8991_OUTPUT_MIXER2,
  486. WM8991_RDRO_BIT, 1, 0),
  487. };
  488. /* LONMIX */
  489. static const struct snd_kcontrol_new wm8991_dapm_lonmix_controls[] = {
  490. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  491. WM8991_LLOPGALON_BIT, 1, 0),
  492. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER1,
  493. WM8991_LROPGALON_BIT, 1, 0),
  494. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8991_LINE_MIXER1,
  495. WM8991_LOPLON_BIT, 1, 0),
  496. };
  497. /* LOPMIX */
  498. static const struct snd_kcontrol_new wm8991_dapm_lopmix_controls[] = {
  499. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER1,
  500. WM8991_LR12LOP_BIT, 1, 0),
  501. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER1,
  502. WM8991_LL12LOP_BIT, 1, 0),
  503. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  504. WM8991_LLOPGALOP_BIT, 1, 0),
  505. };
  506. /* RONMIX */
  507. static const struct snd_kcontrol_new wm8991_dapm_ronmix_controls[] = {
  508. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  509. WM8991_RROPGARON_BIT, 1, 0),
  510. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER2,
  511. WM8991_RLOPGARON_BIT, 1, 0),
  512. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8991_LINE_MIXER2,
  513. WM8991_ROPRON_BIT, 1, 0),
  514. };
  515. /* ROPMIX */
  516. static const struct snd_kcontrol_new wm8991_dapm_ropmix_controls[] = {
  517. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER2,
  518. WM8991_RL12ROP_BIT, 1, 0),
  519. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER2,
  520. WM8991_RR12ROP_BIT, 1, 0),
  521. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  522. WM8991_RROPGAROP_BIT, 1, 0),
  523. };
  524. /* OUT3MIX */
  525. static const struct snd_kcontrol_new wm8991_dapm_out3mix_controls[] = {
  526. SOC_DAPM_SINGLE("OUT3MIX LIN4RXN Bypass Switch", WM8991_OUT3_4_MIXER,
  527. WM8991_LI4O3_BIT, 1, 0),
  528. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8991_OUT3_4_MIXER,
  529. WM8991_LPGAO3_BIT, 1, 0),
  530. };
  531. /* OUT4MIX */
  532. static const struct snd_kcontrol_new wm8991_dapm_out4mix_controls[] = {
  533. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8991_OUT3_4_MIXER,
  534. WM8991_RPGAO4_BIT, 1, 0),
  535. SOC_DAPM_SINGLE("OUT4MIX RIN4RXP Bypass Switch", WM8991_OUT3_4_MIXER,
  536. WM8991_RI4O4_BIT, 1, 0),
  537. };
  538. /* SPKMIX */
  539. static const struct snd_kcontrol_new wm8991_dapm_spkmix_controls[] = {
  540. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  541. WM8991_LI2SPK_BIT, 1, 0),
  542. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8991_SPEAKER_MIXER,
  543. WM8991_LB2SPK_BIT, 1, 0),
  544. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  545. WM8991_LOPGASPK_BIT, 1, 0),
  546. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8991_SPEAKER_MIXER,
  547. WM8991_LDSPK_BIT, 1, 0),
  548. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8991_SPEAKER_MIXER,
  549. WM8991_RDSPK_BIT, 1, 0),
  550. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  551. WM8991_ROPGASPK_BIT, 1, 0),
  552. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8991_SPEAKER_MIXER,
  553. WM8991_RL12ROP_BIT, 1, 0),
  554. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  555. WM8991_RI2SPK_BIT, 1, 0),
  556. };
  557. static const struct snd_soc_dapm_widget wm8991_dapm_widgets[] = {
  558. /* Input Side */
  559. /* Input Lines */
  560. SND_SOC_DAPM_INPUT("LIN1"),
  561. SND_SOC_DAPM_INPUT("LIN2"),
  562. SND_SOC_DAPM_INPUT("LIN3"),
  563. SND_SOC_DAPM_INPUT("LIN4RXN"),
  564. SND_SOC_DAPM_INPUT("RIN3"),
  565. SND_SOC_DAPM_INPUT("RIN4RXP"),
  566. SND_SOC_DAPM_INPUT("RIN1"),
  567. SND_SOC_DAPM_INPUT("RIN2"),
  568. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  569. /* DACs */
  570. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8991_POWER_MANAGEMENT_2,
  571. WM8991_ADCL_ENA_BIT, 0),
  572. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8991_POWER_MANAGEMENT_2,
  573. WM8991_ADCR_ENA_BIT, 0),
  574. /* Input PGAs */
  575. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN12_ENA_BIT,
  576. 0, &wm8991_dapm_lin12_pga_controls[0],
  577. ARRAY_SIZE(wm8991_dapm_lin12_pga_controls)),
  578. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN34_ENA_BIT,
  579. 0, &wm8991_dapm_lin34_pga_controls[0],
  580. ARRAY_SIZE(wm8991_dapm_lin34_pga_controls)),
  581. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN12_ENA_BIT,
  582. 0, &wm8991_dapm_rin12_pga_controls[0],
  583. ARRAY_SIZE(wm8991_dapm_rin12_pga_controls)),
  584. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN34_ENA_BIT,
  585. 0, &wm8991_dapm_rin34_pga_controls[0],
  586. ARRAY_SIZE(wm8991_dapm_rin34_pga_controls)),
  587. /* INMIXL */
  588. SND_SOC_DAPM_MIXER_E("INMIXL", WM8991_INTDRIVBITS, WM8991_INMIXL_PWR_BIT, 0,
  589. &wm8991_dapm_inmixl_controls[0],
  590. ARRAY_SIZE(wm8991_dapm_inmixl_controls),
  591. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  592. /* AINLMUX */
  593. SND_SOC_DAPM_MUX_E("AINLMUX", WM8991_INTDRIVBITS, WM8991_AINLMUX_PWR_BIT, 0,
  594. &wm8991_dapm_ainlmux_controls, inmixer_event,
  595. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  596. /* INMIXR */
  597. SND_SOC_DAPM_MIXER_E("INMIXR", WM8991_INTDRIVBITS, WM8991_INMIXR_PWR_BIT, 0,
  598. &wm8991_dapm_inmixr_controls[0],
  599. ARRAY_SIZE(wm8991_dapm_inmixr_controls),
  600. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  601. /* AINRMUX */
  602. SND_SOC_DAPM_MUX_E("AINRMUX", WM8991_INTDRIVBITS, WM8991_AINRMUX_PWR_BIT, 0,
  603. &wm8991_dapm_ainrmux_controls, inmixer_event,
  604. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  605. /* Output Side */
  606. /* DACs */
  607. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8991_POWER_MANAGEMENT_3,
  608. WM8991_DACL_ENA_BIT, 0),
  609. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8991_POWER_MANAGEMENT_3,
  610. WM8991_DACR_ENA_BIT, 0),
  611. /* LOMIX */
  612. SND_SOC_DAPM_MIXER_E("LOMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOMIX_ENA_BIT,
  613. 0, &wm8991_dapm_lomix_controls[0],
  614. ARRAY_SIZE(wm8991_dapm_lomix_controls),
  615. outmixer_event, SND_SOC_DAPM_PRE_REG),
  616. /* LONMIX */
  617. SND_SOC_DAPM_MIXER("LONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LON_ENA_BIT, 0,
  618. &wm8991_dapm_lonmix_controls[0],
  619. ARRAY_SIZE(wm8991_dapm_lonmix_controls)),
  620. /* LOPMIX */
  621. SND_SOC_DAPM_MIXER("LOPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOP_ENA_BIT, 0,
  622. &wm8991_dapm_lopmix_controls[0],
  623. ARRAY_SIZE(wm8991_dapm_lopmix_controls)),
  624. /* OUT3MIX */
  625. SND_SOC_DAPM_MIXER("OUT3MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT3_ENA_BIT, 0,
  626. &wm8991_dapm_out3mix_controls[0],
  627. ARRAY_SIZE(wm8991_dapm_out3mix_controls)),
  628. /* SPKMIX */
  629. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8991_POWER_MANAGEMENT_1, WM8991_SPK_ENA_BIT, 0,
  630. &wm8991_dapm_spkmix_controls[0],
  631. ARRAY_SIZE(wm8991_dapm_spkmix_controls), outmixer_event,
  632. SND_SOC_DAPM_PRE_REG),
  633. /* OUT4MIX */
  634. SND_SOC_DAPM_MIXER("OUT4MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT4_ENA_BIT, 0,
  635. &wm8991_dapm_out4mix_controls[0],
  636. ARRAY_SIZE(wm8991_dapm_out4mix_controls)),
  637. /* ROPMIX */
  638. SND_SOC_DAPM_MIXER("ROPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROP_ENA_BIT, 0,
  639. &wm8991_dapm_ropmix_controls[0],
  640. ARRAY_SIZE(wm8991_dapm_ropmix_controls)),
  641. /* RONMIX */
  642. SND_SOC_DAPM_MIXER("RONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_RON_ENA_BIT, 0,
  643. &wm8991_dapm_ronmix_controls[0],
  644. ARRAY_SIZE(wm8991_dapm_ronmix_controls)),
  645. /* ROMIX */
  646. SND_SOC_DAPM_MIXER_E("ROMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROMIX_ENA_BIT,
  647. 0, &wm8991_dapm_romix_controls[0],
  648. ARRAY_SIZE(wm8991_dapm_romix_controls),
  649. outmixer_event, SND_SOC_DAPM_PRE_REG),
  650. /* LOUT PGA */
  651. SND_SOC_DAPM_PGA("LOUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_LOUT_ENA_BIT, 0,
  652. NULL, 0),
  653. /* ROUT PGA */
  654. SND_SOC_DAPM_PGA("ROUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_ROUT_ENA_BIT, 0,
  655. NULL, 0),
  656. /* LOPGA */
  657. SND_SOC_DAPM_PGA("LOPGA", WM8991_POWER_MANAGEMENT_3, WM8991_LOPGA_ENA_BIT, 0,
  658. NULL, 0),
  659. /* ROPGA */
  660. SND_SOC_DAPM_PGA("ROPGA", WM8991_POWER_MANAGEMENT_3, WM8991_ROPGA_ENA_BIT, 0,
  661. NULL, 0),
  662. /* MICBIAS */
  663. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8991_POWER_MANAGEMENT_1,
  664. WM8991_MICBIAS_ENA_BIT, 0),
  665. SND_SOC_DAPM_OUTPUT("LON"),
  666. SND_SOC_DAPM_OUTPUT("LOP"),
  667. SND_SOC_DAPM_OUTPUT("OUT3"),
  668. SND_SOC_DAPM_OUTPUT("LOUT"),
  669. SND_SOC_DAPM_OUTPUT("SPKN"),
  670. SND_SOC_DAPM_OUTPUT("SPKP"),
  671. SND_SOC_DAPM_OUTPUT("ROUT"),
  672. SND_SOC_DAPM_OUTPUT("OUT4"),
  673. SND_SOC_DAPM_OUTPUT("ROP"),
  674. SND_SOC_DAPM_OUTPUT("RON"),
  675. SND_SOC_DAPM_OUTPUT("OUT"),
  676. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  677. };
  678. static const struct snd_soc_dapm_route audio_map[] = {
  679. /* Make DACs turn on when playing even if not mixed into any outputs */
  680. {"Internal DAC Sink", NULL, "Left DAC"},
  681. {"Internal DAC Sink", NULL, "Right DAC"},
  682. /* Make ADCs turn on when recording even if not mixed from any inputs */
  683. {"Left ADC", NULL, "Internal ADC Source"},
  684. {"Right ADC", NULL, "Internal ADC Source"},
  685. /* Input Side */
  686. /* LIN12 PGA */
  687. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  688. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  689. /* LIN34 PGA */
  690. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  691. {"LIN34 PGA", "LIN4 Switch", "LIN4RXN"},
  692. /* INMIXL */
  693. {"INMIXL", "Record Left Volume", "LOMIX"},
  694. {"INMIXL", "LIN2 Volume", "LIN2"},
  695. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  696. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  697. /* AINLMUX */
  698. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  699. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  700. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  701. {"AINLMUX", "RXVOICE Mix", "LIN4RXN"},
  702. {"AINLMUX", "RXVOICE Mix", "RIN4RXP"},
  703. /* ADC */
  704. {"Left ADC", NULL, "AINLMUX"},
  705. /* RIN12 PGA */
  706. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  707. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  708. /* RIN34 PGA */
  709. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  710. {"RIN34 PGA", "RIN4 Switch", "RIN4RXP"},
  711. /* INMIXL */
  712. {"INMIXR", "Record Right Volume", "ROMIX"},
  713. {"INMIXR", "RIN2 Volume", "RIN2"},
  714. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  715. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  716. /* AINRMUX */
  717. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  718. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  719. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  720. {"AINRMUX", "RXVOICE Mix", "LIN4RXN"},
  721. {"AINRMUX", "RXVOICE Mix", "RIN4RXP"},
  722. /* ADC */
  723. {"Right ADC", NULL, "AINRMUX"},
  724. /* LOMIX */
  725. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  726. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  727. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  728. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  729. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  730. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  731. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  732. /* ROMIX */
  733. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  734. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  735. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  736. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  737. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  738. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  739. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  740. /* SPKMIX */
  741. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  742. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  743. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  744. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  745. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  746. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  747. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  748. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  749. /* LONMIX */
  750. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  751. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  752. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  753. /* LOPMIX */
  754. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  755. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  756. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  757. /* OUT3MIX */
  758. {"OUT3MIX", "OUT3MIX LIN4RXN Bypass Switch", "LIN4RXN"},
  759. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  760. /* OUT4MIX */
  761. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  762. {"OUT4MIX", "OUT4MIX RIN4RXP Bypass Switch", "RIN4RXP"},
  763. /* RONMIX */
  764. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  765. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  766. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  767. /* ROPMIX */
  768. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  769. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  770. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  771. /* Out Mixer PGAs */
  772. {"LOPGA", NULL, "LOMIX"},
  773. {"ROPGA", NULL, "ROMIX"},
  774. {"LOUT PGA", NULL, "LOMIX"},
  775. {"ROUT PGA", NULL, "ROMIX"},
  776. /* Output Pins */
  777. {"LON", NULL, "LONMIX"},
  778. {"LOP", NULL, "LOPMIX"},
  779. {"OUT", NULL, "OUT3MIX"},
  780. {"LOUT", NULL, "LOUT PGA"},
  781. {"SPKN", NULL, "SPKMIX"},
  782. {"ROUT", NULL, "ROUT PGA"},
  783. {"OUT4", NULL, "OUT4MIX"},
  784. {"ROP", NULL, "ROPMIX"},
  785. {"RON", NULL, "RONMIX"},
  786. };
  787. /* PLL divisors */
  788. struct _pll_div {
  789. u32 div2;
  790. u32 n;
  791. u32 k;
  792. };
  793. /* The size in bits of the pll divide multiplied by 10
  794. * to allow rounding later */
  795. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  796. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  797. unsigned int source)
  798. {
  799. u64 Kpart;
  800. unsigned int K, Ndiv, Nmod;
  801. Ndiv = target / source;
  802. if (Ndiv < 6) {
  803. source >>= 1;
  804. pll_div->div2 = 1;
  805. Ndiv = target / source;
  806. } else
  807. pll_div->div2 = 0;
  808. if ((Ndiv < 6) || (Ndiv > 12))
  809. printk(KERN_WARNING
  810. "WM8991 N value outwith recommended range! N = %d\n", Ndiv);
  811. pll_div->n = Ndiv;
  812. Nmod = target % source;
  813. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  814. do_div(Kpart, source);
  815. K = Kpart & 0xFFFFFFFF;
  816. /* Check if we need to round */
  817. if ((K % 10) >= 5)
  818. K += 5;
  819. /* Move down to proper range now rounding is done */
  820. K /= 10;
  821. pll_div->k = K;
  822. }
  823. static int wm8991_set_dai_pll(struct snd_soc_dai *codec_dai,
  824. int pll_id, int src, unsigned int freq_in, unsigned int freq_out)
  825. {
  826. u16 reg;
  827. struct snd_soc_codec *codec = codec_dai->codec;
  828. struct _pll_div pll_div;
  829. if (freq_in && freq_out) {
  830. pll_factors(&pll_div, freq_out * 4, freq_in);
  831. /* Turn on PLL */
  832. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  833. reg |= WM8991_PLL_ENA;
  834. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  835. /* sysclk comes from PLL */
  836. reg = snd_soc_read(codec, WM8991_CLOCKING_2);
  837. snd_soc_write(codec, WM8991_CLOCKING_2, reg | WM8991_SYSCLK_SRC);
  838. /* set up N , fractional mode and pre-divisor if necessary */
  839. snd_soc_write(codec, WM8991_PLL1, pll_div.n | WM8991_SDM |
  840. (pll_div.div2 ? WM8991_PRESCALE : 0));
  841. snd_soc_write(codec, WM8991_PLL2, (u8)(pll_div.k>>8));
  842. snd_soc_write(codec, WM8991_PLL3, (u8)(pll_div.k & 0xFF));
  843. } else {
  844. /* Turn on PLL */
  845. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  846. reg &= ~WM8991_PLL_ENA;
  847. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  848. }
  849. return 0;
  850. }
  851. /*
  852. * Set's ADC and Voice DAC format.
  853. */
  854. static int wm8991_set_dai_fmt(struct snd_soc_dai *codec_dai,
  855. unsigned int fmt)
  856. {
  857. struct snd_soc_codec *codec = codec_dai->codec;
  858. u16 audio1, audio3;
  859. audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  860. audio3 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_3);
  861. /* set master/slave audio interface */
  862. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  863. case SND_SOC_DAIFMT_CBS_CFS:
  864. audio3 &= ~WM8991_AIF_MSTR1;
  865. break;
  866. case SND_SOC_DAIFMT_CBM_CFM:
  867. audio3 |= WM8991_AIF_MSTR1;
  868. break;
  869. default:
  870. return -EINVAL;
  871. }
  872. audio1 &= ~WM8991_AIF_FMT_MASK;
  873. /* interface format */
  874. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  875. case SND_SOC_DAIFMT_I2S:
  876. audio1 |= WM8991_AIF_TMF_I2S;
  877. audio1 &= ~WM8991_AIF_LRCLK_INV;
  878. break;
  879. case SND_SOC_DAIFMT_RIGHT_J:
  880. audio1 |= WM8991_AIF_TMF_RIGHTJ;
  881. audio1 &= ~WM8991_AIF_LRCLK_INV;
  882. break;
  883. case SND_SOC_DAIFMT_LEFT_J:
  884. audio1 |= WM8991_AIF_TMF_LEFTJ;
  885. audio1 &= ~WM8991_AIF_LRCLK_INV;
  886. break;
  887. case SND_SOC_DAIFMT_DSP_A:
  888. audio1 |= WM8991_AIF_TMF_DSP;
  889. audio1 &= ~WM8991_AIF_LRCLK_INV;
  890. break;
  891. case SND_SOC_DAIFMT_DSP_B:
  892. audio1 |= WM8991_AIF_TMF_DSP | WM8991_AIF_LRCLK_INV;
  893. break;
  894. default:
  895. return -EINVAL;
  896. }
  897. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  898. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_3, audio3);
  899. return 0;
  900. }
  901. static int wm8991_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  902. int div_id, int div)
  903. {
  904. struct snd_soc_codec *codec = codec_dai->codec;
  905. u16 reg;
  906. switch (div_id) {
  907. case WM8991_MCLK_DIV:
  908. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  909. ~WM8991_MCLK_DIV_MASK;
  910. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  911. break;
  912. case WM8991_DACCLK_DIV:
  913. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  914. ~WM8991_DAC_CLKDIV_MASK;
  915. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  916. break;
  917. case WM8991_ADCCLK_DIV:
  918. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  919. ~WM8991_ADC_CLKDIV_MASK;
  920. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  921. break;
  922. case WM8991_BCLK_DIV:
  923. reg = snd_soc_read(codec, WM8991_CLOCKING_1) &
  924. ~WM8991_BCLK_DIV_MASK;
  925. snd_soc_write(codec, WM8991_CLOCKING_1, reg | div);
  926. break;
  927. default:
  928. return -EINVAL;
  929. }
  930. return 0;
  931. }
  932. /*
  933. * Set PCM DAI bit size and sample rate.
  934. */
  935. static int wm8991_hw_params(struct snd_pcm_substream *substream,
  936. struct snd_pcm_hw_params *params,
  937. struct snd_soc_dai *dai)
  938. {
  939. struct snd_soc_codec *codec = dai->codec;
  940. u16 audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  941. audio1 &= ~WM8991_AIF_WL_MASK;
  942. /* bit size */
  943. switch (params_format(params)) {
  944. case SNDRV_PCM_FORMAT_S16_LE:
  945. break;
  946. case SNDRV_PCM_FORMAT_S20_3LE:
  947. audio1 |= WM8991_AIF_WL_20BITS;
  948. break;
  949. case SNDRV_PCM_FORMAT_S24_LE:
  950. audio1 |= WM8991_AIF_WL_24BITS;
  951. break;
  952. case SNDRV_PCM_FORMAT_S32_LE:
  953. audio1 |= WM8991_AIF_WL_32BITS;
  954. break;
  955. }
  956. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  957. return 0;
  958. }
  959. static int wm8991_mute(struct snd_soc_dai *dai, int mute)
  960. {
  961. struct snd_soc_codec *codec = dai->codec;
  962. u16 val;
  963. val = snd_soc_read(codec, WM8991_DAC_CTRL) & ~WM8991_DAC_MUTE;
  964. if (mute)
  965. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  966. else
  967. snd_soc_write(codec, WM8991_DAC_CTRL, val);
  968. return 0;
  969. }
  970. static int wm8991_set_bias_level(struct snd_soc_codec *codec,
  971. enum snd_soc_bias_level level)
  972. {
  973. u16 val;
  974. switch (level) {
  975. case SND_SOC_BIAS_ON:
  976. break;
  977. case SND_SOC_BIAS_PREPARE:
  978. /* VMID=2*50k */
  979. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  980. ~WM8991_VMID_MODE_MASK;
  981. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x2);
  982. break;
  983. case SND_SOC_BIAS_STANDBY:
  984. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  985. snd_soc_cache_sync(codec);
  986. /* Enable all output discharge bits */
  987. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  988. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  989. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  990. WM8991_DIS_ROUT);
  991. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  992. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  993. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  994. WM8991_VMIDTOG);
  995. /* Delay to allow output caps to discharge */
  996. msleep(300);
  997. /* Disable VMIDTOG */
  998. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  999. WM8991_BUFDCOPEN | WM8991_POBCTRL);
  1000. /* disable all output discharge bits */
  1001. snd_soc_write(codec, WM8991_ANTIPOP1, 0);
  1002. /* Enable outputs */
  1003. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1b00);
  1004. msleep(50);
  1005. /* Enable VMID at 2x50k */
  1006. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f02);
  1007. msleep(100);
  1008. /* Enable VREF */
  1009. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  1010. msleep(600);
  1011. /* Enable BUFIOEN */
  1012. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1013. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1014. WM8991_BUFIOEN);
  1015. /* Disable outputs */
  1016. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x3);
  1017. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1018. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_BUFIOEN);
  1019. }
  1020. /* VMID=2*250k */
  1021. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  1022. ~WM8991_VMID_MODE_MASK;
  1023. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x4);
  1024. break;
  1025. case SND_SOC_BIAS_OFF:
  1026. /* Enable POBCTRL and SOFT_ST */
  1027. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1028. WM8991_POBCTRL | WM8991_BUFIOEN);
  1029. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1030. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1031. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1032. WM8991_BUFIOEN);
  1033. /* mute DAC */
  1034. val = snd_soc_read(codec, WM8991_DAC_CTRL);
  1035. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  1036. /* Enable any disabled outputs */
  1037. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  1038. /* Disable VMID */
  1039. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f01);
  1040. msleep(300);
  1041. /* Enable all output discharge bits */
  1042. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  1043. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  1044. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  1045. WM8991_DIS_ROUT);
  1046. /* Disable VREF */
  1047. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x0);
  1048. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1049. snd_soc_write(codec, WM8991_ANTIPOP2, 0x0);
  1050. codec->cache_sync = 1;
  1051. break;
  1052. }
  1053. codec->dapm.bias_level = level;
  1054. return 0;
  1055. }
  1056. static int wm8991_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1057. {
  1058. wm8991_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1059. return 0;
  1060. }
  1061. static int wm8991_resume(struct snd_soc_codec *codec)
  1062. {
  1063. wm8991_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1064. return 0;
  1065. }
  1066. /* power down chip */
  1067. static int wm8991_remove(struct snd_soc_codec *codec)
  1068. {
  1069. wm8991_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1070. return 0;
  1071. }
  1072. static int wm8991_probe(struct snd_soc_codec *codec)
  1073. {
  1074. struct wm8991_priv *wm8991;
  1075. int ret;
  1076. wm8991 = snd_soc_codec_get_drvdata(codec);
  1077. ret = snd_soc_codec_set_cache_io(codec, 8, 16, wm8991->control_type);
  1078. if (ret < 0) {
  1079. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  1080. return ret;
  1081. }
  1082. ret = wm8991_reset(codec);
  1083. if (ret < 0) {
  1084. dev_err(codec->dev, "Failed to issue reset\n");
  1085. return ret;
  1086. }
  1087. wm8991_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1088. snd_soc_update_bits(codec, WM8991_AUDIO_INTERFACE_4,
  1089. WM8991_ALRCGPIO1, WM8991_ALRCGPIO1);
  1090. snd_soc_update_bits(codec, WM8991_GPIO1_GPIO2,
  1091. WM8991_GPIO1_SEL_MASK, 1);
  1092. snd_soc_update_bits(codec, WM8991_POWER_MANAGEMENT_1,
  1093. WM8991_VREF_ENA | WM8991_VMID_MODE_MASK,
  1094. WM8991_VREF_ENA | WM8991_VMID_MODE_MASK);
  1095. snd_soc_update_bits(codec, WM8991_POWER_MANAGEMENT_2,
  1096. WM8991_OPCLK_ENA, WM8991_OPCLK_ENA);
  1097. snd_soc_write(codec, WM8991_DAC_CTRL, 0);
  1098. snd_soc_write(codec, WM8991_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1099. snd_soc_write(codec, WM8991_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1100. snd_soc_add_controls(codec, wm8991_snd_controls,
  1101. ARRAY_SIZE(wm8991_snd_controls));
  1102. snd_soc_dapm_new_controls(&codec->dapm, wm8991_dapm_widgets,
  1103. ARRAY_SIZE(wm8991_dapm_widgets));
  1104. snd_soc_dapm_add_routes(&codec->dapm, audio_map,
  1105. ARRAY_SIZE(audio_map));
  1106. return 0;
  1107. }
  1108. #define WM8991_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1109. SNDRV_PCM_FMTBIT_S24_LE)
  1110. static struct snd_soc_dai_ops wm8991_ops = {
  1111. .hw_params = wm8991_hw_params,
  1112. .digital_mute = wm8991_mute,
  1113. .set_fmt = wm8991_set_dai_fmt,
  1114. .set_clkdiv = wm8991_set_dai_clkdiv,
  1115. .set_pll = wm8991_set_dai_pll
  1116. };
  1117. /*
  1118. * The WM8991 supports 2 different and mutually exclusive DAI
  1119. * configurations.
  1120. *
  1121. * 1. ADC/DAC on Primary Interface
  1122. * 2. ADC on Primary Interface/DAC on secondary
  1123. */
  1124. static struct snd_soc_dai_driver wm8991_dai = {
  1125. /* ADC/DAC on primary */
  1126. .name = "wm8991",
  1127. .id = 1,
  1128. .playback = {
  1129. .stream_name = "Playback",
  1130. .channels_min = 1,
  1131. .channels_max = 2,
  1132. .rates = SNDRV_PCM_RATE_8000_96000,
  1133. .formats = WM8991_FORMATS
  1134. },
  1135. .capture = {
  1136. .stream_name = "Capture",
  1137. .channels_min = 1,
  1138. .channels_max = 2,
  1139. .rates = SNDRV_PCM_RATE_8000_96000,
  1140. .formats = WM8991_FORMATS
  1141. },
  1142. .ops = &wm8991_ops
  1143. };
  1144. static struct snd_soc_codec_driver soc_codec_dev_wm8991 = {
  1145. .probe = wm8991_probe,
  1146. .remove = wm8991_remove,
  1147. .suspend = wm8991_suspend,
  1148. .resume = wm8991_resume,
  1149. .set_bias_level = wm8991_set_bias_level,
  1150. .reg_cache_size = WM8991_MAX_REGISTER + 1,
  1151. .reg_word_size = sizeof(u16),
  1152. .reg_cache_default = wm8991_reg_defs
  1153. };
  1154. static __devinit int wm8991_i2c_probe(struct i2c_client *i2c,
  1155. const struct i2c_device_id *id)
  1156. {
  1157. struct wm8991_priv *wm8991;
  1158. int ret;
  1159. wm8991 = kzalloc(sizeof *wm8991, GFP_KERNEL);
  1160. if (!wm8991)
  1161. return -ENOMEM;
  1162. wm8991->control_type = SND_SOC_I2C;
  1163. i2c_set_clientdata(i2c, wm8991);
  1164. ret = snd_soc_register_codec(&i2c->dev,
  1165. &soc_codec_dev_wm8991, &wm8991_dai, 1);
  1166. if (ret < 0)
  1167. kfree(wm8991);
  1168. return ret;
  1169. }
  1170. static __devexit int wm8991_i2c_remove(struct i2c_client *client)
  1171. {
  1172. snd_soc_unregister_codec(&client->dev);
  1173. kfree(i2c_get_clientdata(client));
  1174. return 0;
  1175. }
  1176. static const struct i2c_device_id wm8991_i2c_id[] = {
  1177. { "wm8991", 0 },
  1178. { }
  1179. };
  1180. MODULE_DEVICE_TABLE(i2c, wm8991_i2c_id);
  1181. static struct i2c_driver wm8991_i2c_driver = {
  1182. .driver = {
  1183. .name = "wm8991",
  1184. .owner = THIS_MODULE,
  1185. },
  1186. .probe = wm8991_i2c_probe,
  1187. .remove = __devexit_p(wm8991_i2c_remove),
  1188. .id_table = wm8991_i2c_id,
  1189. };
  1190. static int __init wm8991_modinit(void)
  1191. {
  1192. int ret;
  1193. ret = i2c_add_driver(&wm8991_i2c_driver);
  1194. if (ret != 0) {
  1195. printk(KERN_ERR "Failed to register WM8991 I2C driver: %d\n",
  1196. ret);
  1197. }
  1198. return 0;
  1199. }
  1200. module_init(wm8991_modinit);
  1201. static void __exit wm8991_exit(void)
  1202. {
  1203. i2c_del_driver(&wm8991_i2c_driver);
  1204. }
  1205. module_exit(wm8991_exit);
  1206. MODULE_DESCRIPTION("ASoC WM8991 driver");
  1207. MODULE_AUTHOR("Graeme Gregory");
  1208. MODULE_LICENSE("GPL");