wm8990.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. /* codec private data */
  30. struct wm8990_priv {
  31. enum snd_soc_control_type control_type;
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. static int wm8990_volatile_register(struct snd_soc_codec *codec,
  36. unsigned int reg)
  37. {
  38. switch (reg) {
  39. case WM8990_RESET:
  40. return 1;
  41. default:
  42. return 0;
  43. }
  44. }
  45. static const u16 wm8990_reg[] = {
  46. 0x8990, /* R0 - Reset */
  47. 0x0000, /* R1 - Power Management (1) */
  48. 0x6000, /* R2 - Power Management (2) */
  49. 0x0000, /* R3 - Power Management (3) */
  50. 0x4050, /* R4 - Audio Interface (1) */
  51. 0x4000, /* R5 - Audio Interface (2) */
  52. 0x01C8, /* R6 - Clocking (1) */
  53. 0x0000, /* R7 - Clocking (2) */
  54. 0x0040, /* R8 - Audio Interface (3) */
  55. 0x0040, /* R9 - Audio Interface (4) */
  56. 0x0004, /* R10 - DAC CTRL */
  57. 0x00C0, /* R11 - Left DAC Digital Volume */
  58. 0x00C0, /* R12 - Right DAC Digital Volume */
  59. 0x0000, /* R13 - Digital Side Tone */
  60. 0x0100, /* R14 - ADC CTRL */
  61. 0x00C0, /* R15 - Left ADC Digital Volume */
  62. 0x00C0, /* R16 - Right ADC Digital Volume */
  63. 0x0000, /* R17 */
  64. 0x0000, /* R18 - GPIO CTRL 1 */
  65. 0x1000, /* R19 - GPIO1 & GPIO2 */
  66. 0x1010, /* R20 - GPIO3 & GPIO4 */
  67. 0x1010, /* R21 - GPIO5 & GPIO6 */
  68. 0x8000, /* R22 - GPIOCTRL 2 */
  69. 0x0800, /* R23 - GPIO_POL */
  70. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  71. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  72. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  73. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  74. 0x0000, /* R28 - Left Output Volume */
  75. 0x0000, /* R29 - Right Output Volume */
  76. 0x0066, /* R30 - Line Outputs Volume */
  77. 0x0022, /* R31 - Out3/4 Volume */
  78. 0x0079, /* R32 - Left OPGA Volume */
  79. 0x0079, /* R33 - Right OPGA Volume */
  80. 0x0003, /* R34 - Speaker Volume */
  81. 0x0003, /* R35 - ClassD1 */
  82. 0x0000, /* R36 */
  83. 0x0100, /* R37 - ClassD3 */
  84. 0x0079, /* R38 - ClassD4 */
  85. 0x0000, /* R39 - Input Mixer1 */
  86. 0x0000, /* R40 - Input Mixer2 */
  87. 0x0000, /* R41 - Input Mixer3 */
  88. 0x0000, /* R42 - Input Mixer4 */
  89. 0x0000, /* R43 - Input Mixer5 */
  90. 0x0000, /* R44 - Input Mixer6 */
  91. 0x0000, /* R45 - Output Mixer1 */
  92. 0x0000, /* R46 - Output Mixer2 */
  93. 0x0000, /* R47 - Output Mixer3 */
  94. 0x0000, /* R48 - Output Mixer4 */
  95. 0x0000, /* R49 - Output Mixer5 */
  96. 0x0000, /* R50 - Output Mixer6 */
  97. 0x0180, /* R51 - Out3/4 Mixer */
  98. 0x0000, /* R52 - Line Mixer1 */
  99. 0x0000, /* R53 - Line Mixer2 */
  100. 0x0000, /* R54 - Speaker Mixer */
  101. 0x0000, /* R55 - Additional Control */
  102. 0x0000, /* R56 - AntiPOP1 */
  103. 0x0000, /* R57 - AntiPOP2 */
  104. 0x0000, /* R58 - MICBIAS */
  105. 0x0000, /* R59 */
  106. 0x0008, /* R60 - PLL1 */
  107. 0x0031, /* R61 - PLL2 */
  108. 0x0026, /* R62 - PLL3 */
  109. 0x0000, /* R63 - Driver internal */
  110. };
  111. #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
  112. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  113. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  114. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
  115. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  116. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  117. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  118. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  119. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  120. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  121. struct snd_ctl_elem_value *ucontrol)
  122. {
  123. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  124. struct soc_mixer_control *mc =
  125. (struct soc_mixer_control *)kcontrol->private_value;
  126. int reg = mc->reg;
  127. int ret;
  128. u16 val;
  129. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  130. if (ret < 0)
  131. return ret;
  132. /* now hit the volume update bits (always bit 8) */
  133. val = snd_soc_read(codec, reg);
  134. return snd_soc_write(codec, reg, val | 0x0100);
  135. }
  136. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  137. tlv_array) {\
  138. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  139. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  140. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  141. .tlv.p = (tlv_array), \
  142. .info = snd_soc_info_volsw, \
  143. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  144. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  145. static const char *wm8990_digital_sidetone[] =
  146. {"None", "Left ADC", "Right ADC", "Reserved"};
  147. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  148. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  149. WM8990_ADC_TO_DACL_SHIFT,
  150. WM8990_ADC_TO_DACL_MASK,
  151. wm8990_digital_sidetone);
  152. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  153. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  154. WM8990_ADC_TO_DACR_SHIFT,
  155. WM8990_ADC_TO_DACR_MASK,
  156. wm8990_digital_sidetone);
  157. static const char *wm8990_adcmode[] =
  158. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  159. static const struct soc_enum wm8990_right_adcmode_enum =
  160. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  161. WM8990_ADC_HPF_CUT_SHIFT,
  162. WM8990_ADC_HPF_CUT_MASK,
  163. wm8990_adcmode);
  164. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  165. /* INMIXL */
  166. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  167. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  168. /* INMIXR */
  169. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  170. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  171. /* LOMIX */
  172. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  173. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  174. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  175. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  176. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  177. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  178. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  179. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  180. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  181. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  182. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  183. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  184. /* ROMIX */
  185. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  186. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  187. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  188. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  189. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  190. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  191. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  192. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  193. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  194. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  195. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  196. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  197. /* LOUT */
  198. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  199. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  200. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  201. /* ROUT */
  202. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  203. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  204. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  205. /* LOPGA */
  206. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  207. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  208. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  209. WM8990_LOPGAZC_BIT, 1, 0),
  210. /* ROPGA */
  211. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  212. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  213. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  214. WM8990_ROPGAZC_BIT, 1, 0),
  215. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  216. WM8990_LONMUTE_BIT, 1, 0),
  217. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  218. WM8990_LOPMUTE_BIT, 1, 0),
  219. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  220. WM8990_LOATTN_BIT, 1, 0),
  221. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  222. WM8990_RONMUTE_BIT, 1, 0),
  223. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  224. WM8990_ROPMUTE_BIT, 1, 0),
  225. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  226. WM8990_ROATTN_BIT, 1, 0),
  227. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  228. WM8990_OUT3MUTE_BIT, 1, 0),
  229. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  230. WM8990_OUT3ATTN_BIT, 1, 0),
  231. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  232. WM8990_OUT4MUTE_BIT, 1, 0),
  233. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  234. WM8990_OUT4ATTN_BIT, 1, 0),
  235. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  236. WM8990_CDMODE_BIT, 1, 0),
  237. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  238. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  239. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  240. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  241. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  242. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  243. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  244. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  245. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  246. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  247. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  248. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  249. WM8990_DACL_VOL_SHIFT,
  250. WM8990_DACL_VOL_MASK,
  251. 0,
  252. out_dac_tlv),
  253. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  254. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  255. WM8990_DACR_VOL_SHIFT,
  256. WM8990_DACR_VOL_MASK,
  257. 0,
  258. out_dac_tlv),
  259. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  260. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  261. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  262. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  263. out_sidetone_tlv),
  264. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  265. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  266. out_sidetone_tlv),
  267. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  268. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  269. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  270. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  271. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  272. WM8990_ADCL_VOL_SHIFT,
  273. WM8990_ADCL_VOL_MASK,
  274. 0,
  275. in_adc_tlv),
  276. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  277. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  278. WM8990_ADCR_VOL_SHIFT,
  279. WM8990_ADCR_VOL_MASK,
  280. 0,
  281. in_adc_tlv),
  282. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  283. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  284. WM8990_LIN12VOL_SHIFT,
  285. WM8990_LIN12VOL_MASK,
  286. 0,
  287. in_pga_tlv),
  288. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  289. WM8990_LI12ZC_BIT, 1, 0),
  290. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  291. WM8990_LI12MUTE_BIT, 1, 0),
  292. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  293. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  294. WM8990_LIN34VOL_SHIFT,
  295. WM8990_LIN34VOL_MASK,
  296. 0,
  297. in_pga_tlv),
  298. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  299. WM8990_LI34ZC_BIT, 1, 0),
  300. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  301. WM8990_LI34MUTE_BIT, 1, 0),
  302. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  303. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  304. WM8990_RIN12VOL_SHIFT,
  305. WM8990_RIN12VOL_MASK,
  306. 0,
  307. in_pga_tlv),
  308. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  309. WM8990_RI12ZC_BIT, 1, 0),
  310. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  311. WM8990_RI12MUTE_BIT, 1, 0),
  312. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  313. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  314. WM8990_RIN34VOL_SHIFT,
  315. WM8990_RIN34VOL_MASK,
  316. 0,
  317. in_pga_tlv),
  318. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  319. WM8990_RI34ZC_BIT, 1, 0),
  320. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  321. WM8990_RI34MUTE_BIT, 1, 0),
  322. };
  323. /*
  324. * _DAPM_ Controls
  325. */
  326. static int inmixer_event(struct snd_soc_dapm_widget *w,
  327. struct snd_kcontrol *kcontrol, int event)
  328. {
  329. u16 reg, fakepower;
  330. reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
  331. fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
  332. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  333. (1 << WM8990_AINLMUX_PWR_BIT))) {
  334. reg |= WM8990_AINL_ENA;
  335. } else {
  336. reg &= ~WM8990_AINL_ENA;
  337. }
  338. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  339. (1 << WM8990_AINRMUX_PWR_BIT))) {
  340. reg |= WM8990_AINR_ENA;
  341. } else {
  342. reg &= ~WM8990_AINR_ENA;
  343. }
  344. snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  345. return 0;
  346. }
  347. static int outmixer_event(struct snd_soc_dapm_widget *w,
  348. struct snd_kcontrol *kcontrol, int event)
  349. {
  350. u32 reg_shift = kcontrol->private_value & 0xfff;
  351. int ret = 0;
  352. u16 reg;
  353. switch (reg_shift) {
  354. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  355. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
  356. if (reg & WM8990_LDLO) {
  357. printk(KERN_WARNING
  358. "Cannot set as Output Mixer 1 LDLO Set\n");
  359. ret = -1;
  360. }
  361. break;
  362. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  363. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
  364. if (reg & WM8990_RDRO) {
  365. printk(KERN_WARNING
  366. "Cannot set as Output Mixer 2 RDRO Set\n");
  367. ret = -1;
  368. }
  369. break;
  370. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  371. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  372. if (reg & WM8990_LDSPK) {
  373. printk(KERN_WARNING
  374. "Cannot set as Speaker Mixer LDSPK Set\n");
  375. ret = -1;
  376. }
  377. break;
  378. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  379. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  380. if (reg & WM8990_RDSPK) {
  381. printk(KERN_WARNING
  382. "Cannot set as Speaker Mixer RDSPK Set\n");
  383. ret = -1;
  384. }
  385. break;
  386. }
  387. return ret;
  388. }
  389. /* INMIX dB values */
  390. static const unsigned int in_mix_tlv[] = {
  391. TLV_DB_RANGE_HEAD(1),
  392. 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  393. };
  394. /* Left In PGA Connections */
  395. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  396. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  397. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  398. };
  399. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  400. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  401. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  402. };
  403. /* Right In PGA Connections */
  404. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  405. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  406. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  407. };
  408. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  409. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  410. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  411. };
  412. /* INMIXL */
  413. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  414. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  415. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  416. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  417. 7, 0, in_mix_tlv),
  418. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  419. 1, 0),
  420. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  421. 1, 0),
  422. };
  423. /* INMIXR */
  424. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  425. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  426. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  427. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  428. 7, 0, in_mix_tlv),
  429. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  430. 1, 0),
  431. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  432. 1, 0),
  433. };
  434. /* AINLMUX */
  435. static const char *wm8990_ainlmux[] =
  436. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  437. static const struct soc_enum wm8990_ainlmux_enum =
  438. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  439. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  440. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  441. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  442. /* DIFFINL */
  443. /* AINRMUX */
  444. static const char *wm8990_ainrmux[] =
  445. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  446. static const struct soc_enum wm8990_ainrmux_enum =
  447. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  448. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  449. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  450. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  451. /* RXVOICE */
  452. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  453. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  454. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  455. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  456. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  457. };
  458. /* LOMIX */
  459. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  460. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  461. WM8990_LRBLO_BIT, 1, 0),
  462. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  463. WM8990_LLBLO_BIT, 1, 0),
  464. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  465. WM8990_LRI3LO_BIT, 1, 0),
  466. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  467. WM8990_LLI3LO_BIT, 1, 0),
  468. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  469. WM8990_LR12LO_BIT, 1, 0),
  470. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  471. WM8990_LL12LO_BIT, 1, 0),
  472. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  473. WM8990_LDLO_BIT, 1, 0),
  474. };
  475. /* ROMIX */
  476. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  477. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  478. WM8990_RLBRO_BIT, 1, 0),
  479. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  480. WM8990_RRBRO_BIT, 1, 0),
  481. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  482. WM8990_RLI3RO_BIT, 1, 0),
  483. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  484. WM8990_RRI3RO_BIT, 1, 0),
  485. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  486. WM8990_RL12RO_BIT, 1, 0),
  487. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  488. WM8990_RR12RO_BIT, 1, 0),
  489. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  490. WM8990_RDRO_BIT, 1, 0),
  491. };
  492. /* LONMIX */
  493. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  494. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  495. WM8990_LLOPGALON_BIT, 1, 0),
  496. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  497. WM8990_LROPGALON_BIT, 1, 0),
  498. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  499. WM8990_LOPLON_BIT, 1, 0),
  500. };
  501. /* LOPMIX */
  502. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  503. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  504. WM8990_LR12LOP_BIT, 1, 0),
  505. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  506. WM8990_LL12LOP_BIT, 1, 0),
  507. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  508. WM8990_LLOPGALOP_BIT, 1, 0),
  509. };
  510. /* RONMIX */
  511. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  512. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  513. WM8990_RROPGARON_BIT, 1, 0),
  514. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  515. WM8990_RLOPGARON_BIT, 1, 0),
  516. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  517. WM8990_ROPRON_BIT, 1, 0),
  518. };
  519. /* ROPMIX */
  520. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  521. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  522. WM8990_RL12ROP_BIT, 1, 0),
  523. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  524. WM8990_RR12ROP_BIT, 1, 0),
  525. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  526. WM8990_RROPGAROP_BIT, 1, 0),
  527. };
  528. /* OUT3MIX */
  529. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  530. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  531. WM8990_LI4O3_BIT, 1, 0),
  532. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  533. WM8990_LPGAO3_BIT, 1, 0),
  534. };
  535. /* OUT4MIX */
  536. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  537. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  538. WM8990_RPGAO4_BIT, 1, 0),
  539. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  540. WM8990_RI4O4_BIT, 1, 0),
  541. };
  542. /* SPKMIX */
  543. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  544. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  545. WM8990_LI2SPK_BIT, 1, 0),
  546. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  547. WM8990_LB2SPK_BIT, 1, 0),
  548. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  549. WM8990_LOPGASPK_BIT, 1, 0),
  550. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  551. WM8990_LDSPK_BIT, 1, 0),
  552. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  553. WM8990_RDSPK_BIT, 1, 0),
  554. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  555. WM8990_ROPGASPK_BIT, 1, 0),
  556. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  557. WM8990_RL12ROP_BIT, 1, 0),
  558. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  559. WM8990_RI2SPK_BIT, 1, 0),
  560. };
  561. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  562. /* Input Side */
  563. /* Input Lines */
  564. SND_SOC_DAPM_INPUT("LIN1"),
  565. SND_SOC_DAPM_INPUT("LIN2"),
  566. SND_SOC_DAPM_INPUT("LIN3"),
  567. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  568. SND_SOC_DAPM_INPUT("RIN3"),
  569. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  570. SND_SOC_DAPM_INPUT("RIN1"),
  571. SND_SOC_DAPM_INPUT("RIN2"),
  572. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  573. /* DACs */
  574. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  575. WM8990_ADCL_ENA_BIT, 0),
  576. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  577. WM8990_ADCR_ENA_BIT, 0),
  578. /* Input PGAs */
  579. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  580. 0, &wm8990_dapm_lin12_pga_controls[0],
  581. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  582. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  583. 0, &wm8990_dapm_lin34_pga_controls[0],
  584. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  585. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  586. 0, &wm8990_dapm_rin12_pga_controls[0],
  587. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  588. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  589. 0, &wm8990_dapm_rin34_pga_controls[0],
  590. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  591. /* INMIXL */
  592. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  593. &wm8990_dapm_inmixl_controls[0],
  594. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  595. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  596. /* AINLMUX */
  597. SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  598. &wm8990_dapm_ainlmux_controls, inmixer_event,
  599. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  600. /* INMIXR */
  601. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  602. &wm8990_dapm_inmixr_controls[0],
  603. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  604. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  605. /* AINRMUX */
  606. SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  607. &wm8990_dapm_ainrmux_controls, inmixer_event,
  608. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  609. /* Output Side */
  610. /* DACs */
  611. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  612. WM8990_DACL_ENA_BIT, 0),
  613. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  614. WM8990_DACR_ENA_BIT, 0),
  615. /* LOMIX */
  616. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  617. 0, &wm8990_dapm_lomix_controls[0],
  618. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  619. outmixer_event, SND_SOC_DAPM_PRE_REG),
  620. /* LONMIX */
  621. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  622. &wm8990_dapm_lonmix_controls[0],
  623. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  624. /* LOPMIX */
  625. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  626. &wm8990_dapm_lopmix_controls[0],
  627. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  628. /* OUT3MIX */
  629. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  630. &wm8990_dapm_out3mix_controls[0],
  631. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  632. /* SPKMIX */
  633. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  634. &wm8990_dapm_spkmix_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  636. SND_SOC_DAPM_PRE_REG),
  637. /* OUT4MIX */
  638. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  639. &wm8990_dapm_out4mix_controls[0],
  640. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  641. /* ROPMIX */
  642. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  643. &wm8990_dapm_ropmix_controls[0],
  644. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  645. /* RONMIX */
  646. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  647. &wm8990_dapm_ronmix_controls[0],
  648. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  649. /* ROMIX */
  650. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  651. 0, &wm8990_dapm_romix_controls[0],
  652. ARRAY_SIZE(wm8990_dapm_romix_controls),
  653. outmixer_event, SND_SOC_DAPM_PRE_REG),
  654. /* LOUT PGA */
  655. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  656. NULL, 0),
  657. /* ROUT PGA */
  658. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  659. NULL, 0),
  660. /* LOPGA */
  661. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  662. NULL, 0),
  663. /* ROPGA */
  664. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  665. NULL, 0),
  666. /* MICBIAS */
  667. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  668. WM8990_MICBIAS_ENA_BIT, 0),
  669. SND_SOC_DAPM_OUTPUT("LON"),
  670. SND_SOC_DAPM_OUTPUT("LOP"),
  671. SND_SOC_DAPM_OUTPUT("OUT3"),
  672. SND_SOC_DAPM_OUTPUT("LOUT"),
  673. SND_SOC_DAPM_OUTPUT("SPKN"),
  674. SND_SOC_DAPM_OUTPUT("SPKP"),
  675. SND_SOC_DAPM_OUTPUT("ROUT"),
  676. SND_SOC_DAPM_OUTPUT("OUT4"),
  677. SND_SOC_DAPM_OUTPUT("ROP"),
  678. SND_SOC_DAPM_OUTPUT("RON"),
  679. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  680. };
  681. static const struct snd_soc_dapm_route audio_map[] = {
  682. /* Make DACs turn on when playing even if not mixed into any outputs */
  683. {"Internal DAC Sink", NULL, "Left DAC"},
  684. {"Internal DAC Sink", NULL, "Right DAC"},
  685. /* Make ADCs turn on when recording even if not mixed from any inputs */
  686. {"Left ADC", NULL, "Internal ADC Source"},
  687. {"Right ADC", NULL, "Internal ADC Source"},
  688. /* Input Side */
  689. /* LIN12 PGA */
  690. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  691. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  692. /* LIN34 PGA */
  693. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  694. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  695. /* INMIXL */
  696. {"INMIXL", "Record Left Volume", "LOMIX"},
  697. {"INMIXL", "LIN2 Volume", "LIN2"},
  698. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  699. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  700. /* AINLMUX */
  701. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  702. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  703. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  704. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  705. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  706. /* ADC */
  707. {"Left ADC", NULL, "AINLMUX"},
  708. /* RIN12 PGA */
  709. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  710. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  711. /* RIN34 PGA */
  712. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  713. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  714. /* INMIXL */
  715. {"INMIXR", "Record Right Volume", "ROMIX"},
  716. {"INMIXR", "RIN2 Volume", "RIN2"},
  717. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  718. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  719. /* AINRMUX */
  720. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  721. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  722. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  723. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  724. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  725. /* ADC */
  726. {"Right ADC", NULL, "AINRMUX"},
  727. /* LOMIX */
  728. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  729. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  730. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  731. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  732. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  733. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  734. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  735. /* ROMIX */
  736. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  737. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  738. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  739. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  740. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  741. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  742. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  743. /* SPKMIX */
  744. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  745. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  746. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  747. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  748. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  749. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  750. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  751. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  752. /* LONMIX */
  753. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  754. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  755. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  756. /* LOPMIX */
  757. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  758. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  759. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  760. /* OUT3MIX */
  761. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  762. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  763. /* OUT4MIX */
  764. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  765. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  766. /* RONMIX */
  767. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  768. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  769. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  770. /* ROPMIX */
  771. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  772. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  773. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  774. /* Out Mixer PGAs */
  775. {"LOPGA", NULL, "LOMIX"},
  776. {"ROPGA", NULL, "ROMIX"},
  777. {"LOUT PGA", NULL, "LOMIX"},
  778. {"ROUT PGA", NULL, "ROMIX"},
  779. /* Output Pins */
  780. {"LON", NULL, "LONMIX"},
  781. {"LOP", NULL, "LOPMIX"},
  782. {"OUT3", NULL, "OUT3MIX"},
  783. {"LOUT", NULL, "LOUT PGA"},
  784. {"SPKN", NULL, "SPKMIX"},
  785. {"ROUT", NULL, "ROUT PGA"},
  786. {"OUT4", NULL, "OUT4MIX"},
  787. {"ROP", NULL, "ROPMIX"},
  788. {"RON", NULL, "RONMIX"},
  789. };
  790. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  791. {
  792. struct snd_soc_dapm_context *dapm = &codec->dapm;
  793. snd_soc_dapm_new_controls(dapm, wm8990_dapm_widgets,
  794. ARRAY_SIZE(wm8990_dapm_widgets));
  795. /* set up the WM8990 audio map */
  796. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  797. return 0;
  798. }
  799. /* PLL divisors */
  800. struct _pll_div {
  801. u32 div2;
  802. u32 n;
  803. u32 k;
  804. };
  805. /* The size in bits of the pll divide multiplied by 10
  806. * to allow rounding later */
  807. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  808. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  809. unsigned int source)
  810. {
  811. u64 Kpart;
  812. unsigned int K, Ndiv, Nmod;
  813. Ndiv = target / source;
  814. if (Ndiv < 6) {
  815. source >>= 1;
  816. pll_div->div2 = 1;
  817. Ndiv = target / source;
  818. } else
  819. pll_div->div2 = 0;
  820. if ((Ndiv < 6) || (Ndiv > 12))
  821. printk(KERN_WARNING
  822. "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
  823. pll_div->n = Ndiv;
  824. Nmod = target % source;
  825. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  826. do_div(Kpart, source);
  827. K = Kpart & 0xFFFFFFFF;
  828. /* Check if we need to round */
  829. if ((K % 10) >= 5)
  830. K += 5;
  831. /* Move down to proper range now rounding is done */
  832. K /= 10;
  833. pll_div->k = K;
  834. }
  835. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  836. int source, unsigned int freq_in, unsigned int freq_out)
  837. {
  838. struct snd_soc_codec *codec = codec_dai->codec;
  839. struct _pll_div pll_div;
  840. if (freq_in && freq_out) {
  841. pll_factors(&pll_div, freq_out * 4, freq_in);
  842. /* Turn on PLL */
  843. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  844. WM8990_PLL_ENA, WM8990_PLL_ENA);
  845. /* sysclk comes from PLL */
  846. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  847. WM8990_SYSCLK_SRC, WM8990_SYSCLK_SRC);
  848. /* set up N , fractional mode and pre-divisor if necessary */
  849. snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  850. (pll_div.div2?WM8990_PRESCALE:0));
  851. snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  852. snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  853. } else {
  854. /* Turn off PLL */
  855. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  856. WM8990_PLL_ENA, 0);
  857. }
  858. return 0;
  859. }
  860. /*
  861. * Clock after PLL and dividers
  862. */
  863. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  864. int clk_id, unsigned int freq, int dir)
  865. {
  866. struct snd_soc_codec *codec = codec_dai->codec;
  867. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  868. wm8990->sysclk = freq;
  869. return 0;
  870. }
  871. /*
  872. * Set's ADC and Voice DAC format.
  873. */
  874. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  875. unsigned int fmt)
  876. {
  877. struct snd_soc_codec *codec = codec_dai->codec;
  878. u16 audio1, audio3;
  879. audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  880. audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
  881. /* set master/slave audio interface */
  882. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  883. case SND_SOC_DAIFMT_CBS_CFS:
  884. audio3 &= ~WM8990_AIF_MSTR1;
  885. break;
  886. case SND_SOC_DAIFMT_CBM_CFM:
  887. audio3 |= WM8990_AIF_MSTR1;
  888. break;
  889. default:
  890. return -EINVAL;
  891. }
  892. audio1 &= ~WM8990_AIF_FMT_MASK;
  893. /* interface format */
  894. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  895. case SND_SOC_DAIFMT_I2S:
  896. audio1 |= WM8990_AIF_TMF_I2S;
  897. audio1 &= ~WM8990_AIF_LRCLK_INV;
  898. break;
  899. case SND_SOC_DAIFMT_RIGHT_J:
  900. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  901. audio1 &= ~WM8990_AIF_LRCLK_INV;
  902. break;
  903. case SND_SOC_DAIFMT_LEFT_J:
  904. audio1 |= WM8990_AIF_TMF_LEFTJ;
  905. audio1 &= ~WM8990_AIF_LRCLK_INV;
  906. break;
  907. case SND_SOC_DAIFMT_DSP_A:
  908. audio1 |= WM8990_AIF_TMF_DSP;
  909. audio1 &= ~WM8990_AIF_LRCLK_INV;
  910. break;
  911. case SND_SOC_DAIFMT_DSP_B:
  912. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  913. break;
  914. default:
  915. return -EINVAL;
  916. }
  917. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  918. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  919. return 0;
  920. }
  921. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  922. int div_id, int div)
  923. {
  924. struct snd_soc_codec *codec = codec_dai->codec;
  925. switch (div_id) {
  926. case WM8990_MCLK_DIV:
  927. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  928. WM8990_MCLK_DIV_MASK, div);
  929. break;
  930. case WM8990_DACCLK_DIV:
  931. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  932. WM8990_DAC_CLKDIV_MASK, div);
  933. break;
  934. case WM8990_ADCCLK_DIV:
  935. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  936. WM8990_ADC_CLKDIV_MASK, div);
  937. break;
  938. case WM8990_BCLK_DIV:
  939. snd_soc_update_bits(codec, WM8990_CLOCKING_1,
  940. WM8990_BCLK_DIV_MASK, div);
  941. break;
  942. default:
  943. return -EINVAL;
  944. }
  945. return 0;
  946. }
  947. /*
  948. * Set PCM DAI bit size and sample rate.
  949. */
  950. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  951. struct snd_pcm_hw_params *params,
  952. struct snd_soc_dai *dai)
  953. {
  954. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  955. struct snd_soc_codec *codec = rtd->codec;
  956. u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  957. audio1 &= ~WM8990_AIF_WL_MASK;
  958. /* bit size */
  959. switch (params_format(params)) {
  960. case SNDRV_PCM_FORMAT_S16_LE:
  961. break;
  962. case SNDRV_PCM_FORMAT_S20_3LE:
  963. audio1 |= WM8990_AIF_WL_20BITS;
  964. break;
  965. case SNDRV_PCM_FORMAT_S24_LE:
  966. audio1 |= WM8990_AIF_WL_24BITS;
  967. break;
  968. case SNDRV_PCM_FORMAT_S32_LE:
  969. audio1 |= WM8990_AIF_WL_32BITS;
  970. break;
  971. }
  972. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  973. return 0;
  974. }
  975. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  976. {
  977. struct snd_soc_codec *codec = dai->codec;
  978. u16 val;
  979. val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  980. if (mute)
  981. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  982. else
  983. snd_soc_write(codec, WM8990_DAC_CTRL, val);
  984. return 0;
  985. }
  986. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  987. enum snd_soc_bias_level level)
  988. {
  989. int ret;
  990. switch (level) {
  991. case SND_SOC_BIAS_ON:
  992. break;
  993. case SND_SOC_BIAS_PREPARE:
  994. /* VMID=2*50k */
  995. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1,
  996. WM8990_VMID_MODE_MASK, 0x2);
  997. break;
  998. case SND_SOC_BIAS_STANDBY:
  999. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1000. ret = snd_soc_cache_sync(codec);
  1001. if (ret < 0) {
  1002. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1003. return ret;
  1004. }
  1005. /* Enable all output discharge bits */
  1006. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1007. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1008. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1009. WM8990_DIS_ROUT);
  1010. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1011. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1012. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1013. WM8990_VMIDTOG);
  1014. /* Delay to allow output caps to discharge */
  1015. msleep(300);
  1016. /* Disable VMIDTOG */
  1017. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1018. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1019. /* disable all output discharge bits */
  1020. snd_soc_write(codec, WM8990_ANTIPOP1, 0);
  1021. /* Enable outputs */
  1022. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1023. msleep(50);
  1024. /* Enable VMID at 2x50k */
  1025. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1026. msleep(100);
  1027. /* Enable VREF */
  1028. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1029. msleep(600);
  1030. /* Enable BUFIOEN */
  1031. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1032. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1033. WM8990_BUFIOEN);
  1034. /* Disable outputs */
  1035. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1036. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1037. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1038. /* Enable workaround for ADC clocking issue. */
  1039. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1040. snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
  1041. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1042. }
  1043. /* VMID=2*250k */
  1044. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1,
  1045. WM8990_VMID_MODE_MASK, 0x4);
  1046. break;
  1047. case SND_SOC_BIAS_OFF:
  1048. /* Enable POBCTRL and SOFT_ST */
  1049. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1050. WM8990_POBCTRL | WM8990_BUFIOEN);
  1051. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1052. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1053. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1054. WM8990_BUFIOEN);
  1055. /* mute DAC */
  1056. snd_soc_update_bits(codec, WM8990_DAC_CTRL,
  1057. WM8990_DAC_MUTE, WM8990_DAC_MUTE);
  1058. /* Enable any disabled outputs */
  1059. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1060. /* Disable VMID */
  1061. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1062. msleep(300);
  1063. /* Enable all output discharge bits */
  1064. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1065. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1066. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1067. WM8990_DIS_ROUT);
  1068. /* Disable VREF */
  1069. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1070. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1071. snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
  1072. break;
  1073. }
  1074. codec->dapm.bias_level = level;
  1075. return 0;
  1076. }
  1077. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1078. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1079. SNDRV_PCM_RATE_48000)
  1080. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1081. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1082. /*
  1083. * The WM8990 supports 2 different and mutually exclusive DAI
  1084. * configurations.
  1085. *
  1086. * 1. ADC/DAC on Primary Interface
  1087. * 2. ADC on Primary Interface/DAC on secondary
  1088. */
  1089. static struct snd_soc_dai_ops wm8990_dai_ops = {
  1090. .hw_params = wm8990_hw_params,
  1091. .digital_mute = wm8990_mute,
  1092. .set_fmt = wm8990_set_dai_fmt,
  1093. .set_clkdiv = wm8990_set_dai_clkdiv,
  1094. .set_pll = wm8990_set_dai_pll,
  1095. .set_sysclk = wm8990_set_dai_sysclk,
  1096. };
  1097. static struct snd_soc_dai_driver wm8990_dai = {
  1098. /* ADC/DAC on primary */
  1099. .name = "wm8990-hifi",
  1100. .playback = {
  1101. .stream_name = "Playback",
  1102. .channels_min = 1,
  1103. .channels_max = 2,
  1104. .rates = WM8990_RATES,
  1105. .formats = WM8990_FORMATS,},
  1106. .capture = {
  1107. .stream_name = "Capture",
  1108. .channels_min = 1,
  1109. .channels_max = 2,
  1110. .rates = WM8990_RATES,
  1111. .formats = WM8990_FORMATS,},
  1112. .ops = &wm8990_dai_ops,
  1113. };
  1114. static int wm8990_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1115. {
  1116. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1117. return 0;
  1118. }
  1119. static int wm8990_resume(struct snd_soc_codec *codec)
  1120. {
  1121. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1122. return 0;
  1123. }
  1124. /*
  1125. * initialise the WM8990 driver
  1126. * register the mixer and dsp interfaces with the kernel
  1127. */
  1128. static int wm8990_probe(struct snd_soc_codec *codec)
  1129. {
  1130. int ret;
  1131. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  1132. if (ret < 0) {
  1133. printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
  1134. return ret;
  1135. }
  1136. wm8990_reset(codec);
  1137. /* charge output caps */
  1138. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1139. snd_soc_update_bits(codec, WM8990_AUDIO_INTERFACE_4,
  1140. WM8990_ALRCGPIO1, WM8990_ALRCGPIO1);
  1141. snd_soc_update_bits(codec, WM8990_GPIO1_GPIO2,
  1142. WM8990_GPIO1_SEL_MASK, 1);
  1143. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  1144. WM8990_OPCLK_ENA, WM8990_OPCLK_ENA);
  1145. snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1146. snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1147. snd_soc_add_controls(codec, wm8990_snd_controls,
  1148. ARRAY_SIZE(wm8990_snd_controls));
  1149. wm8990_add_widgets(codec);
  1150. return 0;
  1151. }
  1152. /* power down chip */
  1153. static int wm8990_remove(struct snd_soc_codec *codec)
  1154. {
  1155. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1156. return 0;
  1157. }
  1158. static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
  1159. .probe = wm8990_probe,
  1160. .remove = wm8990_remove,
  1161. .suspend = wm8990_suspend,
  1162. .resume = wm8990_resume,
  1163. .set_bias_level = wm8990_set_bias_level,
  1164. .reg_cache_size = ARRAY_SIZE(wm8990_reg),
  1165. .reg_word_size = sizeof(u16),
  1166. .reg_cache_default = wm8990_reg,
  1167. .volatile_register = wm8990_volatile_register,
  1168. };
  1169. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1170. static __devinit int wm8990_i2c_probe(struct i2c_client *i2c,
  1171. const struct i2c_device_id *id)
  1172. {
  1173. struct wm8990_priv *wm8990;
  1174. int ret;
  1175. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1176. if (wm8990 == NULL)
  1177. return -ENOMEM;
  1178. i2c_set_clientdata(i2c, wm8990);
  1179. ret = snd_soc_register_codec(&i2c->dev,
  1180. &soc_codec_dev_wm8990, &wm8990_dai, 1);
  1181. if (ret < 0)
  1182. kfree(wm8990);
  1183. return ret;
  1184. }
  1185. static __devexit int wm8990_i2c_remove(struct i2c_client *client)
  1186. {
  1187. snd_soc_unregister_codec(&client->dev);
  1188. kfree(i2c_get_clientdata(client));
  1189. return 0;
  1190. }
  1191. static const struct i2c_device_id wm8990_i2c_id[] = {
  1192. { "wm8990", 0 },
  1193. { }
  1194. };
  1195. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1196. static struct i2c_driver wm8990_i2c_driver = {
  1197. .driver = {
  1198. .name = "wm8990-codec",
  1199. .owner = THIS_MODULE,
  1200. },
  1201. .probe = wm8990_i2c_probe,
  1202. .remove = __devexit_p(wm8990_i2c_remove),
  1203. .id_table = wm8990_i2c_id,
  1204. };
  1205. #endif
  1206. static int __init wm8990_modinit(void)
  1207. {
  1208. int ret = 0;
  1209. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1210. ret = i2c_add_driver(&wm8990_i2c_driver);
  1211. if (ret != 0) {
  1212. printk(KERN_ERR "Failed to register wm8990 I2C driver: %d\n",
  1213. ret);
  1214. }
  1215. #endif
  1216. return ret;
  1217. }
  1218. module_init(wm8990_modinit);
  1219. static void __exit wm8990_exit(void)
  1220. {
  1221. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1222. i2c_del_driver(&wm8990_i2c_driver);
  1223. #endif
  1224. }
  1225. module_exit(wm8990_exit);
  1226. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1227. MODULE_AUTHOR("Liam Girdwood");
  1228. MODULE_LICENSE("GPL");