tlv320dac33.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. /*
  43. * The internal FIFO is 24576 bytes long
  44. * It can be configured to hold 16bit or 24bit samples
  45. * In 16bit configuration the FIFO can hold 6144 stereo samples
  46. * In 24bit configuration the FIFO can hold 4096 stereo samples
  47. */
  48. #define DAC33_FIFO_SIZE_16BIT 6144
  49. #define DAC33_FIFO_SIZE_24BIT 4096
  50. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  51. #define BURST_BASEFREQ_HZ 49152000
  52. #define SAMPLES_TO_US(rate, samples) \
  53. (1000000000 / (((rate) * 1000) / (samples)))
  54. #define US_TO_SAMPLES(rate, us) \
  55. ((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
  56. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  57. (((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
  58. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  59. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  60. enum dac33_state {
  61. DAC33_IDLE = 0,
  62. DAC33_PREFILL,
  63. DAC33_PLAYBACK,
  64. DAC33_FLUSH,
  65. };
  66. enum dac33_fifo_modes {
  67. DAC33_FIFO_BYPASS = 0,
  68. DAC33_FIFO_MODE1,
  69. DAC33_FIFO_MODE7,
  70. DAC33_FIFO_LAST_MODE,
  71. };
  72. #define DAC33_NUM_SUPPLIES 3
  73. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  74. "AVDD",
  75. "DVDD",
  76. "IOVDD",
  77. };
  78. struct tlv320dac33_priv {
  79. struct mutex mutex;
  80. struct workqueue_struct *dac33_wq;
  81. struct work_struct work;
  82. struct snd_soc_codec *codec;
  83. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  84. struct snd_pcm_substream *substream;
  85. int power_gpio;
  86. int chip_power;
  87. int irq;
  88. unsigned int refclk;
  89. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  90. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  91. unsigned int fifo_size; /* Size of the FIFO in samples */
  92. unsigned int nsample; /* burst read amount from host */
  93. int mode1_latency; /* latency caused by the i2c writes in
  94. * us */
  95. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  96. unsigned int burst_rate; /* Interface speed in Burst modes */
  97. int keep_bclk; /* Keep the BCLK continuously running
  98. * in FIFO modes */
  99. spinlock_t lock;
  100. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  101. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  102. unsigned int mode1_us_burst; /* Time to burst read n number of
  103. * samples */
  104. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  105. unsigned int uthr;
  106. enum dac33_state state;
  107. enum snd_soc_control_type control_type;
  108. void *control_data;
  109. };
  110. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  111. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  122. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  123. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  125. 0x00, 0x00, /* 0x38 - 0x39 */
  126. /* Registers 0x3a - 0x3f are reserved */
  127. 0x00, 0x00, /* 0x3a - 0x3b */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  130. 0x00, 0x80, /* 0x44 - 0x45 */
  131. /* Registers 0x46 - 0x47 are reserved */
  132. 0x80, 0x80, /* 0x46 - 0x47 */
  133. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  134. /* Registers 0x4b - 0x7c are reserved */
  135. 0x00, /* 0x4b */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  148. 0x00, /* 0x7c */
  149. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  150. };
  151. /* Register read and write */
  152. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  153. unsigned reg)
  154. {
  155. u8 *cache = codec->reg_cache;
  156. if (reg >= DAC33_CACHEREGNUM)
  157. return 0;
  158. return cache[reg];
  159. }
  160. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= DAC33_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  169. u8 *value)
  170. {
  171. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  172. int val, ret = 0;
  173. *value = reg & 0xff;
  174. /* If powered off, return the cached value */
  175. if (dac33->chip_power) {
  176. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  177. if (val < 0) {
  178. dev_err(codec->dev, "Read failed (%d)\n", val);
  179. value[0] = dac33_read_reg_cache(codec, reg);
  180. ret = val;
  181. } else {
  182. value[0] = val;
  183. dac33_write_reg_cache(codec, reg, val);
  184. }
  185. } else {
  186. value[0] = dac33_read_reg_cache(codec, reg);
  187. }
  188. return ret;
  189. }
  190. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  191. unsigned int value)
  192. {
  193. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  194. u8 data[2];
  195. int ret = 0;
  196. /*
  197. * data is
  198. * D15..D8 dac33 register offset
  199. * D7...D0 register data
  200. */
  201. data[0] = reg & 0xff;
  202. data[1] = value & 0xff;
  203. dac33_write_reg_cache(codec, data[0], data[1]);
  204. if (dac33->chip_power) {
  205. ret = codec->hw_write(codec->control_data, data, 2);
  206. if (ret != 2)
  207. dev_err(codec->dev, "Write failed (%d)\n", ret);
  208. else
  209. ret = 0;
  210. }
  211. return ret;
  212. }
  213. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  214. unsigned int value)
  215. {
  216. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  217. int ret;
  218. mutex_lock(&dac33->mutex);
  219. ret = dac33_write(codec, reg, value);
  220. mutex_unlock(&dac33->mutex);
  221. return ret;
  222. }
  223. #define DAC33_I2C_ADDR_AUTOINC 0x80
  224. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  225. unsigned int value)
  226. {
  227. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  228. u8 data[3];
  229. int ret = 0;
  230. /*
  231. * data is
  232. * D23..D16 dac33 register offset
  233. * D15..D8 register data MSB
  234. * D7...D0 register data LSB
  235. */
  236. data[0] = reg & 0xff;
  237. data[1] = (value >> 8) & 0xff;
  238. data[2] = value & 0xff;
  239. dac33_write_reg_cache(codec, data[0], data[1]);
  240. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  241. if (dac33->chip_power) {
  242. /* We need to set autoincrement mode for 16 bit writes */
  243. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  244. ret = codec->hw_write(codec->control_data, data, 3);
  245. if (ret != 3)
  246. dev_err(codec->dev, "Write failed (%d)\n", ret);
  247. else
  248. ret = 0;
  249. }
  250. return ret;
  251. }
  252. static void dac33_init_chip(struct snd_soc_codec *codec)
  253. {
  254. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  255. if (unlikely(!dac33->chip_power))
  256. return;
  257. /* A : DAC sample rate Fsref/1.5 */
  258. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  259. /* B : DAC src=normal, not muted */
  260. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  261. DAC33_DACSRCL_LEFT);
  262. /* C : (defaults) */
  263. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  264. /* 73 : volume soft stepping control,
  265. clock source = internal osc (?) */
  266. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  267. /* Restore only selected registers (gains mostly) */
  268. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  269. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  270. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  271. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  272. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  273. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  274. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  275. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  276. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  277. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  278. dac33_write(codec, DAC33_LDAC_PWR_CTRL,
  279. dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
  280. dac33_write(codec, DAC33_RDAC_PWR_CTRL,
  281. dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
  282. }
  283. static inline int dac33_read_id(struct snd_soc_codec *codec)
  284. {
  285. int i, ret = 0;
  286. u8 reg;
  287. for (i = 0; i < 3; i++) {
  288. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  289. if (ret < 0)
  290. break;
  291. }
  292. return ret;
  293. }
  294. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  295. {
  296. u8 reg;
  297. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  298. if (power)
  299. reg |= DAC33_PDNALLB;
  300. else
  301. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  302. DAC33_DACRPDNB | DAC33_DACLPDNB);
  303. dac33_write(codec, DAC33_PWR_CTRL, reg);
  304. }
  305. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  306. {
  307. u8 reg;
  308. /* Stop the DAI clock */
  309. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  310. reg &= ~DAC33_BCLKON;
  311. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  312. /* Power down the Oscillator, and DACs */
  313. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  314. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  315. dac33_write(codec, DAC33_PWR_CTRL, reg);
  316. }
  317. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  318. {
  319. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  320. int ret = 0;
  321. mutex_lock(&dac33->mutex);
  322. /* Safety check */
  323. if (unlikely(power == dac33->chip_power)) {
  324. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  325. power ? "ON" : "OFF");
  326. goto exit;
  327. }
  328. if (power) {
  329. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  330. dac33->supplies);
  331. if (ret != 0) {
  332. dev_err(codec->dev,
  333. "Failed to enable supplies: %d\n", ret);
  334. goto exit;
  335. }
  336. if (dac33->power_gpio >= 0)
  337. gpio_set_value(dac33->power_gpio, 1);
  338. dac33->chip_power = 1;
  339. } else {
  340. dac33_soft_power(codec, 0);
  341. if (dac33->power_gpio >= 0)
  342. gpio_set_value(dac33->power_gpio, 0);
  343. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  344. dac33->supplies);
  345. if (ret != 0) {
  346. dev_err(codec->dev,
  347. "Failed to disable supplies: %d\n", ret);
  348. goto exit;
  349. }
  350. dac33->chip_power = 0;
  351. }
  352. exit:
  353. mutex_unlock(&dac33->mutex);
  354. return ret;
  355. }
  356. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  357. struct snd_kcontrol *kcontrol, int event)
  358. {
  359. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  360. switch (event) {
  361. case SND_SOC_DAPM_PRE_PMU:
  362. if (likely(dac33->substream)) {
  363. dac33_calculate_times(dac33->substream);
  364. dac33_prepare_chip(dac33->substream);
  365. }
  366. break;
  367. case SND_SOC_DAPM_POST_PMD:
  368. dac33_disable_digital(w->codec);
  369. break;
  370. }
  371. return 0;
  372. }
  373. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  377. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  378. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  379. return 0;
  380. }
  381. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  382. struct snd_ctl_elem_value *ucontrol)
  383. {
  384. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  385. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  386. int ret = 0;
  387. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  388. return 0;
  389. /* Do not allow changes while stream is running*/
  390. if (codec->active)
  391. return -EPERM;
  392. if (ucontrol->value.integer.value[0] < 0 ||
  393. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  394. ret = -EINVAL;
  395. else
  396. dac33->fifo_mode = ucontrol->value.integer.value[0];
  397. return ret;
  398. }
  399. /* Codec operation modes */
  400. static const char *dac33_fifo_mode_texts[] = {
  401. "Bypass", "Mode 1", "Mode 7"
  402. };
  403. static const struct soc_enum dac33_fifo_mode_enum =
  404. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  405. dac33_fifo_mode_texts);
  406. /* L/R Line Output Gain */
  407. static const char *lr_lineout_gain_texts[] = {
  408. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  409. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  410. };
  411. static const struct soc_enum l_lineout_gain_enum =
  412. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  413. ARRAY_SIZE(lr_lineout_gain_texts),
  414. lr_lineout_gain_texts);
  415. static const struct soc_enum r_lineout_gain_enum =
  416. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  417. ARRAY_SIZE(lr_lineout_gain_texts),
  418. lr_lineout_gain_texts);
  419. /*
  420. * DACL/R digital volume control:
  421. * from 0 dB to -63.5 in 0.5 dB steps
  422. * Need to be inverted later on:
  423. * 0x00 == 0 dB
  424. * 0x7f == -63.5 dB
  425. */
  426. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  427. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  428. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  429. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  430. 0, 0x7f, 1, dac_digivol_tlv),
  431. SOC_DOUBLE_R("DAC Digital Playback Switch",
  432. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  433. SOC_DOUBLE_R("Line to Line Out Volume",
  434. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  435. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  436. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  437. };
  438. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  439. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  440. dac33_get_fifo_mode, dac33_set_fifo_mode),
  441. };
  442. /* Analog bypass */
  443. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  444. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  445. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  446. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  447. /* LOP L/R invert selection */
  448. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  449. static const struct soc_enum dac33_left_lom_enum =
  450. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
  451. ARRAY_SIZE(dac33_lr_lom_texts),
  452. dac33_lr_lom_texts);
  453. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  454. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  455. static const struct soc_enum dac33_right_lom_enum =
  456. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
  457. ARRAY_SIZE(dac33_lr_lom_texts),
  458. dac33_lr_lom_texts);
  459. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  460. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  461. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  462. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  463. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  464. SND_SOC_DAPM_INPUT("LINEL"),
  465. SND_SOC_DAPM_INPUT("LINER"),
  466. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  467. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  468. /* Analog bypass */
  469. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  470. &dac33_dapm_abypassl_control),
  471. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  472. &dac33_dapm_abypassr_control),
  473. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  474. &dac33_dapm_left_lom_control),
  475. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  476. &dac33_dapm_right_lom_control),
  477. /*
  478. * For DAPM path, when only the anlog bypass path is enabled, and the
  479. * LOP inverted from the corresponding DAC side.
  480. * This is needed, so we can attach the DAC power supply in this case.
  481. */
  482. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  483. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  484. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  485. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  486. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  487. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  488. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  489. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  490. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  491. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  492. SND_SOC_DAPM_SUPPLY("Codec Power",
  493. DAC33_PWR_CTRL, 4, 0, NULL, 0),
  494. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  495. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  496. };
  497. static const struct snd_soc_dapm_route audio_map[] = {
  498. /* Analog bypass */
  499. {"Analog Left Bypass", "Switch", "LINEL"},
  500. {"Analog Right Bypass", "Switch", "LINER"},
  501. {"Output Left Amplifier", NULL, "DACL"},
  502. {"Output Right Amplifier", NULL, "DACR"},
  503. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  504. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  505. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  506. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  507. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  508. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  509. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  510. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  511. {"DACL", NULL, "Left DAC Power"},
  512. {"DACR", NULL, "Right DAC Power"},
  513. {"Left Bypass PGA", NULL, "Left DAC Power"},
  514. {"Right Bypass PGA", NULL, "Right DAC Power"},
  515. /* output */
  516. {"LEFT_LO", NULL, "Output Left Amplifier"},
  517. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  518. {"LEFT_LO", NULL, "Codec Power"},
  519. {"RIGHT_LO", NULL, "Codec Power"},
  520. };
  521. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  522. enum snd_soc_bias_level level)
  523. {
  524. int ret;
  525. switch (level) {
  526. case SND_SOC_BIAS_ON:
  527. break;
  528. case SND_SOC_BIAS_PREPARE:
  529. break;
  530. case SND_SOC_BIAS_STANDBY:
  531. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  532. /* Coming from OFF, switch on the codec */
  533. ret = dac33_hard_power(codec, 1);
  534. if (ret != 0)
  535. return ret;
  536. dac33_init_chip(codec);
  537. }
  538. break;
  539. case SND_SOC_BIAS_OFF:
  540. /* Do not power off, when the codec is already off */
  541. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  542. return 0;
  543. ret = dac33_hard_power(codec, 0);
  544. if (ret != 0)
  545. return ret;
  546. break;
  547. }
  548. codec->dapm.bias_level = level;
  549. return 0;
  550. }
  551. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  552. {
  553. struct snd_soc_codec *codec = dac33->codec;
  554. unsigned int delay;
  555. unsigned long flags;
  556. switch (dac33->fifo_mode) {
  557. case DAC33_FIFO_MODE1:
  558. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  559. DAC33_THRREG(dac33->nsample));
  560. /* Take the timestamps */
  561. spin_lock_irqsave(&dac33->lock, flags);
  562. dac33->t_stamp2 = ktime_to_us(ktime_get());
  563. dac33->t_stamp1 = dac33->t_stamp2;
  564. spin_unlock_irqrestore(&dac33->lock, flags);
  565. dac33_write16(codec, DAC33_PREFILL_MSB,
  566. DAC33_THRREG(dac33->alarm_threshold));
  567. /* Enable Alarm Threshold IRQ with a delay */
  568. delay = SAMPLES_TO_US(dac33->burst_rate,
  569. dac33->alarm_threshold) + 1000;
  570. usleep_range(delay, delay + 500);
  571. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  572. break;
  573. case DAC33_FIFO_MODE7:
  574. /* Take the timestamp */
  575. spin_lock_irqsave(&dac33->lock, flags);
  576. dac33->t_stamp1 = ktime_to_us(ktime_get());
  577. /* Move back the timestamp with drain time */
  578. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  579. spin_unlock_irqrestore(&dac33->lock, flags);
  580. dac33_write16(codec, DAC33_PREFILL_MSB,
  581. DAC33_THRREG(DAC33_MODE7_MARGIN));
  582. /* Enable Upper Threshold IRQ */
  583. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  584. break;
  585. default:
  586. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  587. dac33->fifo_mode);
  588. break;
  589. }
  590. }
  591. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  592. {
  593. struct snd_soc_codec *codec = dac33->codec;
  594. unsigned long flags;
  595. switch (dac33->fifo_mode) {
  596. case DAC33_FIFO_MODE1:
  597. /* Take the timestamp */
  598. spin_lock_irqsave(&dac33->lock, flags);
  599. dac33->t_stamp2 = ktime_to_us(ktime_get());
  600. spin_unlock_irqrestore(&dac33->lock, flags);
  601. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  602. DAC33_THRREG(dac33->nsample));
  603. break;
  604. case DAC33_FIFO_MODE7:
  605. /* At the moment we are not using interrupts in mode7 */
  606. break;
  607. default:
  608. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  609. dac33->fifo_mode);
  610. break;
  611. }
  612. }
  613. static void dac33_work(struct work_struct *work)
  614. {
  615. struct snd_soc_codec *codec;
  616. struct tlv320dac33_priv *dac33;
  617. u8 reg;
  618. dac33 = container_of(work, struct tlv320dac33_priv, work);
  619. codec = dac33->codec;
  620. mutex_lock(&dac33->mutex);
  621. switch (dac33->state) {
  622. case DAC33_PREFILL:
  623. dac33->state = DAC33_PLAYBACK;
  624. dac33_prefill_handler(dac33);
  625. break;
  626. case DAC33_PLAYBACK:
  627. dac33_playback_handler(dac33);
  628. break;
  629. case DAC33_IDLE:
  630. break;
  631. case DAC33_FLUSH:
  632. dac33->state = DAC33_IDLE;
  633. /* Mask all interrupts from dac33 */
  634. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  635. /* flush fifo */
  636. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  637. reg |= DAC33_FIFOFLUSH;
  638. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  639. break;
  640. }
  641. mutex_unlock(&dac33->mutex);
  642. }
  643. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  644. {
  645. struct snd_soc_codec *codec = dev;
  646. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  647. unsigned long flags;
  648. spin_lock_irqsave(&dac33->lock, flags);
  649. dac33->t_stamp1 = ktime_to_us(ktime_get());
  650. spin_unlock_irqrestore(&dac33->lock, flags);
  651. /* Do not schedule the workqueue in Mode7 */
  652. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  653. queue_work(dac33->dac33_wq, &dac33->work);
  654. return IRQ_HANDLED;
  655. }
  656. static void dac33_oscwait(struct snd_soc_codec *codec)
  657. {
  658. int timeout = 60;
  659. u8 reg;
  660. do {
  661. usleep_range(1000, 2000);
  662. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  663. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  664. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  665. dev_err(codec->dev,
  666. "internal oscillator calibration failed\n");
  667. }
  668. static int dac33_startup(struct snd_pcm_substream *substream,
  669. struct snd_soc_dai *dai)
  670. {
  671. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  672. struct snd_soc_codec *codec = rtd->codec;
  673. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  674. /* Stream started, save the substream pointer */
  675. dac33->substream = substream;
  676. snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);
  677. return 0;
  678. }
  679. static void dac33_shutdown(struct snd_pcm_substream *substream,
  680. struct snd_soc_dai *dai)
  681. {
  682. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  683. struct snd_soc_codec *codec = rtd->codec;
  684. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  685. dac33->substream = NULL;
  686. }
  687. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  688. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  689. static int dac33_hw_params(struct snd_pcm_substream *substream,
  690. struct snd_pcm_hw_params *params,
  691. struct snd_soc_dai *dai)
  692. {
  693. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  694. struct snd_soc_codec *codec = rtd->codec;
  695. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  696. /* Check parameters for validity */
  697. switch (params_rate(params)) {
  698. case 44100:
  699. case 48000:
  700. break;
  701. default:
  702. dev_err(codec->dev, "unsupported rate %d\n",
  703. params_rate(params));
  704. return -EINVAL;
  705. }
  706. switch (params_format(params)) {
  707. case SNDRV_PCM_FORMAT_S16_LE:
  708. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  709. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  710. break;
  711. case SNDRV_PCM_FORMAT_S32_LE:
  712. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  713. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  714. break;
  715. default:
  716. dev_err(codec->dev, "unsupported format %d\n",
  717. params_format(params));
  718. return -EINVAL;
  719. }
  720. return 0;
  721. }
  722. #define CALC_OSCSET(rate, refclk) ( \
  723. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  724. #define CALC_RATIOSET(rate, refclk) ( \
  725. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  726. /*
  727. * tlv320dac33 is strict on the sequence of the register writes, if the register
  728. * writes happens in different order, than dac33 might end up in unknown state.
  729. * Use the known, working sequence of register writes to initialize the dac33.
  730. */
  731. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  732. {
  733. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  734. struct snd_soc_codec *codec = rtd->codec;
  735. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  736. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  737. u8 aictrl_a, aictrl_b, fifoctrl_a;
  738. switch (substream->runtime->rate) {
  739. case 44100:
  740. case 48000:
  741. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  742. ratioset = CALC_RATIOSET(substream->runtime->rate,
  743. dac33->refclk);
  744. break;
  745. default:
  746. dev_err(codec->dev, "unsupported rate %d\n",
  747. substream->runtime->rate);
  748. return -EINVAL;
  749. }
  750. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  751. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  752. /* Read FIFO control A, and clear FIFO flush bit */
  753. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  754. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  755. fifoctrl_a &= ~DAC33_WIDTH;
  756. switch (substream->runtime->format) {
  757. case SNDRV_PCM_FORMAT_S16_LE:
  758. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  759. fifoctrl_a |= DAC33_WIDTH;
  760. break;
  761. case SNDRV_PCM_FORMAT_S32_LE:
  762. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  763. break;
  764. default:
  765. dev_err(codec->dev, "unsupported format %d\n",
  766. substream->runtime->format);
  767. return -EINVAL;
  768. }
  769. mutex_lock(&dac33->mutex);
  770. if (!dac33->chip_power) {
  771. /*
  772. * Chip is not powered yet.
  773. * Do the init in the dac33_set_bias_level later.
  774. */
  775. mutex_unlock(&dac33->mutex);
  776. return 0;
  777. }
  778. dac33_soft_power(codec, 0);
  779. dac33_soft_power(codec, 1);
  780. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  781. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  782. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  783. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  784. /* OSC calibration time */
  785. dac33_write(codec, DAC33_CALIB_TIME, 96);
  786. /* adjustment treshold & step */
  787. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  788. DAC33_ADJSTEP(1));
  789. /* div=4 / gain=1 / div */
  790. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  791. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  792. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  793. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  794. dac33_oscwait(codec);
  795. if (dac33->fifo_mode) {
  796. /* Generic for all FIFO modes */
  797. /* 50-51 : ASRC Control registers */
  798. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  799. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  800. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  801. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  802. /* Set interrupts to high active */
  803. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  804. } else {
  805. /* FIFO bypass mode */
  806. /* 50-51 : ASRC Control registers */
  807. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  808. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  809. }
  810. /* Interrupt behaviour configuration */
  811. switch (dac33->fifo_mode) {
  812. case DAC33_FIFO_MODE1:
  813. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  814. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  815. break;
  816. case DAC33_FIFO_MODE7:
  817. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  818. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  819. break;
  820. default:
  821. /* in FIFO bypass mode, the interrupts are not used */
  822. break;
  823. }
  824. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  825. switch (dac33->fifo_mode) {
  826. case DAC33_FIFO_MODE1:
  827. /*
  828. * For mode1:
  829. * Disable the FIFO bypass (Enable the use of FIFO)
  830. * Select nSample mode
  831. * BCLK is only running when data is needed by DAC33
  832. */
  833. fifoctrl_a &= ~DAC33_FBYPAS;
  834. fifoctrl_a &= ~DAC33_FAUTO;
  835. if (dac33->keep_bclk)
  836. aictrl_b |= DAC33_BCLKON;
  837. else
  838. aictrl_b &= ~DAC33_BCLKON;
  839. break;
  840. case DAC33_FIFO_MODE7:
  841. /*
  842. * For mode1:
  843. * Disable the FIFO bypass (Enable the use of FIFO)
  844. * Select Threshold mode
  845. * BCLK is only running when data is needed by DAC33
  846. */
  847. fifoctrl_a &= ~DAC33_FBYPAS;
  848. fifoctrl_a |= DAC33_FAUTO;
  849. if (dac33->keep_bclk)
  850. aictrl_b |= DAC33_BCLKON;
  851. else
  852. aictrl_b &= ~DAC33_BCLKON;
  853. break;
  854. default:
  855. /*
  856. * For FIFO bypass mode:
  857. * Enable the FIFO bypass (Disable the FIFO use)
  858. * Set the BCLK as continuous
  859. */
  860. fifoctrl_a |= DAC33_FBYPAS;
  861. aictrl_b |= DAC33_BCLKON;
  862. break;
  863. }
  864. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  865. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  866. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  867. /*
  868. * BCLK divide ratio
  869. * 0: 1.5
  870. * 1: 1
  871. * 2: 2
  872. * ...
  873. * 254: 254
  874. * 255: 255
  875. */
  876. if (dac33->fifo_mode)
  877. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  878. dac33->burst_bclkdiv);
  879. else
  880. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  881. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  882. else
  883. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  884. switch (dac33->fifo_mode) {
  885. case DAC33_FIFO_MODE1:
  886. dac33_write16(codec, DAC33_ATHR_MSB,
  887. DAC33_THRREG(dac33->alarm_threshold));
  888. break;
  889. case DAC33_FIFO_MODE7:
  890. /*
  891. * Configure the threshold levels, and leave 10 sample space
  892. * at the bottom, and also at the top of the FIFO
  893. */
  894. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  895. dac33_write16(codec, DAC33_LTHR_MSB,
  896. DAC33_THRREG(DAC33_MODE7_MARGIN));
  897. break;
  898. default:
  899. break;
  900. }
  901. mutex_unlock(&dac33->mutex);
  902. return 0;
  903. }
  904. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  905. {
  906. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  907. struct snd_soc_codec *codec = rtd->codec;
  908. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  909. unsigned int period_size = substream->runtime->period_size;
  910. unsigned int rate = substream->runtime->rate;
  911. unsigned int nsample_limit;
  912. /* In bypass mode we don't need to calculate */
  913. if (!dac33->fifo_mode)
  914. return;
  915. switch (dac33->fifo_mode) {
  916. case DAC33_FIFO_MODE1:
  917. /* Number of samples under i2c latency */
  918. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  919. dac33->mode1_latency);
  920. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  921. if (period_size <= dac33->alarm_threshold)
  922. /*
  923. * Configure nSamaple to number of periods,
  924. * which covers the latency requironment.
  925. */
  926. dac33->nsample = period_size *
  927. ((dac33->alarm_threshold / period_size) +
  928. (dac33->alarm_threshold % period_size ?
  929. 1 : 0));
  930. else if (period_size > nsample_limit)
  931. dac33->nsample = nsample_limit;
  932. else
  933. dac33->nsample = period_size;
  934. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  935. dac33->nsample);
  936. dac33->t_stamp1 = 0;
  937. dac33->t_stamp2 = 0;
  938. break;
  939. case DAC33_FIFO_MODE7:
  940. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  941. dac33->burst_rate) + 9;
  942. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  943. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  944. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  945. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  946. dac33->mode7_us_to_lthr =
  947. SAMPLES_TO_US(substream->runtime->rate,
  948. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  949. dac33->t_stamp1 = 0;
  950. break;
  951. default:
  952. break;
  953. }
  954. }
  955. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  956. struct snd_soc_dai *dai)
  957. {
  958. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  959. struct snd_soc_codec *codec = rtd->codec;
  960. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  961. int ret = 0;
  962. switch (cmd) {
  963. case SNDRV_PCM_TRIGGER_START:
  964. case SNDRV_PCM_TRIGGER_RESUME:
  965. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  966. if (dac33->fifo_mode) {
  967. dac33->state = DAC33_PREFILL;
  968. queue_work(dac33->dac33_wq, &dac33->work);
  969. }
  970. break;
  971. case SNDRV_PCM_TRIGGER_STOP:
  972. case SNDRV_PCM_TRIGGER_SUSPEND:
  973. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  974. if (dac33->fifo_mode) {
  975. dac33->state = DAC33_FLUSH;
  976. queue_work(dac33->dac33_wq, &dac33->work);
  977. }
  978. break;
  979. default:
  980. ret = -EINVAL;
  981. }
  982. return ret;
  983. }
  984. static snd_pcm_sframes_t dac33_dai_delay(
  985. struct snd_pcm_substream *substream,
  986. struct snd_soc_dai *dai)
  987. {
  988. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  989. struct snd_soc_codec *codec = rtd->codec;
  990. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  991. unsigned long long t0, t1, t_now;
  992. unsigned int time_delta, uthr;
  993. int samples_out, samples_in, samples;
  994. snd_pcm_sframes_t delay = 0;
  995. unsigned long flags;
  996. switch (dac33->fifo_mode) {
  997. case DAC33_FIFO_BYPASS:
  998. break;
  999. case DAC33_FIFO_MODE1:
  1000. spin_lock_irqsave(&dac33->lock, flags);
  1001. t0 = dac33->t_stamp1;
  1002. t1 = dac33->t_stamp2;
  1003. spin_unlock_irqrestore(&dac33->lock, flags);
  1004. t_now = ktime_to_us(ktime_get());
  1005. /* We have not started to fill the FIFO yet, delay is 0 */
  1006. if (!t1)
  1007. goto out;
  1008. if (t0 > t1) {
  1009. /*
  1010. * Phase 1:
  1011. * After Alarm threshold, and before nSample write
  1012. */
  1013. time_delta = t_now - t0;
  1014. samples_out = time_delta ? US_TO_SAMPLES(
  1015. substream->runtime->rate,
  1016. time_delta) : 0;
  1017. if (likely(dac33->alarm_threshold > samples_out))
  1018. delay = dac33->alarm_threshold - samples_out;
  1019. else
  1020. delay = 0;
  1021. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1022. /*
  1023. * Phase 2:
  1024. * After nSample write (during burst operation)
  1025. */
  1026. time_delta = t_now - t0;
  1027. samples_out = time_delta ? US_TO_SAMPLES(
  1028. substream->runtime->rate,
  1029. time_delta) : 0;
  1030. time_delta = t_now - t1;
  1031. samples_in = time_delta ? US_TO_SAMPLES(
  1032. dac33->burst_rate,
  1033. time_delta) : 0;
  1034. samples = dac33->alarm_threshold;
  1035. samples += (samples_in - samples_out);
  1036. if (likely(samples > 0))
  1037. delay = samples;
  1038. else
  1039. delay = 0;
  1040. } else {
  1041. /*
  1042. * Phase 3:
  1043. * After burst operation, before next alarm threshold
  1044. */
  1045. time_delta = t_now - t0;
  1046. samples_out = time_delta ? US_TO_SAMPLES(
  1047. substream->runtime->rate,
  1048. time_delta) : 0;
  1049. samples_in = dac33->nsample;
  1050. samples = dac33->alarm_threshold;
  1051. samples += (samples_in - samples_out);
  1052. if (likely(samples > 0))
  1053. delay = samples > dac33->fifo_size ?
  1054. dac33->fifo_size : samples;
  1055. else
  1056. delay = 0;
  1057. }
  1058. break;
  1059. case DAC33_FIFO_MODE7:
  1060. spin_lock_irqsave(&dac33->lock, flags);
  1061. t0 = dac33->t_stamp1;
  1062. uthr = dac33->uthr;
  1063. spin_unlock_irqrestore(&dac33->lock, flags);
  1064. t_now = ktime_to_us(ktime_get());
  1065. /* We have not started to fill the FIFO yet, delay is 0 */
  1066. if (!t0)
  1067. goto out;
  1068. if (t_now <= t0) {
  1069. /*
  1070. * Either the timestamps are messed or equal. Report
  1071. * maximum delay
  1072. */
  1073. delay = uthr;
  1074. goto out;
  1075. }
  1076. time_delta = t_now - t0;
  1077. if (time_delta <= dac33->mode7_us_to_lthr) {
  1078. /*
  1079. * Phase 1:
  1080. * After burst (draining phase)
  1081. */
  1082. samples_out = US_TO_SAMPLES(
  1083. substream->runtime->rate,
  1084. time_delta);
  1085. if (likely(uthr > samples_out))
  1086. delay = uthr - samples_out;
  1087. else
  1088. delay = 0;
  1089. } else {
  1090. /*
  1091. * Phase 2:
  1092. * During burst operation
  1093. */
  1094. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1095. samples_out = US_TO_SAMPLES(
  1096. substream->runtime->rate,
  1097. time_delta);
  1098. samples_in = US_TO_SAMPLES(
  1099. dac33->burst_rate,
  1100. time_delta);
  1101. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1102. if (unlikely(delay > uthr))
  1103. delay = uthr;
  1104. }
  1105. break;
  1106. default:
  1107. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1108. dac33->fifo_mode);
  1109. break;
  1110. }
  1111. out:
  1112. return delay;
  1113. }
  1114. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1115. int clk_id, unsigned int freq, int dir)
  1116. {
  1117. struct snd_soc_codec *codec = codec_dai->codec;
  1118. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1119. u8 ioc_reg, asrcb_reg;
  1120. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1121. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1122. switch (clk_id) {
  1123. case TLV320DAC33_MCLK:
  1124. ioc_reg |= DAC33_REFSEL;
  1125. asrcb_reg |= DAC33_SRCREFSEL;
  1126. break;
  1127. case TLV320DAC33_SLEEPCLK:
  1128. ioc_reg &= ~DAC33_REFSEL;
  1129. asrcb_reg &= ~DAC33_SRCREFSEL;
  1130. break;
  1131. default:
  1132. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1133. break;
  1134. }
  1135. dac33->refclk = freq;
  1136. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1137. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1138. return 0;
  1139. }
  1140. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1141. unsigned int fmt)
  1142. {
  1143. struct snd_soc_codec *codec = codec_dai->codec;
  1144. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1145. u8 aictrl_a, aictrl_b;
  1146. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1147. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1148. /* set master/slave audio interface */
  1149. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1150. case SND_SOC_DAIFMT_CBM_CFM:
  1151. /* Codec Master */
  1152. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1153. break;
  1154. case SND_SOC_DAIFMT_CBS_CFS:
  1155. /* Codec Slave */
  1156. if (dac33->fifo_mode) {
  1157. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1158. return -EINVAL;
  1159. } else
  1160. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1161. break;
  1162. default:
  1163. return -EINVAL;
  1164. }
  1165. aictrl_a &= ~DAC33_AFMT_MASK;
  1166. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1167. case SND_SOC_DAIFMT_I2S:
  1168. aictrl_a |= DAC33_AFMT_I2S;
  1169. break;
  1170. case SND_SOC_DAIFMT_DSP_A:
  1171. aictrl_a |= DAC33_AFMT_DSP;
  1172. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1173. aictrl_b |= DAC33_DATA_DELAY(0);
  1174. break;
  1175. case SND_SOC_DAIFMT_RIGHT_J:
  1176. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1177. break;
  1178. case SND_SOC_DAIFMT_LEFT_J:
  1179. aictrl_a |= DAC33_AFMT_LEFT_J;
  1180. break;
  1181. default:
  1182. dev_err(codec->dev, "Unsupported format (%u)\n",
  1183. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1184. return -EINVAL;
  1185. }
  1186. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1187. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1188. return 0;
  1189. }
  1190. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1191. {
  1192. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1193. int ret = 0;
  1194. codec->control_data = dac33->control_data;
  1195. codec->hw_write = (hw_write_t) i2c_master_send;
  1196. codec->dapm.idle_bias_off = 1;
  1197. dac33->codec = codec;
  1198. /* Read the tlv320dac33 ID registers */
  1199. ret = dac33_hard_power(codec, 1);
  1200. if (ret != 0) {
  1201. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1202. goto err_power;
  1203. }
  1204. ret = dac33_read_id(codec);
  1205. dac33_hard_power(codec, 0);
  1206. if (ret < 0) {
  1207. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1208. ret = -ENODEV;
  1209. goto err_power;
  1210. }
  1211. /* Check if the IRQ number is valid and request it */
  1212. if (dac33->irq >= 0) {
  1213. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1214. IRQF_TRIGGER_RISING,
  1215. codec->name, codec);
  1216. if (ret < 0) {
  1217. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1218. dac33->irq, ret);
  1219. dac33->irq = -1;
  1220. }
  1221. if (dac33->irq != -1) {
  1222. /* Setup work queue */
  1223. dac33->dac33_wq =
  1224. create_singlethread_workqueue("tlv320dac33");
  1225. if (dac33->dac33_wq == NULL) {
  1226. free_irq(dac33->irq, codec);
  1227. return -ENOMEM;
  1228. }
  1229. INIT_WORK(&dac33->work, dac33_work);
  1230. }
  1231. }
  1232. /* Only add the FIFO controls, if we have valid IRQ number */
  1233. if (dac33->irq >= 0)
  1234. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1235. ARRAY_SIZE(dac33_mode_snd_controls));
  1236. err_power:
  1237. return ret;
  1238. }
  1239. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1240. {
  1241. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1242. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1243. if (dac33->irq >= 0) {
  1244. free_irq(dac33->irq, dac33->codec);
  1245. destroy_workqueue(dac33->dac33_wq);
  1246. }
  1247. return 0;
  1248. }
  1249. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1250. {
  1251. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1252. return 0;
  1253. }
  1254. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1255. {
  1256. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1257. return 0;
  1258. }
  1259. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1260. .read = dac33_read_reg_cache,
  1261. .write = dac33_write_locked,
  1262. .set_bias_level = dac33_set_bias_level,
  1263. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1264. .reg_word_size = sizeof(u8),
  1265. .reg_cache_default = dac33_reg,
  1266. .probe = dac33_soc_probe,
  1267. .remove = dac33_soc_remove,
  1268. .suspend = dac33_soc_suspend,
  1269. .resume = dac33_soc_resume,
  1270. .controls = dac33_snd_controls,
  1271. .num_controls = ARRAY_SIZE(dac33_snd_controls),
  1272. .dapm_widgets = dac33_dapm_widgets,
  1273. .num_dapm_widgets = ARRAY_SIZE(dac33_dapm_widgets),
  1274. .dapm_routes = audio_map,
  1275. .num_dapm_routes = ARRAY_SIZE(audio_map),
  1276. };
  1277. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1278. SNDRV_PCM_RATE_48000)
  1279. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1280. static struct snd_soc_dai_ops dac33_dai_ops = {
  1281. .startup = dac33_startup,
  1282. .shutdown = dac33_shutdown,
  1283. .hw_params = dac33_hw_params,
  1284. .trigger = dac33_pcm_trigger,
  1285. .delay = dac33_dai_delay,
  1286. .set_sysclk = dac33_set_dai_sysclk,
  1287. .set_fmt = dac33_set_dai_fmt,
  1288. };
  1289. static struct snd_soc_dai_driver dac33_dai = {
  1290. .name = "tlv320dac33-hifi",
  1291. .playback = {
  1292. .stream_name = "Playback",
  1293. .channels_min = 2,
  1294. .channels_max = 2,
  1295. .rates = DAC33_RATES,
  1296. .formats = DAC33_FORMATS,},
  1297. .ops = &dac33_dai_ops,
  1298. };
  1299. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1300. const struct i2c_device_id *id)
  1301. {
  1302. struct tlv320dac33_platform_data *pdata;
  1303. struct tlv320dac33_priv *dac33;
  1304. int ret, i;
  1305. if (client->dev.platform_data == NULL) {
  1306. dev_err(&client->dev, "Platform data not set\n");
  1307. return -ENODEV;
  1308. }
  1309. pdata = client->dev.platform_data;
  1310. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1311. if (dac33 == NULL)
  1312. return -ENOMEM;
  1313. dac33->control_data = client;
  1314. mutex_init(&dac33->mutex);
  1315. spin_lock_init(&dac33->lock);
  1316. i2c_set_clientdata(client, dac33);
  1317. dac33->power_gpio = pdata->power_gpio;
  1318. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1319. dac33->keep_bclk = pdata->keep_bclk;
  1320. dac33->mode1_latency = pdata->mode1_latency;
  1321. if (!dac33->mode1_latency)
  1322. dac33->mode1_latency = 10000; /* 10ms */
  1323. dac33->irq = client->irq;
  1324. /* Disable FIFO use by default */
  1325. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1326. /* Check if the reset GPIO number is valid and request it */
  1327. if (dac33->power_gpio >= 0) {
  1328. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1329. if (ret < 0) {
  1330. dev_err(&client->dev,
  1331. "Failed to request reset GPIO (%d)\n",
  1332. dac33->power_gpio);
  1333. goto err_gpio;
  1334. }
  1335. gpio_direction_output(dac33->power_gpio, 0);
  1336. }
  1337. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1338. dac33->supplies[i].supply = dac33_supply_names[i];
  1339. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1340. dac33->supplies);
  1341. if (ret != 0) {
  1342. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1343. goto err_get;
  1344. }
  1345. ret = snd_soc_register_codec(&client->dev,
  1346. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1347. if (ret < 0)
  1348. goto err_register;
  1349. return ret;
  1350. err_register:
  1351. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1352. err_get:
  1353. if (dac33->power_gpio >= 0)
  1354. gpio_free(dac33->power_gpio);
  1355. err_gpio:
  1356. kfree(dac33);
  1357. return ret;
  1358. }
  1359. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1360. {
  1361. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1362. if (unlikely(dac33->chip_power))
  1363. dac33_hard_power(dac33->codec, 0);
  1364. if (dac33->power_gpio >= 0)
  1365. gpio_free(dac33->power_gpio);
  1366. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1367. snd_soc_unregister_codec(&client->dev);
  1368. kfree(dac33);
  1369. return 0;
  1370. }
  1371. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1372. {
  1373. .name = "tlv320dac33",
  1374. .driver_data = 0,
  1375. },
  1376. { },
  1377. };
  1378. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1379. static struct i2c_driver tlv320dac33_i2c_driver = {
  1380. .driver = {
  1381. .name = "tlv320dac33-codec",
  1382. .owner = THIS_MODULE,
  1383. },
  1384. .probe = dac33_i2c_probe,
  1385. .remove = __devexit_p(dac33_i2c_remove),
  1386. .id_table = tlv320dac33_i2c_id,
  1387. };
  1388. static int __init dac33_module_init(void)
  1389. {
  1390. int r;
  1391. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1392. if (r < 0) {
  1393. printk(KERN_ERR "DAC33: driver registration failed\n");
  1394. return r;
  1395. }
  1396. return 0;
  1397. }
  1398. module_init(dac33_module_init);
  1399. static void __exit dac33_module_exit(void)
  1400. {
  1401. i2c_del_driver(&tlv320dac33_i2c_driver);
  1402. }
  1403. module_exit(dac33_module_exit);
  1404. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1405. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  1406. MODULE_LICENSE("GPL");