max98095.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403
  1. /*
  2. * max98095.c -- MAX98095 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/platform_device.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98095.h>
  27. #include "max98095.h"
  28. enum max98095_type {
  29. MAX98095,
  30. };
  31. struct max98095_cdata {
  32. unsigned int rate;
  33. unsigned int fmt;
  34. int eq_sel;
  35. int bq_sel;
  36. };
  37. struct max98095_priv {
  38. enum max98095_type devtype;
  39. struct max98095_pdata *pdata;
  40. unsigned int sysclk;
  41. struct max98095_cdata dai[3];
  42. const char **eq_texts;
  43. const char **bq_texts;
  44. struct soc_enum eq_enum;
  45. struct soc_enum bq_enum;
  46. int eq_textcnt;
  47. int bq_textcnt;
  48. u8 lin_state;
  49. unsigned int mic1pre;
  50. unsigned int mic2pre;
  51. };
  52. static const u8 max98095_reg_def[M98095_REG_CNT] = {
  53. 0x00, /* 00 */
  54. 0x00, /* 01 */
  55. 0x00, /* 02 */
  56. 0x00, /* 03 */
  57. 0x00, /* 04 */
  58. 0x00, /* 05 */
  59. 0x00, /* 06 */
  60. 0x00, /* 07 */
  61. 0x00, /* 08 */
  62. 0x00, /* 09 */
  63. 0x00, /* 0A */
  64. 0x00, /* 0B */
  65. 0x00, /* 0C */
  66. 0x00, /* 0D */
  67. 0x00, /* 0E */
  68. 0x00, /* 0F */
  69. 0x00, /* 10 */
  70. 0x00, /* 11 */
  71. 0x00, /* 12 */
  72. 0x00, /* 13 */
  73. 0x00, /* 14 */
  74. 0x00, /* 15 */
  75. 0x00, /* 16 */
  76. 0x00, /* 17 */
  77. 0x00, /* 18 */
  78. 0x00, /* 19 */
  79. 0x00, /* 1A */
  80. 0x00, /* 1B */
  81. 0x00, /* 1C */
  82. 0x00, /* 1D */
  83. 0x00, /* 1E */
  84. 0x00, /* 1F */
  85. 0x00, /* 20 */
  86. 0x00, /* 21 */
  87. 0x00, /* 22 */
  88. 0x00, /* 23 */
  89. 0x00, /* 24 */
  90. 0x00, /* 25 */
  91. 0x00, /* 26 */
  92. 0x00, /* 27 */
  93. 0x00, /* 28 */
  94. 0x00, /* 29 */
  95. 0x00, /* 2A */
  96. 0x00, /* 2B */
  97. 0x00, /* 2C */
  98. 0x00, /* 2D */
  99. 0x00, /* 2E */
  100. 0x00, /* 2F */
  101. 0x00, /* 30 */
  102. 0x00, /* 31 */
  103. 0x00, /* 32 */
  104. 0x00, /* 33 */
  105. 0x00, /* 34 */
  106. 0x00, /* 35 */
  107. 0x00, /* 36 */
  108. 0x00, /* 37 */
  109. 0x00, /* 38 */
  110. 0x00, /* 39 */
  111. 0x00, /* 3A */
  112. 0x00, /* 3B */
  113. 0x00, /* 3C */
  114. 0x00, /* 3D */
  115. 0x00, /* 3E */
  116. 0x00, /* 3F */
  117. 0x00, /* 40 */
  118. 0x00, /* 41 */
  119. 0x00, /* 42 */
  120. 0x00, /* 43 */
  121. 0x00, /* 44 */
  122. 0x00, /* 45 */
  123. 0x00, /* 46 */
  124. 0x00, /* 47 */
  125. 0x00, /* 48 */
  126. 0x00, /* 49 */
  127. 0x00, /* 4A */
  128. 0x00, /* 4B */
  129. 0x00, /* 4C */
  130. 0x00, /* 4D */
  131. 0x00, /* 4E */
  132. 0x00, /* 4F */
  133. 0x00, /* 50 */
  134. 0x00, /* 51 */
  135. 0x00, /* 52 */
  136. 0x00, /* 53 */
  137. 0x00, /* 54 */
  138. 0x00, /* 55 */
  139. 0x00, /* 56 */
  140. 0x00, /* 57 */
  141. 0x00, /* 58 */
  142. 0x00, /* 59 */
  143. 0x00, /* 5A */
  144. 0x00, /* 5B */
  145. 0x00, /* 5C */
  146. 0x00, /* 5D */
  147. 0x00, /* 5E */
  148. 0x00, /* 5F */
  149. 0x00, /* 60 */
  150. 0x00, /* 61 */
  151. 0x00, /* 62 */
  152. 0x00, /* 63 */
  153. 0x00, /* 64 */
  154. 0x00, /* 65 */
  155. 0x00, /* 66 */
  156. 0x00, /* 67 */
  157. 0x00, /* 68 */
  158. 0x00, /* 69 */
  159. 0x00, /* 6A */
  160. 0x00, /* 6B */
  161. 0x00, /* 6C */
  162. 0x00, /* 6D */
  163. 0x00, /* 6E */
  164. 0x00, /* 6F */
  165. 0x00, /* 70 */
  166. 0x00, /* 71 */
  167. 0x00, /* 72 */
  168. 0x00, /* 73 */
  169. 0x00, /* 74 */
  170. 0x00, /* 75 */
  171. 0x00, /* 76 */
  172. 0x00, /* 77 */
  173. 0x00, /* 78 */
  174. 0x00, /* 79 */
  175. 0x00, /* 7A */
  176. 0x00, /* 7B */
  177. 0x00, /* 7C */
  178. 0x00, /* 7D */
  179. 0x00, /* 7E */
  180. 0x00, /* 7F */
  181. 0x00, /* 80 */
  182. 0x00, /* 81 */
  183. 0x00, /* 82 */
  184. 0x00, /* 83 */
  185. 0x00, /* 84 */
  186. 0x00, /* 85 */
  187. 0x00, /* 86 */
  188. 0x00, /* 87 */
  189. 0x00, /* 88 */
  190. 0x00, /* 89 */
  191. 0x00, /* 8A */
  192. 0x00, /* 8B */
  193. 0x00, /* 8C */
  194. 0x00, /* 8D */
  195. 0x00, /* 8E */
  196. 0x00, /* 8F */
  197. 0x00, /* 90 */
  198. 0x00, /* 91 */
  199. 0x30, /* 92 */
  200. 0xF0, /* 93 */
  201. 0x00, /* 94 */
  202. 0x00, /* 95 */
  203. 0x3F, /* 96 */
  204. 0x00, /* 97 */
  205. 0x00, /* 98 */
  206. 0x00, /* 99 */
  207. 0x00, /* 9A */
  208. 0x00, /* 9B */
  209. 0x00, /* 9C */
  210. 0x00, /* 9D */
  211. 0x00, /* 9E */
  212. 0x00, /* 9F */
  213. 0x00, /* A0 */
  214. 0x00, /* A1 */
  215. 0x00, /* A2 */
  216. 0x00, /* A3 */
  217. 0x00, /* A4 */
  218. 0x00, /* A5 */
  219. 0x00, /* A6 */
  220. 0x00, /* A7 */
  221. 0x00, /* A8 */
  222. 0x00, /* A9 */
  223. 0x00, /* AA */
  224. 0x00, /* AB */
  225. 0x00, /* AC */
  226. 0x00, /* AD */
  227. 0x00, /* AE */
  228. 0x00, /* AF */
  229. 0x00, /* B0 */
  230. 0x00, /* B1 */
  231. 0x00, /* B2 */
  232. 0x00, /* B3 */
  233. 0x00, /* B4 */
  234. 0x00, /* B5 */
  235. 0x00, /* B6 */
  236. 0x00, /* B7 */
  237. 0x00, /* B8 */
  238. 0x00, /* B9 */
  239. 0x00, /* BA */
  240. 0x00, /* BB */
  241. 0x00, /* BC */
  242. 0x00, /* BD */
  243. 0x00, /* BE */
  244. 0x00, /* BF */
  245. 0x00, /* C0 */
  246. 0x00, /* C1 */
  247. 0x00, /* C2 */
  248. 0x00, /* C3 */
  249. 0x00, /* C4 */
  250. 0x00, /* C5 */
  251. 0x00, /* C6 */
  252. 0x00, /* C7 */
  253. 0x00, /* C8 */
  254. 0x00, /* C9 */
  255. 0x00, /* CA */
  256. 0x00, /* CB */
  257. 0x00, /* CC */
  258. 0x00, /* CD */
  259. 0x00, /* CE */
  260. 0x00, /* CF */
  261. 0x00, /* D0 */
  262. 0x00, /* D1 */
  263. 0x00, /* D2 */
  264. 0x00, /* D3 */
  265. 0x00, /* D4 */
  266. 0x00, /* D5 */
  267. 0x00, /* D6 */
  268. 0x00, /* D7 */
  269. 0x00, /* D8 */
  270. 0x00, /* D9 */
  271. 0x00, /* DA */
  272. 0x00, /* DB */
  273. 0x00, /* DC */
  274. 0x00, /* DD */
  275. 0x00, /* DE */
  276. 0x00, /* DF */
  277. 0x00, /* E0 */
  278. 0x00, /* E1 */
  279. 0x00, /* E2 */
  280. 0x00, /* E3 */
  281. 0x00, /* E4 */
  282. 0x00, /* E5 */
  283. 0x00, /* E6 */
  284. 0x00, /* E7 */
  285. 0x00, /* E8 */
  286. 0x00, /* E9 */
  287. 0x00, /* EA */
  288. 0x00, /* EB */
  289. 0x00, /* EC */
  290. 0x00, /* ED */
  291. 0x00, /* EE */
  292. 0x00, /* EF */
  293. 0x00, /* F0 */
  294. 0x00, /* F1 */
  295. 0x00, /* F2 */
  296. 0x00, /* F3 */
  297. 0x00, /* F4 */
  298. 0x00, /* F5 */
  299. 0x00, /* F6 */
  300. 0x00, /* F7 */
  301. 0x00, /* F8 */
  302. 0x00, /* F9 */
  303. 0x00, /* FA */
  304. 0x00, /* FB */
  305. 0x00, /* FC */
  306. 0x00, /* FD */
  307. 0x00, /* FE */
  308. 0x00, /* FF */
  309. };
  310. static struct {
  311. int readable;
  312. int writable;
  313. } max98095_access[M98095_REG_CNT] = {
  314. { 0x00, 0x00 }, /* 00 */
  315. { 0xFF, 0x00 }, /* 01 */
  316. { 0xFF, 0x00 }, /* 02 */
  317. { 0xFF, 0x00 }, /* 03 */
  318. { 0xFF, 0x00 }, /* 04 */
  319. { 0xFF, 0x00 }, /* 05 */
  320. { 0xFF, 0x00 }, /* 06 */
  321. { 0xFF, 0x00 }, /* 07 */
  322. { 0xFF, 0x00 }, /* 08 */
  323. { 0xFF, 0x00 }, /* 09 */
  324. { 0xFF, 0x00 }, /* 0A */
  325. { 0xFF, 0x00 }, /* 0B */
  326. { 0xFF, 0x00 }, /* 0C */
  327. { 0xFF, 0x00 }, /* 0D */
  328. { 0xFF, 0x00 }, /* 0E */
  329. { 0xFF, 0x9F }, /* 0F */
  330. { 0xFF, 0xFF }, /* 10 */
  331. { 0xFF, 0xFF }, /* 11 */
  332. { 0xFF, 0xFF }, /* 12 */
  333. { 0xFF, 0xFF }, /* 13 */
  334. { 0xFF, 0xFF }, /* 14 */
  335. { 0xFF, 0xFF }, /* 15 */
  336. { 0xFF, 0xFF }, /* 16 */
  337. { 0xFF, 0xFF }, /* 17 */
  338. { 0xFF, 0xFF }, /* 18 */
  339. { 0xFF, 0xFF }, /* 19 */
  340. { 0xFF, 0xFF }, /* 1A */
  341. { 0xFF, 0xFF }, /* 1B */
  342. { 0xFF, 0xFF }, /* 1C */
  343. { 0xFF, 0xFF }, /* 1D */
  344. { 0xFF, 0x77 }, /* 1E */
  345. { 0xFF, 0x77 }, /* 1F */
  346. { 0xFF, 0x77 }, /* 20 */
  347. { 0xFF, 0x77 }, /* 21 */
  348. { 0xFF, 0x77 }, /* 22 */
  349. { 0xFF, 0x77 }, /* 23 */
  350. { 0xFF, 0xFF }, /* 24 */
  351. { 0xFF, 0x7F }, /* 25 */
  352. { 0xFF, 0x31 }, /* 26 */
  353. { 0xFF, 0xFF }, /* 27 */
  354. { 0xFF, 0xFF }, /* 28 */
  355. { 0xFF, 0xFF }, /* 29 */
  356. { 0xFF, 0xF7 }, /* 2A */
  357. { 0xFF, 0x2F }, /* 2B */
  358. { 0xFF, 0xEF }, /* 2C */
  359. { 0xFF, 0xFF }, /* 2D */
  360. { 0xFF, 0xFF }, /* 2E */
  361. { 0xFF, 0xFF }, /* 2F */
  362. { 0xFF, 0xFF }, /* 30 */
  363. { 0xFF, 0xFF }, /* 31 */
  364. { 0xFF, 0xFF }, /* 32 */
  365. { 0xFF, 0xFF }, /* 33 */
  366. { 0xFF, 0xF7 }, /* 34 */
  367. { 0xFF, 0x2F }, /* 35 */
  368. { 0xFF, 0xCF }, /* 36 */
  369. { 0xFF, 0xFF }, /* 37 */
  370. { 0xFF, 0xFF }, /* 38 */
  371. { 0xFF, 0xFF }, /* 39 */
  372. { 0xFF, 0xFF }, /* 3A */
  373. { 0xFF, 0xFF }, /* 3B */
  374. { 0xFF, 0xFF }, /* 3C */
  375. { 0xFF, 0xFF }, /* 3D */
  376. { 0xFF, 0xF7 }, /* 3E */
  377. { 0xFF, 0x2F }, /* 3F */
  378. { 0xFF, 0xCF }, /* 40 */
  379. { 0xFF, 0xFF }, /* 41 */
  380. { 0xFF, 0x77 }, /* 42 */
  381. { 0xFF, 0xFF }, /* 43 */
  382. { 0xFF, 0xFF }, /* 44 */
  383. { 0xFF, 0xFF }, /* 45 */
  384. { 0xFF, 0xFF }, /* 46 */
  385. { 0xFF, 0xFF }, /* 47 */
  386. { 0xFF, 0xFF }, /* 48 */
  387. { 0xFF, 0x0F }, /* 49 */
  388. { 0xFF, 0xFF }, /* 4A */
  389. { 0xFF, 0xFF }, /* 4B */
  390. { 0xFF, 0x3F }, /* 4C */
  391. { 0xFF, 0x3F }, /* 4D */
  392. { 0xFF, 0x3F }, /* 4E */
  393. { 0xFF, 0xFF }, /* 4F */
  394. { 0xFF, 0x7F }, /* 50 */
  395. { 0xFF, 0x7F }, /* 51 */
  396. { 0xFF, 0x0F }, /* 52 */
  397. { 0xFF, 0x3F }, /* 53 */
  398. { 0xFF, 0x3F }, /* 54 */
  399. { 0xFF, 0x3F }, /* 55 */
  400. { 0xFF, 0xFF }, /* 56 */
  401. { 0xFF, 0xFF }, /* 57 */
  402. { 0xFF, 0xBF }, /* 58 */
  403. { 0xFF, 0x1F }, /* 59 */
  404. { 0xFF, 0xBF }, /* 5A */
  405. { 0xFF, 0x1F }, /* 5B */
  406. { 0xFF, 0xBF }, /* 5C */
  407. { 0xFF, 0x3F }, /* 5D */
  408. { 0xFF, 0x3F }, /* 5E */
  409. { 0xFF, 0x7F }, /* 5F */
  410. { 0xFF, 0x7F }, /* 60 */
  411. { 0xFF, 0x47 }, /* 61 */
  412. { 0xFF, 0x9F }, /* 62 */
  413. { 0xFF, 0x9F }, /* 63 */
  414. { 0xFF, 0x9F }, /* 64 */
  415. { 0xFF, 0x9F }, /* 65 */
  416. { 0xFF, 0x9F }, /* 66 */
  417. { 0xFF, 0xBF }, /* 67 */
  418. { 0xFF, 0xBF }, /* 68 */
  419. { 0xFF, 0xFF }, /* 69 */
  420. { 0xFF, 0xFF }, /* 6A */
  421. { 0xFF, 0x7F }, /* 6B */
  422. { 0xFF, 0xF7 }, /* 6C */
  423. { 0xFF, 0xFF }, /* 6D */
  424. { 0xFF, 0xFF }, /* 6E */
  425. { 0xFF, 0x1F }, /* 6F */
  426. { 0xFF, 0xF7 }, /* 70 */
  427. { 0xFF, 0xFF }, /* 71 */
  428. { 0xFF, 0xFF }, /* 72 */
  429. { 0xFF, 0x1F }, /* 73 */
  430. { 0xFF, 0xF7 }, /* 74 */
  431. { 0xFF, 0xFF }, /* 75 */
  432. { 0xFF, 0xFF }, /* 76 */
  433. { 0xFF, 0x1F }, /* 77 */
  434. { 0xFF, 0xF7 }, /* 78 */
  435. { 0xFF, 0xFF }, /* 79 */
  436. { 0xFF, 0xFF }, /* 7A */
  437. { 0xFF, 0x1F }, /* 7B */
  438. { 0xFF, 0xF7 }, /* 7C */
  439. { 0xFF, 0xFF }, /* 7D */
  440. { 0xFF, 0xFF }, /* 7E */
  441. { 0xFF, 0x1F }, /* 7F */
  442. { 0xFF, 0xF7 }, /* 80 */
  443. { 0xFF, 0xFF }, /* 81 */
  444. { 0xFF, 0xFF }, /* 82 */
  445. { 0xFF, 0x1F }, /* 83 */
  446. { 0xFF, 0x7F }, /* 84 */
  447. { 0xFF, 0x0F }, /* 85 */
  448. { 0xFF, 0xD8 }, /* 86 */
  449. { 0xFF, 0xFF }, /* 87 */
  450. { 0xFF, 0xEF }, /* 88 */
  451. { 0xFF, 0xFE }, /* 89 */
  452. { 0xFF, 0xFE }, /* 8A */
  453. { 0xFF, 0xFF }, /* 8B */
  454. { 0xFF, 0xFF }, /* 8C */
  455. { 0xFF, 0x3F }, /* 8D */
  456. { 0xFF, 0xFF }, /* 8E */
  457. { 0xFF, 0x3F }, /* 8F */
  458. { 0xFF, 0x8F }, /* 90 */
  459. { 0xFF, 0xFF }, /* 91 */
  460. { 0xFF, 0x3F }, /* 92 */
  461. { 0xFF, 0xFF }, /* 93 */
  462. { 0xFF, 0xFF }, /* 94 */
  463. { 0xFF, 0x0F }, /* 95 */
  464. { 0xFF, 0x3F }, /* 96 */
  465. { 0xFF, 0x8C }, /* 97 */
  466. { 0x00, 0x00 }, /* 98 */
  467. { 0x00, 0x00 }, /* 99 */
  468. { 0x00, 0x00 }, /* 9A */
  469. { 0x00, 0x00 }, /* 9B */
  470. { 0x00, 0x00 }, /* 9C */
  471. { 0x00, 0x00 }, /* 9D */
  472. { 0x00, 0x00 }, /* 9E */
  473. { 0x00, 0x00 }, /* 9F */
  474. { 0x00, 0x00 }, /* A0 */
  475. { 0x00, 0x00 }, /* A1 */
  476. { 0x00, 0x00 }, /* A2 */
  477. { 0x00, 0x00 }, /* A3 */
  478. { 0x00, 0x00 }, /* A4 */
  479. { 0x00, 0x00 }, /* A5 */
  480. { 0x00, 0x00 }, /* A6 */
  481. { 0x00, 0x00 }, /* A7 */
  482. { 0x00, 0x00 }, /* A8 */
  483. { 0x00, 0x00 }, /* A9 */
  484. { 0x00, 0x00 }, /* AA */
  485. { 0x00, 0x00 }, /* AB */
  486. { 0x00, 0x00 }, /* AC */
  487. { 0x00, 0x00 }, /* AD */
  488. { 0x00, 0x00 }, /* AE */
  489. { 0x00, 0x00 }, /* AF */
  490. { 0x00, 0x00 }, /* B0 */
  491. { 0x00, 0x00 }, /* B1 */
  492. { 0x00, 0x00 }, /* B2 */
  493. { 0x00, 0x00 }, /* B3 */
  494. { 0x00, 0x00 }, /* B4 */
  495. { 0x00, 0x00 }, /* B5 */
  496. { 0x00, 0x00 }, /* B6 */
  497. { 0x00, 0x00 }, /* B7 */
  498. { 0x00, 0x00 }, /* B8 */
  499. { 0x00, 0x00 }, /* B9 */
  500. { 0x00, 0x00 }, /* BA */
  501. { 0x00, 0x00 }, /* BB */
  502. { 0x00, 0x00 }, /* BC */
  503. { 0x00, 0x00 }, /* BD */
  504. { 0x00, 0x00 }, /* BE */
  505. { 0x00, 0x00 }, /* BF */
  506. { 0x00, 0x00 }, /* C0 */
  507. { 0x00, 0x00 }, /* C1 */
  508. { 0x00, 0x00 }, /* C2 */
  509. { 0x00, 0x00 }, /* C3 */
  510. { 0x00, 0x00 }, /* C4 */
  511. { 0x00, 0x00 }, /* C5 */
  512. { 0x00, 0x00 }, /* C6 */
  513. { 0x00, 0x00 }, /* C7 */
  514. { 0x00, 0x00 }, /* C8 */
  515. { 0x00, 0x00 }, /* C9 */
  516. { 0x00, 0x00 }, /* CA */
  517. { 0x00, 0x00 }, /* CB */
  518. { 0x00, 0x00 }, /* CC */
  519. { 0x00, 0x00 }, /* CD */
  520. { 0x00, 0x00 }, /* CE */
  521. { 0x00, 0x00 }, /* CF */
  522. { 0x00, 0x00 }, /* D0 */
  523. { 0x00, 0x00 }, /* D1 */
  524. { 0x00, 0x00 }, /* D2 */
  525. { 0x00, 0x00 }, /* D3 */
  526. { 0x00, 0x00 }, /* D4 */
  527. { 0x00, 0x00 }, /* D5 */
  528. { 0x00, 0x00 }, /* D6 */
  529. { 0x00, 0x00 }, /* D7 */
  530. { 0x00, 0x00 }, /* D8 */
  531. { 0x00, 0x00 }, /* D9 */
  532. { 0x00, 0x00 }, /* DA */
  533. { 0x00, 0x00 }, /* DB */
  534. { 0x00, 0x00 }, /* DC */
  535. { 0x00, 0x00 }, /* DD */
  536. { 0x00, 0x00 }, /* DE */
  537. { 0x00, 0x00 }, /* DF */
  538. { 0x00, 0x00 }, /* E0 */
  539. { 0x00, 0x00 }, /* E1 */
  540. { 0x00, 0x00 }, /* E2 */
  541. { 0x00, 0x00 }, /* E3 */
  542. { 0x00, 0x00 }, /* E4 */
  543. { 0x00, 0x00 }, /* E5 */
  544. { 0x00, 0x00 }, /* E6 */
  545. { 0x00, 0x00 }, /* E7 */
  546. { 0x00, 0x00 }, /* E8 */
  547. { 0x00, 0x00 }, /* E9 */
  548. { 0x00, 0x00 }, /* EA */
  549. { 0x00, 0x00 }, /* EB */
  550. { 0x00, 0x00 }, /* EC */
  551. { 0x00, 0x00 }, /* ED */
  552. { 0x00, 0x00 }, /* EE */
  553. { 0x00, 0x00 }, /* EF */
  554. { 0x00, 0x00 }, /* F0 */
  555. { 0x00, 0x00 }, /* F1 */
  556. { 0x00, 0x00 }, /* F2 */
  557. { 0x00, 0x00 }, /* F3 */
  558. { 0x00, 0x00 }, /* F4 */
  559. { 0x00, 0x00 }, /* F5 */
  560. { 0x00, 0x00 }, /* F6 */
  561. { 0x00, 0x00 }, /* F7 */
  562. { 0x00, 0x00 }, /* F8 */
  563. { 0x00, 0x00 }, /* F9 */
  564. { 0x00, 0x00 }, /* FA */
  565. { 0x00, 0x00 }, /* FB */
  566. { 0x00, 0x00 }, /* FC */
  567. { 0x00, 0x00 }, /* FD */
  568. { 0x00, 0x00 }, /* FE */
  569. { 0xFF, 0x00 }, /* FF */
  570. };
  571. static int max98095_readable(struct snd_soc_codec *codec, unsigned int reg)
  572. {
  573. if (reg >= M98095_REG_CNT)
  574. return 0;
  575. return max98095_access[reg].readable != 0;
  576. }
  577. static int max98095_volatile(struct snd_soc_codec *codec, unsigned int reg)
  578. {
  579. if (reg > M98095_REG_MAX_CACHED)
  580. return 1;
  581. switch (reg) {
  582. case M98095_000_HOST_DATA:
  583. case M98095_001_HOST_INT_STS:
  584. case M98095_002_HOST_RSP_STS:
  585. case M98095_003_HOST_CMD_STS:
  586. case M98095_004_CODEC_STS:
  587. case M98095_005_DAI1_ALC_STS:
  588. case M98095_006_DAI2_ALC_STS:
  589. case M98095_007_JACK_AUTO_STS:
  590. case M98095_008_JACK_MANUAL_STS:
  591. case M98095_009_JACK_VBAT_STS:
  592. case M98095_00A_ACC_ADC_STS:
  593. case M98095_00B_MIC_NG_AGC_STS:
  594. case M98095_00C_SPK_L_VOLT_STS:
  595. case M98095_00D_SPK_R_VOLT_STS:
  596. case M98095_00E_TEMP_SENSOR_STS:
  597. return 1;
  598. }
  599. return 0;
  600. }
  601. /*
  602. * Filter coefficients are in a separate register segment
  603. * and they share the address space of the normal registers.
  604. * The coefficient registers do not need or share the cache.
  605. */
  606. static int max98095_hw_write(struct snd_soc_codec *codec, unsigned int reg,
  607. unsigned int value)
  608. {
  609. int ret;
  610. codec->cache_bypass = 1;
  611. ret = snd_soc_write(codec, reg, value);
  612. codec->cache_bypass = 0;
  613. return ret ? -EIO : 0;
  614. }
  615. /*
  616. * Load equalizer DSP coefficient configurations registers
  617. */
  618. static void m98095_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  619. unsigned int band, u16 *coefs)
  620. {
  621. unsigned int eq_reg;
  622. unsigned int i;
  623. BUG_ON(band > 4);
  624. BUG_ON(dai > 1);
  625. /* Load the base register address */
  626. eq_reg = dai ? M98095_142_DAI2_EQ_BASE : M98095_110_DAI1_EQ_BASE;
  627. /* Add the band address offset, note adjustment for word address */
  628. eq_reg += band * (M98095_COEFS_PER_BAND << 1);
  629. /* Step through the registers and coefs */
  630. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  631. max98095_hw_write(codec, eq_reg++, M98095_BYTE1(coefs[i]));
  632. max98095_hw_write(codec, eq_reg++, M98095_BYTE0(coefs[i]));
  633. }
  634. }
  635. /*
  636. * Load biquad filter coefficient configurations registers
  637. */
  638. static void m98095_biquad_band(struct snd_soc_codec *codec, unsigned int dai,
  639. unsigned int band, u16 *coefs)
  640. {
  641. unsigned int bq_reg;
  642. unsigned int i;
  643. BUG_ON(band > 1);
  644. BUG_ON(dai > 1);
  645. /* Load the base register address */
  646. bq_reg = dai ? M98095_17E_DAI2_BQ_BASE : M98095_174_DAI1_BQ_BASE;
  647. /* Add the band address offset, note adjustment for word address */
  648. bq_reg += band * (M98095_COEFS_PER_BAND << 1);
  649. /* Step through the registers and coefs */
  650. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  651. max98095_hw_write(codec, bq_reg++, M98095_BYTE1(coefs[i]));
  652. max98095_hw_write(codec, bq_reg++, M98095_BYTE0(coefs[i]));
  653. }
  654. }
  655. static const char * const max98095_fltr_mode[] = { "Voice", "Music" };
  656. static const struct soc_enum max98095_dai1_filter_mode_enum[] = {
  657. SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS, 7, 2, max98095_fltr_mode),
  658. };
  659. static const struct soc_enum max98095_dai2_filter_mode_enum[] = {
  660. SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS, 7, 2, max98095_fltr_mode),
  661. };
  662. static const char * const max98095_extmic_text[] = { "None", "MIC1", "MIC2" };
  663. static const struct soc_enum max98095_extmic_enum =
  664. SOC_ENUM_SINGLE(M98095_087_CFG_MIC, 0, 3, max98095_extmic_text);
  665. static const struct snd_kcontrol_new max98095_extmic_mux =
  666. SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum);
  667. static const char * const max98095_linein_text[] = { "INA", "INB" };
  668. static const struct soc_enum max98095_linein_enum =
  669. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 6, 2, max98095_linein_text);
  670. static const struct snd_kcontrol_new max98095_linein_mux =
  671. SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum);
  672. static const char * const max98095_line_mode_text[] = {
  673. "Stereo", "Differential"};
  674. static const struct soc_enum max98095_linein_mode_enum =
  675. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 7, 2, max98095_line_mode_text);
  676. static const struct soc_enum max98095_lineout_mode_enum =
  677. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 4, 2, max98095_line_mode_text);
  678. static const char * const max98095_dai_fltr[] = {
  679. "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
  680. "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
  681. static const struct soc_enum max98095_dai1_dac_filter_enum[] = {
  682. SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS, 0, 6, max98095_dai_fltr),
  683. };
  684. static const struct soc_enum max98095_dai2_dac_filter_enum[] = {
  685. SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS, 0, 6, max98095_dai_fltr),
  686. };
  687. static const struct soc_enum max98095_dai3_dac_filter_enum[] = {
  688. SOC_ENUM_SINGLE(M98095_042_DAI3_FILTERS, 0, 6, max98095_dai_fltr),
  689. };
  690. static int max98095_mic1pre_set(struct snd_kcontrol *kcontrol,
  691. struct snd_ctl_elem_value *ucontrol)
  692. {
  693. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  694. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  695. unsigned int sel = ucontrol->value.integer.value[0];
  696. max98095->mic1pre = sel;
  697. snd_soc_update_bits(codec, M98095_05F_LVL_MIC1, M98095_MICPRE_MASK,
  698. (1+sel)<<M98095_MICPRE_SHIFT);
  699. return 0;
  700. }
  701. static int max98095_mic1pre_get(struct snd_kcontrol *kcontrol,
  702. struct snd_ctl_elem_value *ucontrol)
  703. {
  704. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  705. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  706. ucontrol->value.integer.value[0] = max98095->mic1pre;
  707. return 0;
  708. }
  709. static int max98095_mic2pre_set(struct snd_kcontrol *kcontrol,
  710. struct snd_ctl_elem_value *ucontrol)
  711. {
  712. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  713. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  714. unsigned int sel = ucontrol->value.integer.value[0];
  715. max98095->mic2pre = sel;
  716. snd_soc_update_bits(codec, M98095_060_LVL_MIC2, M98095_MICPRE_MASK,
  717. (1+sel)<<M98095_MICPRE_SHIFT);
  718. return 0;
  719. }
  720. static int max98095_mic2pre_get(struct snd_kcontrol *kcontrol,
  721. struct snd_ctl_elem_value *ucontrol)
  722. {
  723. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  724. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  725. ucontrol->value.integer.value[0] = max98095->mic2pre;
  726. return 0;
  727. }
  728. static const unsigned int max98095_micboost_tlv[] = {
  729. TLV_DB_RANGE_HEAD(2),
  730. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  731. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  732. };
  733. static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv, 0, 100, 0);
  734. static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv, -1200, 100, 0);
  735. static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv, 0, 600, 0);
  736. static const unsigned int max98095_hp_tlv[] = {
  737. TLV_DB_RANGE_HEAD(5),
  738. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  739. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  740. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  741. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  742. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  743. };
  744. static const unsigned int max98095_spk_tlv[] = {
  745. TLV_DB_RANGE_HEAD(4),
  746. 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
  747. 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  748. 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
  749. 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0),
  750. };
  751. static const unsigned int max98095_rcv_lout_tlv[] = {
  752. TLV_DB_RANGE_HEAD(5),
  753. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  754. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  755. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  756. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  757. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  758. };
  759. static const unsigned int max98095_lin_tlv[] = {
  760. TLV_DB_RANGE_HEAD(3),
  761. 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
  762. 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
  763. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  764. };
  765. static const struct snd_kcontrol_new max98095_snd_controls[] = {
  766. SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L,
  767. M98095_065_LVL_HP_R, 0, 31, 0, max98095_hp_tlv),
  768. SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L,
  769. M98095_068_LVL_SPK_R, 0, 39, 0, max98095_spk_tlv),
  770. SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV,
  771. 0, 31, 0, max98095_rcv_lout_tlv),
  772. SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1,
  773. M98095_063_LVL_LINEOUT2, 0, 31, 0, max98095_rcv_lout_tlv),
  774. SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L,
  775. M98095_065_LVL_HP_R, 7, 1, 1),
  776. SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L,
  777. M98095_068_LVL_SPK_R, 7, 1, 1),
  778. SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV, 7, 1, 1),
  779. SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1,
  780. M98095_063_LVL_LINEOUT2, 7, 1, 1),
  781. SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1, 0, 20, 1,
  782. max98095_mic_tlv),
  783. SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2, 0, 20, 1,
  784. max98095_mic_tlv),
  785. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  786. M98095_05F_LVL_MIC1, 5, 2, 0,
  787. max98095_mic1pre_get, max98095_mic1pre_set,
  788. max98095_micboost_tlv),
  789. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  790. M98095_060_LVL_MIC2, 5, 2, 0,
  791. max98095_mic2pre_get, max98095_mic2pre_set,
  792. max98095_micboost_tlv),
  793. SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN, 0, 5, 1,
  794. max98095_lin_tlv),
  795. SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L, 0, 15, 1,
  796. max98095_adc_tlv),
  797. SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R, 0, 15, 1,
  798. max98095_adc_tlv),
  799. SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L, 4, 3, 0,
  800. max98095_adcboost_tlv),
  801. SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R, 4, 3, 0,
  802. max98095_adcboost_tlv),
  803. SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL, 0, 1, 0),
  804. SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL, 1, 1, 0),
  805. SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL, 2, 1, 0),
  806. SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL, 3, 1, 0),
  807. SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum),
  808. SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum),
  809. SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum),
  810. SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum),
  811. SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum),
  812. SOC_ENUM("Linein Mode", max98095_linein_mode_enum),
  813. SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum),
  814. };
  815. /* Left speaker mixer switch */
  816. static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls[] = {
  817. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT, 0, 1, 0),
  818. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT, 6, 1, 0),
  819. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  820. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  821. SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT, 4, 1, 0),
  822. SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT, 5, 1, 0),
  823. SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT, 1, 1, 0),
  824. SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT, 2, 1, 0),
  825. };
  826. /* Right speaker mixer switch */
  827. static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls[] = {
  828. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 6, 1, 0),
  829. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 0, 1, 0),
  830. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  831. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  832. SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT, 5, 1, 0),
  833. SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT, 4, 1, 0),
  834. SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT, 1, 1, 0),
  835. SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT, 2, 1, 0),
  836. };
  837. /* Left headphone mixer switch */
  838. static const struct snd_kcontrol_new max98095_left_hp_mixer_controls[] = {
  839. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT, 0, 1, 0),
  840. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT, 5, 1, 0),
  841. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT, 3, 1, 0),
  842. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT, 4, 1, 0),
  843. SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT, 1, 1, 0),
  844. SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT, 2, 1, 0),
  845. };
  846. /* Right headphone mixer switch */
  847. static const struct snd_kcontrol_new max98095_right_hp_mixer_controls[] = {
  848. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 5, 1, 0),
  849. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 0, 1, 0),
  850. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT, 3, 1, 0),
  851. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT, 4, 1, 0),
  852. SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT, 1, 1, 0),
  853. SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT, 2, 1, 0),
  854. };
  855. /* Receiver earpiece mixer switch */
  856. static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls[] = {
  857. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV, 0, 1, 0),
  858. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV, 5, 1, 0),
  859. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV, 3, 1, 0),
  860. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV, 4, 1, 0),
  861. SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV, 1, 1, 0),
  862. SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV, 2, 1, 0),
  863. };
  864. /* Left lineout mixer switch */
  865. static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls[] = {
  866. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1, 5, 1, 0),
  867. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1, 0, 1, 0),
  868. SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1, 3, 1, 0),
  869. SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1, 4, 1, 0),
  870. SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1, 1, 1, 0),
  871. SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1, 2, 1, 0),
  872. };
  873. /* Right lineout mixer switch */
  874. static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls[] = {
  875. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2, 0, 1, 0),
  876. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2, 5, 1, 0),
  877. SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2, 3, 1, 0),
  878. SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2, 4, 1, 0),
  879. SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2, 1, 1, 0),
  880. SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2, 2, 1, 0),
  881. };
  882. /* Left ADC mixer switch */
  883. static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls[] = {
  884. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT, 7, 1, 0),
  885. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT, 6, 1, 0),
  886. SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT, 3, 1, 0),
  887. SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT, 2, 1, 0),
  888. };
  889. /* Right ADC mixer switch */
  890. static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls[] = {
  891. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT, 7, 1, 0),
  892. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT, 6, 1, 0),
  893. SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT, 3, 1, 0),
  894. SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT, 2, 1, 0),
  895. };
  896. static int max98095_mic_event(struct snd_soc_dapm_widget *w,
  897. struct snd_kcontrol *kcontrol, int event)
  898. {
  899. struct snd_soc_codec *codec = w->codec;
  900. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  901. switch (event) {
  902. case SND_SOC_DAPM_POST_PMU:
  903. if (w->reg == M98095_05F_LVL_MIC1) {
  904. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  905. (1+max98095->mic1pre)<<M98095_MICPRE_SHIFT);
  906. } else {
  907. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  908. (1+max98095->mic2pre)<<M98095_MICPRE_SHIFT);
  909. }
  910. break;
  911. case SND_SOC_DAPM_POST_PMD:
  912. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK, 0);
  913. break;
  914. default:
  915. return -EINVAL;
  916. }
  917. return 0;
  918. }
  919. /*
  920. * The line inputs are stereo inputs with the left and right
  921. * channels sharing a common PGA power control signal.
  922. */
  923. static int max98095_line_pga(struct snd_soc_dapm_widget *w,
  924. int event, u8 channel)
  925. {
  926. struct snd_soc_codec *codec = w->codec;
  927. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  928. u8 *state;
  929. BUG_ON(!((channel == 1) || (channel == 2)));
  930. state = &max98095->lin_state;
  931. switch (event) {
  932. case SND_SOC_DAPM_POST_PMU:
  933. *state |= channel;
  934. snd_soc_update_bits(codec, w->reg,
  935. (1 << w->shift), (1 << w->shift));
  936. break;
  937. case SND_SOC_DAPM_POST_PMD:
  938. *state &= ~channel;
  939. if (*state == 0) {
  940. snd_soc_update_bits(codec, w->reg,
  941. (1 << w->shift), 0);
  942. }
  943. break;
  944. default:
  945. return -EINVAL;
  946. }
  947. return 0;
  948. }
  949. static int max98095_pga_in1_event(struct snd_soc_dapm_widget *w,
  950. struct snd_kcontrol *k, int event)
  951. {
  952. return max98095_line_pga(w, event, 1);
  953. }
  954. static int max98095_pga_in2_event(struct snd_soc_dapm_widget *w,
  955. struct snd_kcontrol *k, int event)
  956. {
  957. return max98095_line_pga(w, event, 2);
  958. }
  959. /*
  960. * The stereo line out mixer outputs to two stereo line outs.
  961. * The 2nd pair has a separate set of enables.
  962. */
  963. static int max98095_lineout_event(struct snd_soc_dapm_widget *w,
  964. struct snd_kcontrol *kcontrol, int event)
  965. {
  966. struct snd_soc_codec *codec = w->codec;
  967. switch (event) {
  968. case SND_SOC_DAPM_POST_PMU:
  969. snd_soc_update_bits(codec, w->reg,
  970. (1 << (w->shift+2)), (1 << (w->shift+2)));
  971. break;
  972. case SND_SOC_DAPM_POST_PMD:
  973. snd_soc_update_bits(codec, w->reg,
  974. (1 << (w->shift+2)), 0);
  975. break;
  976. default:
  977. return -EINVAL;
  978. }
  979. return 0;
  980. }
  981. static const struct snd_soc_dapm_widget max98095_dapm_widgets[] = {
  982. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN, 0, 0),
  983. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN, 1, 0),
  984. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  985. M98095_091_PWR_EN_OUT, 0, 0),
  986. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  987. M98095_091_PWR_EN_OUT, 1, 0),
  988. SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
  989. M98095_091_PWR_EN_OUT, 2, 0),
  990. SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
  991. M98095_091_PWR_EN_OUT, 2, 0),
  992. SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT,
  993. 6, 0, NULL, 0),
  994. SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT,
  995. 7, 0, NULL, 0),
  996. SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT,
  997. 4, 0, NULL, 0),
  998. SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT,
  999. 5, 0, NULL, 0),
  1000. SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT,
  1001. 3, 0, NULL, 0),
  1002. SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT,
  1003. 0, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  1004. SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT,
  1005. 1, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  1006. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  1007. &max98095_extmic_mux),
  1008. SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM, 0, 0,
  1009. &max98095_linein_mux),
  1010. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1011. &max98095_left_hp_mixer_controls[0],
  1012. ARRAY_SIZE(max98095_left_hp_mixer_controls)),
  1013. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1014. &max98095_right_hp_mixer_controls[0],
  1015. ARRAY_SIZE(max98095_right_hp_mixer_controls)),
  1016. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1017. &max98095_left_speaker_mixer_controls[0],
  1018. ARRAY_SIZE(max98095_left_speaker_mixer_controls)),
  1019. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1020. &max98095_right_speaker_mixer_controls[0],
  1021. ARRAY_SIZE(max98095_right_speaker_mixer_controls)),
  1022. SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1023. &max98095_mono_rcv_mixer_controls[0],
  1024. ARRAY_SIZE(max98095_mono_rcv_mixer_controls)),
  1025. SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM, 0, 0,
  1026. &max98095_left_lineout_mixer_controls[0],
  1027. ARRAY_SIZE(max98095_left_lineout_mixer_controls)),
  1028. SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM, 0, 0,
  1029. &max98095_right_lineout_mixer_controls[0],
  1030. ARRAY_SIZE(max98095_right_lineout_mixer_controls)),
  1031. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  1032. &max98095_left_ADC_mixer_controls[0],
  1033. ARRAY_SIZE(max98095_left_ADC_mixer_controls)),
  1034. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  1035. &max98095_right_ADC_mixer_controls[0],
  1036. ARRAY_SIZE(max98095_right_ADC_mixer_controls)),
  1037. SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1,
  1038. 5, 0, NULL, 0, max98095_mic_event,
  1039. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1040. SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2,
  1041. 5, 0, NULL, 0, max98095_mic_event,
  1042. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1043. SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN,
  1044. 7, 0, NULL, 0, max98095_pga_in1_event,
  1045. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1046. SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN,
  1047. 7, 0, NULL, 0, max98095_pga_in2_event,
  1048. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1049. SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN, 2, 0),
  1050. SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN, 3, 0),
  1051. SND_SOC_DAPM_OUTPUT("HPL"),
  1052. SND_SOC_DAPM_OUTPUT("HPR"),
  1053. SND_SOC_DAPM_OUTPUT("SPKL"),
  1054. SND_SOC_DAPM_OUTPUT("SPKR"),
  1055. SND_SOC_DAPM_OUTPUT("RCV"),
  1056. SND_SOC_DAPM_OUTPUT("OUT1"),
  1057. SND_SOC_DAPM_OUTPUT("OUT2"),
  1058. SND_SOC_DAPM_OUTPUT("OUT3"),
  1059. SND_SOC_DAPM_OUTPUT("OUT4"),
  1060. SND_SOC_DAPM_INPUT("MIC1"),
  1061. SND_SOC_DAPM_INPUT("MIC2"),
  1062. SND_SOC_DAPM_INPUT("INA1"),
  1063. SND_SOC_DAPM_INPUT("INA2"),
  1064. SND_SOC_DAPM_INPUT("INB1"),
  1065. SND_SOC_DAPM_INPUT("INB2"),
  1066. };
  1067. static const struct snd_soc_dapm_route max98095_audio_map[] = {
  1068. /* Left headphone output mixer */
  1069. {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  1070. {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  1071. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1072. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1073. {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
  1074. {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
  1075. /* Right headphone output mixer */
  1076. {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  1077. {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  1078. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1079. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1080. {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
  1081. {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
  1082. /* Left speaker output mixer */
  1083. {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  1084. {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  1085. {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  1086. {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  1087. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1088. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1089. {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
  1090. {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
  1091. /* Right speaker output mixer */
  1092. {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  1093. {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  1094. {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  1095. {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  1096. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1097. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1098. {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
  1099. {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
  1100. /* Earpiece/Receiver output mixer */
  1101. {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
  1102. {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
  1103. {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1104. {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1105. {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
  1106. {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
  1107. /* Left Lineout output mixer */
  1108. {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1109. {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1110. {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1111. {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1112. {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1113. {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1114. /* Right lineout output mixer */
  1115. {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1116. {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1117. {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1118. {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1119. {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1120. {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1121. {"HP Left Out", NULL, "Left Headphone Mixer"},
  1122. {"HP Right Out", NULL, "Right Headphone Mixer"},
  1123. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1124. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1125. {"RCV Mono Out", NULL, "Receiver Mixer"},
  1126. {"LINE Left Out", NULL, "Left Lineout Mixer"},
  1127. {"LINE Right Out", NULL, "Right Lineout Mixer"},
  1128. {"HPL", NULL, "HP Left Out"},
  1129. {"HPR", NULL, "HP Right Out"},
  1130. {"SPKL", NULL, "SPK Left Out"},
  1131. {"SPKR", NULL, "SPK Right Out"},
  1132. {"RCV", NULL, "RCV Mono Out"},
  1133. {"OUT1", NULL, "LINE Left Out"},
  1134. {"OUT2", NULL, "LINE Right Out"},
  1135. {"OUT3", NULL, "LINE Left Out"},
  1136. {"OUT4", NULL, "LINE Right Out"},
  1137. /* Left ADC input mixer */
  1138. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1139. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1140. {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
  1141. {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
  1142. /* Right ADC input mixer */
  1143. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1144. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1145. {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
  1146. {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
  1147. /* Inputs */
  1148. {"ADCL", NULL, "Left ADC Mixer"},
  1149. {"ADCR", NULL, "Right ADC Mixer"},
  1150. {"IN1 Input", NULL, "INA1"},
  1151. {"IN2 Input", NULL, "INA2"},
  1152. {"MIC1 Input", NULL, "MIC1"},
  1153. {"MIC2 Input", NULL, "MIC2"},
  1154. };
  1155. static int max98095_add_widgets(struct snd_soc_codec *codec)
  1156. {
  1157. snd_soc_add_controls(codec, max98095_snd_controls,
  1158. ARRAY_SIZE(max98095_snd_controls));
  1159. return 0;
  1160. }
  1161. /* codec mclk clock divider coefficients */
  1162. static const struct {
  1163. u32 rate;
  1164. u8 sr;
  1165. } rate_table[] = {
  1166. {8000, 0x01},
  1167. {11025, 0x02},
  1168. {16000, 0x03},
  1169. {22050, 0x04},
  1170. {24000, 0x05},
  1171. {32000, 0x06},
  1172. {44100, 0x07},
  1173. {48000, 0x08},
  1174. {88200, 0x09},
  1175. {96000, 0x0A},
  1176. };
  1177. static int rate_value(int rate, u8 *value)
  1178. {
  1179. int i;
  1180. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1181. if (rate_table[i].rate >= rate) {
  1182. *value = rate_table[i].sr;
  1183. return 0;
  1184. }
  1185. }
  1186. *value = rate_table[0].sr;
  1187. return -EINVAL;
  1188. }
  1189. static int max98095_dai1_hw_params(struct snd_pcm_substream *substream,
  1190. struct snd_pcm_hw_params *params,
  1191. struct snd_soc_dai *dai)
  1192. {
  1193. struct snd_soc_codec *codec = dai->codec;
  1194. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1195. struct max98095_cdata *cdata;
  1196. unsigned long long ni;
  1197. unsigned int rate;
  1198. u8 regval;
  1199. cdata = &max98095->dai[0];
  1200. rate = params_rate(params);
  1201. switch (params_format(params)) {
  1202. case SNDRV_PCM_FORMAT_S16_LE:
  1203. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1204. M98095_DAI_WS, 0);
  1205. break;
  1206. case SNDRV_PCM_FORMAT_S24_LE:
  1207. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1208. M98095_DAI_WS, M98095_DAI_WS);
  1209. break;
  1210. default:
  1211. return -EINVAL;
  1212. }
  1213. if (rate_value(rate, &regval))
  1214. return -EINVAL;
  1215. snd_soc_update_bits(codec, M98095_027_DAI1_CLKMODE,
  1216. M98095_CLKMODE_MASK, regval);
  1217. cdata->rate = rate;
  1218. /* Configure NI when operating as master */
  1219. if (snd_soc_read(codec, M98095_02A_DAI1_FORMAT) & M98095_DAI_MAS) {
  1220. if (max98095->sysclk == 0) {
  1221. dev_err(codec->dev, "Invalid system clock frequency\n");
  1222. return -EINVAL;
  1223. }
  1224. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1225. * (unsigned long long int)rate;
  1226. do_div(ni, (unsigned long long int)max98095->sysclk);
  1227. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1228. (ni >> 8) & 0x7F);
  1229. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1230. ni & 0xFF);
  1231. }
  1232. /* Update sample rate mode */
  1233. if (rate < 50000)
  1234. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1235. M98095_DAI_DHF, 0);
  1236. else
  1237. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1238. M98095_DAI_DHF, M98095_DAI_DHF);
  1239. return 0;
  1240. }
  1241. static int max98095_dai2_hw_params(struct snd_pcm_substream *substream,
  1242. struct snd_pcm_hw_params *params,
  1243. struct snd_soc_dai *dai)
  1244. {
  1245. struct snd_soc_codec *codec = dai->codec;
  1246. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1247. struct max98095_cdata *cdata;
  1248. unsigned long long ni;
  1249. unsigned int rate;
  1250. u8 regval;
  1251. cdata = &max98095->dai[1];
  1252. rate = params_rate(params);
  1253. switch (params_format(params)) {
  1254. case SNDRV_PCM_FORMAT_S16_LE:
  1255. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1256. M98095_DAI_WS, 0);
  1257. break;
  1258. case SNDRV_PCM_FORMAT_S24_LE:
  1259. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1260. M98095_DAI_WS, M98095_DAI_WS);
  1261. break;
  1262. default:
  1263. return -EINVAL;
  1264. }
  1265. if (rate_value(rate, &regval))
  1266. return -EINVAL;
  1267. snd_soc_update_bits(codec, M98095_031_DAI2_CLKMODE,
  1268. M98095_CLKMODE_MASK, regval);
  1269. cdata->rate = rate;
  1270. /* Configure NI when operating as master */
  1271. if (snd_soc_read(codec, M98095_034_DAI2_FORMAT) & M98095_DAI_MAS) {
  1272. if (max98095->sysclk == 0) {
  1273. dev_err(codec->dev, "Invalid system clock frequency\n");
  1274. return -EINVAL;
  1275. }
  1276. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1277. * (unsigned long long int)rate;
  1278. do_div(ni, (unsigned long long int)max98095->sysclk);
  1279. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1280. (ni >> 8) & 0x7F);
  1281. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1282. ni & 0xFF);
  1283. }
  1284. /* Update sample rate mode */
  1285. if (rate < 50000)
  1286. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1287. M98095_DAI_DHF, 0);
  1288. else
  1289. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1290. M98095_DAI_DHF, M98095_DAI_DHF);
  1291. return 0;
  1292. }
  1293. static int max98095_dai3_hw_params(struct snd_pcm_substream *substream,
  1294. struct snd_pcm_hw_params *params,
  1295. struct snd_soc_dai *dai)
  1296. {
  1297. struct snd_soc_codec *codec = dai->codec;
  1298. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1299. struct max98095_cdata *cdata;
  1300. unsigned long long ni;
  1301. unsigned int rate;
  1302. u8 regval;
  1303. cdata = &max98095->dai[2];
  1304. rate = params_rate(params);
  1305. switch (params_format(params)) {
  1306. case SNDRV_PCM_FORMAT_S16_LE:
  1307. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1308. M98095_DAI_WS, 0);
  1309. break;
  1310. case SNDRV_PCM_FORMAT_S24_LE:
  1311. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1312. M98095_DAI_WS, M98095_DAI_WS);
  1313. break;
  1314. default:
  1315. return -EINVAL;
  1316. }
  1317. if (rate_value(rate, &regval))
  1318. return -EINVAL;
  1319. snd_soc_update_bits(codec, M98095_03B_DAI3_CLKMODE,
  1320. M98095_CLKMODE_MASK, regval);
  1321. cdata->rate = rate;
  1322. /* Configure NI when operating as master */
  1323. if (snd_soc_read(codec, M98095_03E_DAI3_FORMAT) & M98095_DAI_MAS) {
  1324. if (max98095->sysclk == 0) {
  1325. dev_err(codec->dev, "Invalid system clock frequency\n");
  1326. return -EINVAL;
  1327. }
  1328. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1329. * (unsigned long long int)rate;
  1330. do_div(ni, (unsigned long long int)max98095->sysclk);
  1331. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1332. (ni >> 8) & 0x7F);
  1333. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1334. ni & 0xFF);
  1335. }
  1336. /* Update sample rate mode */
  1337. if (rate < 50000)
  1338. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1339. M98095_DAI_DHF, 0);
  1340. else
  1341. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1342. M98095_DAI_DHF, M98095_DAI_DHF);
  1343. return 0;
  1344. }
  1345. static int max98095_dai_set_sysclk(struct snd_soc_dai *dai,
  1346. int clk_id, unsigned int freq, int dir)
  1347. {
  1348. struct snd_soc_codec *codec = dai->codec;
  1349. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1350. /* Requested clock frequency is already setup */
  1351. if (freq == max98095->sysclk)
  1352. return 0;
  1353. /* Setup clocks for slave mode, and using the PLL
  1354. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1355. * 0x02 (when master clk is 20MHz to 40MHz)..
  1356. * 0x03 (when master clk is 40MHz to 60MHz)..
  1357. */
  1358. if ((freq >= 10000000) && (freq < 20000000)) {
  1359. snd_soc_write(codec, M98095_026_SYS_CLK, 0x10);
  1360. } else if ((freq >= 20000000) && (freq < 40000000)) {
  1361. snd_soc_write(codec, M98095_026_SYS_CLK, 0x20);
  1362. } else if ((freq >= 40000000) && (freq < 60000000)) {
  1363. snd_soc_write(codec, M98095_026_SYS_CLK, 0x30);
  1364. } else {
  1365. dev_err(codec->dev, "Invalid master clock frequency\n");
  1366. return -EINVAL;
  1367. }
  1368. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1369. max98095->sysclk = freq;
  1370. return 0;
  1371. }
  1372. static int max98095_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1373. unsigned int fmt)
  1374. {
  1375. struct snd_soc_codec *codec = codec_dai->codec;
  1376. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1377. struct max98095_cdata *cdata;
  1378. u8 regval = 0;
  1379. cdata = &max98095->dai[0];
  1380. if (fmt != cdata->fmt) {
  1381. cdata->fmt = fmt;
  1382. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1383. case SND_SOC_DAIFMT_CBS_CFS:
  1384. /* Slave mode PLL */
  1385. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1386. 0x80);
  1387. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1388. 0x00);
  1389. break;
  1390. case SND_SOC_DAIFMT_CBM_CFM:
  1391. /* Set to master mode */
  1392. regval |= M98095_DAI_MAS;
  1393. break;
  1394. case SND_SOC_DAIFMT_CBS_CFM:
  1395. case SND_SOC_DAIFMT_CBM_CFS:
  1396. default:
  1397. dev_err(codec->dev, "Clock mode unsupported");
  1398. return -EINVAL;
  1399. }
  1400. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1401. case SND_SOC_DAIFMT_I2S:
  1402. regval |= M98095_DAI_DLY;
  1403. break;
  1404. case SND_SOC_DAIFMT_LEFT_J:
  1405. break;
  1406. default:
  1407. return -EINVAL;
  1408. }
  1409. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1410. case SND_SOC_DAIFMT_NB_NF:
  1411. break;
  1412. case SND_SOC_DAIFMT_NB_IF:
  1413. regval |= M98095_DAI_WCI;
  1414. break;
  1415. case SND_SOC_DAIFMT_IB_NF:
  1416. regval |= M98095_DAI_BCI;
  1417. break;
  1418. case SND_SOC_DAIFMT_IB_IF:
  1419. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1420. break;
  1421. default:
  1422. return -EINVAL;
  1423. }
  1424. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1425. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1426. M98095_DAI_WCI, regval);
  1427. snd_soc_write(codec, M98095_02B_DAI1_CLOCK, M98095_DAI_BSEL64);
  1428. }
  1429. return 0;
  1430. }
  1431. static int max98095_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1432. unsigned int fmt)
  1433. {
  1434. struct snd_soc_codec *codec = codec_dai->codec;
  1435. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1436. struct max98095_cdata *cdata;
  1437. u8 regval = 0;
  1438. cdata = &max98095->dai[1];
  1439. if (fmt != cdata->fmt) {
  1440. cdata->fmt = fmt;
  1441. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1442. case SND_SOC_DAIFMT_CBS_CFS:
  1443. /* Slave mode PLL */
  1444. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1445. 0x80);
  1446. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1447. 0x00);
  1448. break;
  1449. case SND_SOC_DAIFMT_CBM_CFM:
  1450. /* Set to master mode */
  1451. regval |= M98095_DAI_MAS;
  1452. break;
  1453. case SND_SOC_DAIFMT_CBS_CFM:
  1454. case SND_SOC_DAIFMT_CBM_CFS:
  1455. default:
  1456. dev_err(codec->dev, "Clock mode unsupported");
  1457. return -EINVAL;
  1458. }
  1459. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1460. case SND_SOC_DAIFMT_I2S:
  1461. regval |= M98095_DAI_DLY;
  1462. break;
  1463. case SND_SOC_DAIFMT_LEFT_J:
  1464. break;
  1465. default:
  1466. return -EINVAL;
  1467. }
  1468. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1469. case SND_SOC_DAIFMT_NB_NF:
  1470. break;
  1471. case SND_SOC_DAIFMT_NB_IF:
  1472. regval |= M98095_DAI_WCI;
  1473. break;
  1474. case SND_SOC_DAIFMT_IB_NF:
  1475. regval |= M98095_DAI_BCI;
  1476. break;
  1477. case SND_SOC_DAIFMT_IB_IF:
  1478. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1479. break;
  1480. default:
  1481. return -EINVAL;
  1482. }
  1483. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1484. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1485. M98095_DAI_WCI, regval);
  1486. snd_soc_write(codec, M98095_035_DAI2_CLOCK,
  1487. M98095_DAI_BSEL64);
  1488. }
  1489. return 0;
  1490. }
  1491. static int max98095_dai3_set_fmt(struct snd_soc_dai *codec_dai,
  1492. unsigned int fmt)
  1493. {
  1494. struct snd_soc_codec *codec = codec_dai->codec;
  1495. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1496. struct max98095_cdata *cdata;
  1497. u8 regval = 0;
  1498. cdata = &max98095->dai[2];
  1499. if (fmt != cdata->fmt) {
  1500. cdata->fmt = fmt;
  1501. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1502. case SND_SOC_DAIFMT_CBS_CFS:
  1503. /* Slave mode PLL */
  1504. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1505. 0x80);
  1506. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1507. 0x00);
  1508. break;
  1509. case SND_SOC_DAIFMT_CBM_CFM:
  1510. /* Set to master mode */
  1511. regval |= M98095_DAI_MAS;
  1512. break;
  1513. case SND_SOC_DAIFMT_CBS_CFM:
  1514. case SND_SOC_DAIFMT_CBM_CFS:
  1515. default:
  1516. dev_err(codec->dev, "Clock mode unsupported");
  1517. return -EINVAL;
  1518. }
  1519. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1520. case SND_SOC_DAIFMT_I2S:
  1521. regval |= M98095_DAI_DLY;
  1522. break;
  1523. case SND_SOC_DAIFMT_LEFT_J:
  1524. break;
  1525. default:
  1526. return -EINVAL;
  1527. }
  1528. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1529. case SND_SOC_DAIFMT_NB_NF:
  1530. break;
  1531. case SND_SOC_DAIFMT_NB_IF:
  1532. regval |= M98095_DAI_WCI;
  1533. break;
  1534. case SND_SOC_DAIFMT_IB_NF:
  1535. regval |= M98095_DAI_BCI;
  1536. break;
  1537. case SND_SOC_DAIFMT_IB_IF:
  1538. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1539. break;
  1540. default:
  1541. return -EINVAL;
  1542. }
  1543. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1544. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1545. M98095_DAI_WCI, regval);
  1546. snd_soc_write(codec, M98095_03F_DAI3_CLOCK,
  1547. M98095_DAI_BSEL64);
  1548. }
  1549. return 0;
  1550. }
  1551. static int max98095_set_bias_level(struct snd_soc_codec *codec,
  1552. enum snd_soc_bias_level level)
  1553. {
  1554. int ret;
  1555. switch (level) {
  1556. case SND_SOC_BIAS_ON:
  1557. break;
  1558. case SND_SOC_BIAS_PREPARE:
  1559. break;
  1560. case SND_SOC_BIAS_STANDBY:
  1561. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1562. ret = snd_soc_cache_sync(codec);
  1563. if (ret != 0) {
  1564. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1565. return ret;
  1566. }
  1567. }
  1568. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1569. M98095_MBEN, M98095_MBEN);
  1570. break;
  1571. case SND_SOC_BIAS_OFF:
  1572. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1573. M98095_MBEN, 0);
  1574. codec->cache_sync = 1;
  1575. break;
  1576. }
  1577. codec->dapm.bias_level = level;
  1578. return 0;
  1579. }
  1580. #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
  1581. #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1582. static struct snd_soc_dai_ops max98095_dai1_ops = {
  1583. .set_sysclk = max98095_dai_set_sysclk,
  1584. .set_fmt = max98095_dai1_set_fmt,
  1585. .hw_params = max98095_dai1_hw_params,
  1586. };
  1587. static struct snd_soc_dai_ops max98095_dai2_ops = {
  1588. .set_sysclk = max98095_dai_set_sysclk,
  1589. .set_fmt = max98095_dai2_set_fmt,
  1590. .hw_params = max98095_dai2_hw_params,
  1591. };
  1592. static struct snd_soc_dai_ops max98095_dai3_ops = {
  1593. .set_sysclk = max98095_dai_set_sysclk,
  1594. .set_fmt = max98095_dai3_set_fmt,
  1595. .hw_params = max98095_dai3_hw_params,
  1596. };
  1597. static struct snd_soc_dai_driver max98095_dai[] = {
  1598. {
  1599. .name = "HiFi",
  1600. .playback = {
  1601. .stream_name = "HiFi Playback",
  1602. .channels_min = 1,
  1603. .channels_max = 2,
  1604. .rates = MAX98095_RATES,
  1605. .formats = MAX98095_FORMATS,
  1606. },
  1607. .capture = {
  1608. .stream_name = "HiFi Capture",
  1609. .channels_min = 1,
  1610. .channels_max = 2,
  1611. .rates = MAX98095_RATES,
  1612. .formats = MAX98095_FORMATS,
  1613. },
  1614. .ops = &max98095_dai1_ops,
  1615. },
  1616. {
  1617. .name = "Aux",
  1618. .playback = {
  1619. .stream_name = "Aux Playback",
  1620. .channels_min = 1,
  1621. .channels_max = 1,
  1622. .rates = MAX98095_RATES,
  1623. .formats = MAX98095_FORMATS,
  1624. },
  1625. .ops = &max98095_dai2_ops,
  1626. },
  1627. {
  1628. .name = "Voice",
  1629. .playback = {
  1630. .stream_name = "Voice Playback",
  1631. .channels_min = 1,
  1632. .channels_max = 1,
  1633. .rates = MAX98095_RATES,
  1634. .formats = MAX98095_FORMATS,
  1635. },
  1636. .ops = &max98095_dai3_ops,
  1637. }
  1638. };
  1639. static int max98095_get_eq_channel(const char *name)
  1640. {
  1641. if (strcmp(name, "EQ1 Mode") == 0)
  1642. return 0;
  1643. if (strcmp(name, "EQ2 Mode") == 0)
  1644. return 1;
  1645. return -EINVAL;
  1646. }
  1647. static int max98095_put_eq_enum(struct snd_kcontrol *kcontrol,
  1648. struct snd_ctl_elem_value *ucontrol)
  1649. {
  1650. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1651. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1652. struct max98095_pdata *pdata = max98095->pdata;
  1653. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1654. struct max98095_cdata *cdata;
  1655. int sel = ucontrol->value.integer.value[0];
  1656. struct max98095_eq_cfg *coef_set;
  1657. int fs, best, best_val, i;
  1658. int regmask, regsave;
  1659. BUG_ON(channel > 1);
  1660. if (!pdata || !max98095->eq_textcnt)
  1661. return 0;
  1662. if (sel >= pdata->eq_cfgcnt)
  1663. return -EINVAL;
  1664. cdata = &max98095->dai[channel];
  1665. cdata->eq_sel = sel;
  1666. fs = cdata->rate;
  1667. /* Find the selected configuration with nearest sample rate */
  1668. best = 0;
  1669. best_val = INT_MAX;
  1670. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1671. if (strcmp(pdata->eq_cfg[i].name, max98095->eq_texts[sel]) == 0 &&
  1672. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1673. best = i;
  1674. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1675. }
  1676. }
  1677. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1678. pdata->eq_cfg[best].name,
  1679. pdata->eq_cfg[best].rate, fs);
  1680. coef_set = &pdata->eq_cfg[best];
  1681. regmask = (channel == 0) ? M98095_EQ1EN : M98095_EQ2EN;
  1682. /* Disable filter while configuring, and save current on/off state */
  1683. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1684. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1685. mutex_lock(&codec->mutex);
  1686. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1687. m98095_eq_band(codec, channel, 0, coef_set->band1);
  1688. m98095_eq_band(codec, channel, 1, coef_set->band2);
  1689. m98095_eq_band(codec, channel, 2, coef_set->band3);
  1690. m98095_eq_band(codec, channel, 3, coef_set->band4);
  1691. m98095_eq_band(codec, channel, 4, coef_set->band5);
  1692. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1693. mutex_unlock(&codec->mutex);
  1694. /* Restore the original on/off state */
  1695. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1696. return 0;
  1697. }
  1698. static int max98095_get_eq_enum(struct snd_kcontrol *kcontrol,
  1699. struct snd_ctl_elem_value *ucontrol)
  1700. {
  1701. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1702. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1703. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1704. struct max98095_cdata *cdata;
  1705. cdata = &max98095->dai[channel];
  1706. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1707. return 0;
  1708. }
  1709. static void max98095_handle_eq_pdata(struct snd_soc_codec *codec)
  1710. {
  1711. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1712. struct max98095_pdata *pdata = max98095->pdata;
  1713. struct max98095_eq_cfg *cfg;
  1714. unsigned int cfgcnt;
  1715. int i, j;
  1716. const char **t;
  1717. int ret;
  1718. struct snd_kcontrol_new controls[] = {
  1719. SOC_ENUM_EXT("EQ1 Mode",
  1720. max98095->eq_enum,
  1721. max98095_get_eq_enum,
  1722. max98095_put_eq_enum),
  1723. SOC_ENUM_EXT("EQ2 Mode",
  1724. max98095->eq_enum,
  1725. max98095_get_eq_enum,
  1726. max98095_put_eq_enum),
  1727. };
  1728. cfg = pdata->eq_cfg;
  1729. cfgcnt = pdata->eq_cfgcnt;
  1730. /* Setup an array of texts for the equalizer enum.
  1731. * This is based on Mark Brown's equalizer driver code.
  1732. */
  1733. max98095->eq_textcnt = 0;
  1734. max98095->eq_texts = NULL;
  1735. for (i = 0; i < cfgcnt; i++) {
  1736. for (j = 0; j < max98095->eq_textcnt; j++) {
  1737. if (strcmp(cfg[i].name, max98095->eq_texts[j]) == 0)
  1738. break;
  1739. }
  1740. if (j != max98095->eq_textcnt)
  1741. continue;
  1742. /* Expand the array */
  1743. t = krealloc(max98095->eq_texts,
  1744. sizeof(char *) * (max98095->eq_textcnt + 1),
  1745. GFP_KERNEL);
  1746. if (t == NULL)
  1747. continue;
  1748. /* Store the new entry */
  1749. t[max98095->eq_textcnt] = cfg[i].name;
  1750. max98095->eq_textcnt++;
  1751. max98095->eq_texts = t;
  1752. }
  1753. /* Now point the soc_enum to .texts array items */
  1754. max98095->eq_enum.texts = max98095->eq_texts;
  1755. max98095->eq_enum.max = max98095->eq_textcnt;
  1756. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  1757. if (ret != 0)
  1758. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1759. }
  1760. static const char *bq_mode_name[] = {"Biquad1 Mode", "Biquad2 Mode"};
  1761. static int max98095_get_bq_channel(struct snd_soc_codec *codec,
  1762. const char *name)
  1763. {
  1764. int i;
  1765. for (i = 0; i < ARRAY_SIZE(bq_mode_name); i++)
  1766. if (strcmp(name, bq_mode_name[i]) == 0)
  1767. return i;
  1768. /* Shouldn't happen */
  1769. dev_err(codec->dev, "Bad biquad channel name '%s'\n", name);
  1770. return -EINVAL;
  1771. }
  1772. static int max98095_put_bq_enum(struct snd_kcontrol *kcontrol,
  1773. struct snd_ctl_elem_value *ucontrol)
  1774. {
  1775. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1776. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1777. struct max98095_pdata *pdata = max98095->pdata;
  1778. int channel = max98095_get_bq_channel(codec, kcontrol->id.name);
  1779. struct max98095_cdata *cdata;
  1780. int sel = ucontrol->value.integer.value[0];
  1781. struct max98095_biquad_cfg *coef_set;
  1782. int fs, best, best_val, i;
  1783. int regmask, regsave;
  1784. if (channel < 0)
  1785. return channel;
  1786. if (!pdata || !max98095->bq_textcnt)
  1787. return 0;
  1788. if (sel >= pdata->bq_cfgcnt)
  1789. return -EINVAL;
  1790. cdata = &max98095->dai[channel];
  1791. cdata->bq_sel = sel;
  1792. fs = cdata->rate;
  1793. /* Find the selected configuration with nearest sample rate */
  1794. best = 0;
  1795. best_val = INT_MAX;
  1796. for (i = 0; i < pdata->bq_cfgcnt; i++) {
  1797. if (strcmp(pdata->bq_cfg[i].name, max98095->bq_texts[sel]) == 0 &&
  1798. abs(pdata->bq_cfg[i].rate - fs) < best_val) {
  1799. best = i;
  1800. best_val = abs(pdata->bq_cfg[i].rate - fs);
  1801. }
  1802. }
  1803. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1804. pdata->bq_cfg[best].name,
  1805. pdata->bq_cfg[best].rate, fs);
  1806. coef_set = &pdata->bq_cfg[best];
  1807. regmask = (channel == 0) ? M98095_BQ1EN : M98095_BQ2EN;
  1808. /* Disable filter while configuring, and save current on/off state */
  1809. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1810. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1811. mutex_lock(&codec->mutex);
  1812. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1813. m98095_biquad_band(codec, channel, 0, coef_set->band1);
  1814. m98095_biquad_band(codec, channel, 1, coef_set->band2);
  1815. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1816. mutex_unlock(&codec->mutex);
  1817. /* Restore the original on/off state */
  1818. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1819. return 0;
  1820. }
  1821. static int max98095_get_bq_enum(struct snd_kcontrol *kcontrol,
  1822. struct snd_ctl_elem_value *ucontrol)
  1823. {
  1824. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1825. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1826. int channel = max98095_get_bq_channel(codec, kcontrol->id.name);
  1827. struct max98095_cdata *cdata;
  1828. if (channel < 0)
  1829. return channel;
  1830. cdata = &max98095->dai[channel];
  1831. ucontrol->value.enumerated.item[0] = cdata->bq_sel;
  1832. return 0;
  1833. }
  1834. static void max98095_handle_bq_pdata(struct snd_soc_codec *codec)
  1835. {
  1836. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1837. struct max98095_pdata *pdata = max98095->pdata;
  1838. struct max98095_biquad_cfg *cfg;
  1839. unsigned int cfgcnt;
  1840. int i, j;
  1841. const char **t;
  1842. int ret;
  1843. struct snd_kcontrol_new controls[] = {
  1844. SOC_ENUM_EXT((char *)bq_mode_name[0],
  1845. max98095->bq_enum,
  1846. max98095_get_bq_enum,
  1847. max98095_put_bq_enum),
  1848. SOC_ENUM_EXT((char *)bq_mode_name[1],
  1849. max98095->bq_enum,
  1850. max98095_get_bq_enum,
  1851. max98095_put_bq_enum),
  1852. };
  1853. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(bq_mode_name));
  1854. cfg = pdata->bq_cfg;
  1855. cfgcnt = pdata->bq_cfgcnt;
  1856. /* Setup an array of texts for the biquad enum.
  1857. * This is based on Mark Brown's equalizer driver code.
  1858. */
  1859. max98095->bq_textcnt = 0;
  1860. max98095->bq_texts = NULL;
  1861. for (i = 0; i < cfgcnt; i++) {
  1862. for (j = 0; j < max98095->bq_textcnt; j++) {
  1863. if (strcmp(cfg[i].name, max98095->bq_texts[j]) == 0)
  1864. break;
  1865. }
  1866. if (j != max98095->bq_textcnt)
  1867. continue;
  1868. /* Expand the array */
  1869. t = krealloc(max98095->bq_texts,
  1870. sizeof(char *) * (max98095->bq_textcnt + 1),
  1871. GFP_KERNEL);
  1872. if (t == NULL)
  1873. continue;
  1874. /* Store the new entry */
  1875. t[max98095->bq_textcnt] = cfg[i].name;
  1876. max98095->bq_textcnt++;
  1877. max98095->bq_texts = t;
  1878. }
  1879. /* Now point the soc_enum to .texts array items */
  1880. max98095->bq_enum.texts = max98095->bq_texts;
  1881. max98095->bq_enum.max = max98095->bq_textcnt;
  1882. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  1883. if (ret != 0)
  1884. dev_err(codec->dev, "Failed to add Biquad control: %d\n", ret);
  1885. }
  1886. static void max98095_handle_pdata(struct snd_soc_codec *codec)
  1887. {
  1888. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1889. struct max98095_pdata *pdata = max98095->pdata;
  1890. u8 regval = 0;
  1891. if (!pdata) {
  1892. dev_dbg(codec->dev, "No platform data\n");
  1893. return;
  1894. }
  1895. /* Configure mic for analog/digital mic mode */
  1896. if (pdata->digmic_left_mode)
  1897. regval |= M98095_DIGMIC_L;
  1898. if (pdata->digmic_right_mode)
  1899. regval |= M98095_DIGMIC_R;
  1900. snd_soc_write(codec, M98095_087_CFG_MIC, regval);
  1901. /* Configure equalizers */
  1902. if (pdata->eq_cfgcnt)
  1903. max98095_handle_eq_pdata(codec);
  1904. /* Configure bi-quad filters */
  1905. if (pdata->bq_cfgcnt)
  1906. max98095_handle_bq_pdata(codec);
  1907. }
  1908. #ifdef CONFIG_PM
  1909. static int max98095_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1910. {
  1911. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1912. return 0;
  1913. }
  1914. static int max98095_resume(struct snd_soc_codec *codec)
  1915. {
  1916. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1917. return 0;
  1918. }
  1919. #else
  1920. #define max98095_suspend NULL
  1921. #define max98095_resume NULL
  1922. #endif
  1923. static int max98095_reset(struct snd_soc_codec *codec)
  1924. {
  1925. int i, ret;
  1926. /* Gracefully reset the DSP core and the codec hardware
  1927. * in a proper sequence */
  1928. ret = snd_soc_write(codec, M98095_00F_HOST_CFG, 0);
  1929. if (ret < 0) {
  1930. dev_err(codec->dev, "Failed to reset DSP: %d\n", ret);
  1931. return ret;
  1932. }
  1933. ret = snd_soc_write(codec, M98095_097_PWR_SYS, 0);
  1934. if (ret < 0) {
  1935. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  1936. return ret;
  1937. }
  1938. /* Reset to hardware default for registers, as there is not
  1939. * a soft reset hardware control register */
  1940. for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
  1941. ret = snd_soc_write(codec, i, max98095_reg_def[i]);
  1942. if (ret < 0) {
  1943. dev_err(codec->dev, "Failed to reset: %d\n", ret);
  1944. return ret;
  1945. }
  1946. }
  1947. return ret;
  1948. }
  1949. static int max98095_probe(struct snd_soc_codec *codec)
  1950. {
  1951. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1952. struct max98095_cdata *cdata;
  1953. int ret = 0;
  1954. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  1955. if (ret != 0) {
  1956. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1957. return ret;
  1958. }
  1959. /* reset the codec, the DSP core, and disable all interrupts */
  1960. max98095_reset(codec);
  1961. /* initialize private data */
  1962. max98095->sysclk = (unsigned)-1;
  1963. max98095->eq_textcnt = 0;
  1964. max98095->bq_textcnt = 0;
  1965. cdata = &max98095->dai[0];
  1966. cdata->rate = (unsigned)-1;
  1967. cdata->fmt = (unsigned)-1;
  1968. cdata->eq_sel = 0;
  1969. cdata->bq_sel = 0;
  1970. cdata = &max98095->dai[1];
  1971. cdata->rate = (unsigned)-1;
  1972. cdata->fmt = (unsigned)-1;
  1973. cdata->eq_sel = 0;
  1974. cdata->bq_sel = 0;
  1975. cdata = &max98095->dai[2];
  1976. cdata->rate = (unsigned)-1;
  1977. cdata->fmt = (unsigned)-1;
  1978. cdata->eq_sel = 0;
  1979. cdata->bq_sel = 0;
  1980. max98095->lin_state = 0;
  1981. max98095->mic1pre = 0;
  1982. max98095->mic2pre = 0;
  1983. ret = snd_soc_read(codec, M98095_0FF_REV_ID);
  1984. if (ret < 0) {
  1985. dev_err(codec->dev, "Failure reading hardware revision: %d\n",
  1986. ret);
  1987. goto err_access;
  1988. }
  1989. dev_info(codec->dev, "Hardware revision: %c\n", ret - 0x40 + 'A');
  1990. snd_soc_write(codec, M98095_097_PWR_SYS, M98095_PWRSV);
  1991. /* initialize registers cache to hardware default */
  1992. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1993. snd_soc_write(codec, M98095_048_MIX_DAC_LR,
  1994. M98095_DAI1L_TO_DACL|M98095_DAI1R_TO_DACR);
  1995. snd_soc_write(codec, M98095_049_MIX_DAC_M,
  1996. M98095_DAI2M_TO_DACM|M98095_DAI3M_TO_DACM);
  1997. snd_soc_write(codec, M98095_092_PWR_EN_OUT, M98095_SPK_SPREADSPECTRUM);
  1998. snd_soc_write(codec, M98095_045_CFG_DSP, M98095_DSPNORMAL);
  1999. snd_soc_write(codec, M98095_04E_CFG_HP, M98095_HPNORMAL);
  2000. snd_soc_write(codec, M98095_02C_DAI1_IOCFG,
  2001. M98095_S1NORMAL|M98095_SDATA);
  2002. snd_soc_write(codec, M98095_036_DAI2_IOCFG,
  2003. M98095_S2NORMAL|M98095_SDATA);
  2004. snd_soc_write(codec, M98095_040_DAI3_IOCFG,
  2005. M98095_S3NORMAL|M98095_SDATA);
  2006. max98095_handle_pdata(codec);
  2007. /* take the codec out of the shut down */
  2008. snd_soc_update_bits(codec, M98095_097_PWR_SYS, M98095_SHDNRUN,
  2009. M98095_SHDNRUN);
  2010. max98095_add_widgets(codec);
  2011. err_access:
  2012. return ret;
  2013. }
  2014. static int max98095_remove(struct snd_soc_codec *codec)
  2015. {
  2016. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2017. return 0;
  2018. }
  2019. static struct snd_soc_codec_driver soc_codec_dev_max98095 = {
  2020. .probe = max98095_probe,
  2021. .remove = max98095_remove,
  2022. .suspend = max98095_suspend,
  2023. .resume = max98095_resume,
  2024. .set_bias_level = max98095_set_bias_level,
  2025. .reg_cache_size = ARRAY_SIZE(max98095_reg_def),
  2026. .reg_word_size = sizeof(u8),
  2027. .reg_cache_default = max98095_reg_def,
  2028. .readable_register = max98095_readable,
  2029. .volatile_register = max98095_volatile,
  2030. .dapm_widgets = max98095_dapm_widgets,
  2031. .num_dapm_widgets = ARRAY_SIZE(max98095_dapm_widgets),
  2032. .dapm_routes = max98095_audio_map,
  2033. .num_dapm_routes = ARRAY_SIZE(max98095_audio_map),
  2034. };
  2035. static int max98095_i2c_probe(struct i2c_client *i2c,
  2036. const struct i2c_device_id *id)
  2037. {
  2038. struct max98095_priv *max98095;
  2039. int ret;
  2040. max98095 = kzalloc(sizeof(struct max98095_priv), GFP_KERNEL);
  2041. if (max98095 == NULL)
  2042. return -ENOMEM;
  2043. max98095->devtype = id->driver_data;
  2044. i2c_set_clientdata(i2c, max98095);
  2045. max98095->pdata = i2c->dev.platform_data;
  2046. ret = snd_soc_register_codec(&i2c->dev, &soc_codec_dev_max98095,
  2047. max98095_dai, ARRAY_SIZE(max98095_dai));
  2048. if (ret < 0)
  2049. kfree(max98095);
  2050. return ret;
  2051. }
  2052. static int __devexit max98095_i2c_remove(struct i2c_client *client)
  2053. {
  2054. snd_soc_unregister_codec(&client->dev);
  2055. kfree(i2c_get_clientdata(client));
  2056. return 0;
  2057. }
  2058. static const struct i2c_device_id max98095_i2c_id[] = {
  2059. { "max98095", MAX98095 },
  2060. { }
  2061. };
  2062. MODULE_DEVICE_TABLE(i2c, max98095_i2c_id);
  2063. static struct i2c_driver max98095_i2c_driver = {
  2064. .driver = {
  2065. .name = "max98095",
  2066. .owner = THIS_MODULE,
  2067. },
  2068. .probe = max98095_i2c_probe,
  2069. .remove = __devexit_p(max98095_i2c_remove),
  2070. .id_table = max98095_i2c_id,
  2071. };
  2072. static int __init max98095_init(void)
  2073. {
  2074. int ret;
  2075. ret = i2c_add_driver(&max98095_i2c_driver);
  2076. if (ret)
  2077. pr_err("Failed to register max98095 I2C driver: %d\n", ret);
  2078. return ret;
  2079. }
  2080. module_init(max98095_init);
  2081. static void __exit max98095_exit(void)
  2082. {
  2083. i2c_del_driver(&max98095_i2c_driver);
  2084. }
  2085. module_exit(max98095_exit);
  2086. MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
  2087. MODULE_AUTHOR("Peter Hsiang");
  2088. MODULE_LICENSE("GPL");