max98088.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133
  1. /*
  2. * max98088.c -- MAX98088 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/platform_device.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98088.h>
  27. #include "max98088.h"
  28. enum max98088_type {
  29. MAX98088,
  30. MAX98089,
  31. };
  32. struct max98088_cdata {
  33. unsigned int rate;
  34. unsigned int fmt;
  35. int eq_sel;
  36. };
  37. struct max98088_priv {
  38. enum max98088_type devtype;
  39. struct max98088_pdata *pdata;
  40. unsigned int sysclk;
  41. struct max98088_cdata dai[2];
  42. int eq_textcnt;
  43. const char **eq_texts;
  44. struct soc_enum eq_enum;
  45. u8 ina_state;
  46. u8 inb_state;
  47. unsigned int ex_mode;
  48. unsigned int digmic;
  49. unsigned int mic1pre;
  50. unsigned int mic2pre;
  51. unsigned int extmic_mode;
  52. };
  53. static const u8 max98088_reg[M98088_REG_CNT] = {
  54. 0x00, /* 00 IRQ status */
  55. 0x00, /* 01 MIC status */
  56. 0x00, /* 02 jack status */
  57. 0x00, /* 03 battery voltage */
  58. 0x00, /* 04 */
  59. 0x00, /* 05 */
  60. 0x00, /* 06 */
  61. 0x00, /* 07 */
  62. 0x00, /* 08 */
  63. 0x00, /* 09 */
  64. 0x00, /* 0A */
  65. 0x00, /* 0B */
  66. 0x00, /* 0C */
  67. 0x00, /* 0D */
  68. 0x00, /* 0E */
  69. 0x00, /* 0F interrupt enable */
  70. 0x00, /* 10 master clock */
  71. 0x00, /* 11 DAI1 clock mode */
  72. 0x00, /* 12 DAI1 clock control */
  73. 0x00, /* 13 DAI1 clock control */
  74. 0x00, /* 14 DAI1 format */
  75. 0x00, /* 15 DAI1 clock */
  76. 0x00, /* 16 DAI1 config */
  77. 0x00, /* 17 DAI1 TDM */
  78. 0x00, /* 18 DAI1 filters */
  79. 0x00, /* 19 DAI2 clock mode */
  80. 0x00, /* 1A DAI2 clock control */
  81. 0x00, /* 1B DAI2 clock control */
  82. 0x00, /* 1C DAI2 format */
  83. 0x00, /* 1D DAI2 clock */
  84. 0x00, /* 1E DAI2 config */
  85. 0x00, /* 1F DAI2 TDM */
  86. 0x00, /* 20 DAI2 filters */
  87. 0x00, /* 21 data config */
  88. 0x00, /* 22 DAC mixer */
  89. 0x00, /* 23 left ADC mixer */
  90. 0x00, /* 24 right ADC mixer */
  91. 0x00, /* 25 left HP mixer */
  92. 0x00, /* 26 right HP mixer */
  93. 0x00, /* 27 HP control */
  94. 0x00, /* 28 left REC mixer */
  95. 0x00, /* 29 right REC mixer */
  96. 0x00, /* 2A REC control */
  97. 0x00, /* 2B left SPK mixer */
  98. 0x00, /* 2C right SPK mixer */
  99. 0x00, /* 2D SPK control */
  100. 0x00, /* 2E sidetone */
  101. 0x00, /* 2F DAI1 playback level */
  102. 0x00, /* 30 DAI1 playback level */
  103. 0x00, /* 31 DAI2 playback level */
  104. 0x00, /* 32 DAI2 playbakc level */
  105. 0x00, /* 33 left ADC level */
  106. 0x00, /* 34 right ADC level */
  107. 0x00, /* 35 MIC1 level */
  108. 0x00, /* 36 MIC2 level */
  109. 0x00, /* 37 INA level */
  110. 0x00, /* 38 INB level */
  111. 0x00, /* 39 left HP volume */
  112. 0x00, /* 3A right HP volume */
  113. 0x00, /* 3B left REC volume */
  114. 0x00, /* 3C right REC volume */
  115. 0x00, /* 3D left SPK volume */
  116. 0x00, /* 3E right SPK volume */
  117. 0x00, /* 3F MIC config */
  118. 0x00, /* 40 MIC threshold */
  119. 0x00, /* 41 excursion limiter filter */
  120. 0x00, /* 42 excursion limiter threshold */
  121. 0x00, /* 43 ALC */
  122. 0x00, /* 44 power limiter threshold */
  123. 0x00, /* 45 power limiter config */
  124. 0x00, /* 46 distortion limiter config */
  125. 0x00, /* 47 audio input */
  126. 0x00, /* 48 microphone */
  127. 0x00, /* 49 level control */
  128. 0x00, /* 4A bypass switches */
  129. 0x00, /* 4B jack detect */
  130. 0x00, /* 4C input enable */
  131. 0x00, /* 4D output enable */
  132. 0xF0, /* 4E bias control */
  133. 0x00, /* 4F DAC power */
  134. 0x0F, /* 50 DAC power */
  135. 0x00, /* 51 system */
  136. 0x00, /* 52 DAI1 EQ1 */
  137. 0x00, /* 53 DAI1 EQ1 */
  138. 0x00, /* 54 DAI1 EQ1 */
  139. 0x00, /* 55 DAI1 EQ1 */
  140. 0x00, /* 56 DAI1 EQ1 */
  141. 0x00, /* 57 DAI1 EQ1 */
  142. 0x00, /* 58 DAI1 EQ1 */
  143. 0x00, /* 59 DAI1 EQ1 */
  144. 0x00, /* 5A DAI1 EQ1 */
  145. 0x00, /* 5B DAI1 EQ1 */
  146. 0x00, /* 5C DAI1 EQ2 */
  147. 0x00, /* 5D DAI1 EQ2 */
  148. 0x00, /* 5E DAI1 EQ2 */
  149. 0x00, /* 5F DAI1 EQ2 */
  150. 0x00, /* 60 DAI1 EQ2 */
  151. 0x00, /* 61 DAI1 EQ2 */
  152. 0x00, /* 62 DAI1 EQ2 */
  153. 0x00, /* 63 DAI1 EQ2 */
  154. 0x00, /* 64 DAI1 EQ2 */
  155. 0x00, /* 65 DAI1 EQ2 */
  156. 0x00, /* 66 DAI1 EQ3 */
  157. 0x00, /* 67 DAI1 EQ3 */
  158. 0x00, /* 68 DAI1 EQ3 */
  159. 0x00, /* 69 DAI1 EQ3 */
  160. 0x00, /* 6A DAI1 EQ3 */
  161. 0x00, /* 6B DAI1 EQ3 */
  162. 0x00, /* 6C DAI1 EQ3 */
  163. 0x00, /* 6D DAI1 EQ3 */
  164. 0x00, /* 6E DAI1 EQ3 */
  165. 0x00, /* 6F DAI1 EQ3 */
  166. 0x00, /* 70 DAI1 EQ4 */
  167. 0x00, /* 71 DAI1 EQ4 */
  168. 0x00, /* 72 DAI1 EQ4 */
  169. 0x00, /* 73 DAI1 EQ4 */
  170. 0x00, /* 74 DAI1 EQ4 */
  171. 0x00, /* 75 DAI1 EQ4 */
  172. 0x00, /* 76 DAI1 EQ4 */
  173. 0x00, /* 77 DAI1 EQ4 */
  174. 0x00, /* 78 DAI1 EQ4 */
  175. 0x00, /* 79 DAI1 EQ4 */
  176. 0x00, /* 7A DAI1 EQ5 */
  177. 0x00, /* 7B DAI1 EQ5 */
  178. 0x00, /* 7C DAI1 EQ5 */
  179. 0x00, /* 7D DAI1 EQ5 */
  180. 0x00, /* 7E DAI1 EQ5 */
  181. 0x00, /* 7F DAI1 EQ5 */
  182. 0x00, /* 80 DAI1 EQ5 */
  183. 0x00, /* 81 DAI1 EQ5 */
  184. 0x00, /* 82 DAI1 EQ5 */
  185. 0x00, /* 83 DAI1 EQ5 */
  186. 0x00, /* 84 DAI2 EQ1 */
  187. 0x00, /* 85 DAI2 EQ1 */
  188. 0x00, /* 86 DAI2 EQ1 */
  189. 0x00, /* 87 DAI2 EQ1 */
  190. 0x00, /* 88 DAI2 EQ1 */
  191. 0x00, /* 89 DAI2 EQ1 */
  192. 0x00, /* 8A DAI2 EQ1 */
  193. 0x00, /* 8B DAI2 EQ1 */
  194. 0x00, /* 8C DAI2 EQ1 */
  195. 0x00, /* 8D DAI2 EQ1 */
  196. 0x00, /* 8E DAI2 EQ2 */
  197. 0x00, /* 8F DAI2 EQ2 */
  198. 0x00, /* 90 DAI2 EQ2 */
  199. 0x00, /* 91 DAI2 EQ2 */
  200. 0x00, /* 92 DAI2 EQ2 */
  201. 0x00, /* 93 DAI2 EQ2 */
  202. 0x00, /* 94 DAI2 EQ2 */
  203. 0x00, /* 95 DAI2 EQ2 */
  204. 0x00, /* 96 DAI2 EQ2 */
  205. 0x00, /* 97 DAI2 EQ2 */
  206. 0x00, /* 98 DAI2 EQ3 */
  207. 0x00, /* 99 DAI2 EQ3 */
  208. 0x00, /* 9A DAI2 EQ3 */
  209. 0x00, /* 9B DAI2 EQ3 */
  210. 0x00, /* 9C DAI2 EQ3 */
  211. 0x00, /* 9D DAI2 EQ3 */
  212. 0x00, /* 9E DAI2 EQ3 */
  213. 0x00, /* 9F DAI2 EQ3 */
  214. 0x00, /* A0 DAI2 EQ3 */
  215. 0x00, /* A1 DAI2 EQ3 */
  216. 0x00, /* A2 DAI2 EQ4 */
  217. 0x00, /* A3 DAI2 EQ4 */
  218. 0x00, /* A4 DAI2 EQ4 */
  219. 0x00, /* A5 DAI2 EQ4 */
  220. 0x00, /* A6 DAI2 EQ4 */
  221. 0x00, /* A7 DAI2 EQ4 */
  222. 0x00, /* A8 DAI2 EQ4 */
  223. 0x00, /* A9 DAI2 EQ4 */
  224. 0x00, /* AA DAI2 EQ4 */
  225. 0x00, /* AB DAI2 EQ4 */
  226. 0x00, /* AC DAI2 EQ5 */
  227. 0x00, /* AD DAI2 EQ5 */
  228. 0x00, /* AE DAI2 EQ5 */
  229. 0x00, /* AF DAI2 EQ5 */
  230. 0x00, /* B0 DAI2 EQ5 */
  231. 0x00, /* B1 DAI2 EQ5 */
  232. 0x00, /* B2 DAI2 EQ5 */
  233. 0x00, /* B3 DAI2 EQ5 */
  234. 0x00, /* B4 DAI2 EQ5 */
  235. 0x00, /* B5 DAI2 EQ5 */
  236. 0x00, /* B6 DAI1 biquad */
  237. 0x00, /* B7 DAI1 biquad */
  238. 0x00, /* B8 DAI1 biquad */
  239. 0x00, /* B9 DAI1 biquad */
  240. 0x00, /* BA DAI1 biquad */
  241. 0x00, /* BB DAI1 biquad */
  242. 0x00, /* BC DAI1 biquad */
  243. 0x00, /* BD DAI1 biquad */
  244. 0x00, /* BE DAI1 biquad */
  245. 0x00, /* BF DAI1 biquad */
  246. 0x00, /* C0 DAI2 biquad */
  247. 0x00, /* C1 DAI2 biquad */
  248. 0x00, /* C2 DAI2 biquad */
  249. 0x00, /* C3 DAI2 biquad */
  250. 0x00, /* C4 DAI2 biquad */
  251. 0x00, /* C5 DAI2 biquad */
  252. 0x00, /* C6 DAI2 biquad */
  253. 0x00, /* C7 DAI2 biquad */
  254. 0x00, /* C8 DAI2 biquad */
  255. 0x00, /* C9 DAI2 biquad */
  256. 0x00, /* CA */
  257. 0x00, /* CB */
  258. 0x00, /* CC */
  259. 0x00, /* CD */
  260. 0x00, /* CE */
  261. 0x00, /* CF */
  262. 0x00, /* D0 */
  263. 0x00, /* D1 */
  264. 0x00, /* D2 */
  265. 0x00, /* D3 */
  266. 0x00, /* D4 */
  267. 0x00, /* D5 */
  268. 0x00, /* D6 */
  269. 0x00, /* D7 */
  270. 0x00, /* D8 */
  271. 0x00, /* D9 */
  272. 0x00, /* DA */
  273. 0x70, /* DB */
  274. 0x00, /* DC */
  275. 0x00, /* DD */
  276. 0x00, /* DE */
  277. 0x00, /* DF */
  278. 0x00, /* E0 */
  279. 0x00, /* E1 */
  280. 0x00, /* E2 */
  281. 0x00, /* E3 */
  282. 0x00, /* E4 */
  283. 0x00, /* E5 */
  284. 0x00, /* E6 */
  285. 0x00, /* E7 */
  286. 0x00, /* E8 */
  287. 0x00, /* E9 */
  288. 0x00, /* EA */
  289. 0x00, /* EB */
  290. 0x00, /* EC */
  291. 0x00, /* ED */
  292. 0x00, /* EE */
  293. 0x00, /* EF */
  294. 0x00, /* F0 */
  295. 0x00, /* F1 */
  296. 0x00, /* F2 */
  297. 0x00, /* F3 */
  298. 0x00, /* F4 */
  299. 0x00, /* F5 */
  300. 0x00, /* F6 */
  301. 0x00, /* F7 */
  302. 0x00, /* F8 */
  303. 0x00, /* F9 */
  304. 0x00, /* FA */
  305. 0x00, /* FB */
  306. 0x00, /* FC */
  307. 0x00, /* FD */
  308. 0x00, /* FE */
  309. 0x00, /* FF */
  310. };
  311. static struct {
  312. int readable;
  313. int writable;
  314. int vol;
  315. } max98088_access[M98088_REG_CNT] = {
  316. { 0xFF, 0xFF, 1 }, /* 00 IRQ status */
  317. { 0xFF, 0x00, 1 }, /* 01 MIC status */
  318. { 0xFF, 0x00, 1 }, /* 02 jack status */
  319. { 0x1F, 0x1F, 1 }, /* 03 battery voltage */
  320. { 0xFF, 0xFF, 0 }, /* 04 */
  321. { 0xFF, 0xFF, 0 }, /* 05 */
  322. { 0xFF, 0xFF, 0 }, /* 06 */
  323. { 0xFF, 0xFF, 0 }, /* 07 */
  324. { 0xFF, 0xFF, 0 }, /* 08 */
  325. { 0xFF, 0xFF, 0 }, /* 09 */
  326. { 0xFF, 0xFF, 0 }, /* 0A */
  327. { 0xFF, 0xFF, 0 }, /* 0B */
  328. { 0xFF, 0xFF, 0 }, /* 0C */
  329. { 0xFF, 0xFF, 0 }, /* 0D */
  330. { 0xFF, 0xFF, 0 }, /* 0E */
  331. { 0xFF, 0xFF, 0 }, /* 0F interrupt enable */
  332. { 0xFF, 0xFF, 0 }, /* 10 master clock */
  333. { 0xFF, 0xFF, 0 }, /* 11 DAI1 clock mode */
  334. { 0xFF, 0xFF, 0 }, /* 12 DAI1 clock control */
  335. { 0xFF, 0xFF, 0 }, /* 13 DAI1 clock control */
  336. { 0xFF, 0xFF, 0 }, /* 14 DAI1 format */
  337. { 0xFF, 0xFF, 0 }, /* 15 DAI1 clock */
  338. { 0xFF, 0xFF, 0 }, /* 16 DAI1 config */
  339. { 0xFF, 0xFF, 0 }, /* 17 DAI1 TDM */
  340. { 0xFF, 0xFF, 0 }, /* 18 DAI1 filters */
  341. { 0xFF, 0xFF, 0 }, /* 19 DAI2 clock mode */
  342. { 0xFF, 0xFF, 0 }, /* 1A DAI2 clock control */
  343. { 0xFF, 0xFF, 0 }, /* 1B DAI2 clock control */
  344. { 0xFF, 0xFF, 0 }, /* 1C DAI2 format */
  345. { 0xFF, 0xFF, 0 }, /* 1D DAI2 clock */
  346. { 0xFF, 0xFF, 0 }, /* 1E DAI2 config */
  347. { 0xFF, 0xFF, 0 }, /* 1F DAI2 TDM */
  348. { 0xFF, 0xFF, 0 }, /* 20 DAI2 filters */
  349. { 0xFF, 0xFF, 0 }, /* 21 data config */
  350. { 0xFF, 0xFF, 0 }, /* 22 DAC mixer */
  351. { 0xFF, 0xFF, 0 }, /* 23 left ADC mixer */
  352. { 0xFF, 0xFF, 0 }, /* 24 right ADC mixer */
  353. { 0xFF, 0xFF, 0 }, /* 25 left HP mixer */
  354. { 0xFF, 0xFF, 0 }, /* 26 right HP mixer */
  355. { 0xFF, 0xFF, 0 }, /* 27 HP control */
  356. { 0xFF, 0xFF, 0 }, /* 28 left REC mixer */
  357. { 0xFF, 0xFF, 0 }, /* 29 right REC mixer */
  358. { 0xFF, 0xFF, 0 }, /* 2A REC control */
  359. { 0xFF, 0xFF, 0 }, /* 2B left SPK mixer */
  360. { 0xFF, 0xFF, 0 }, /* 2C right SPK mixer */
  361. { 0xFF, 0xFF, 0 }, /* 2D SPK control */
  362. { 0xFF, 0xFF, 0 }, /* 2E sidetone */
  363. { 0xFF, 0xFF, 0 }, /* 2F DAI1 playback level */
  364. { 0xFF, 0xFF, 0 }, /* 30 DAI1 playback level */
  365. { 0xFF, 0xFF, 0 }, /* 31 DAI2 playback level */
  366. { 0xFF, 0xFF, 0 }, /* 32 DAI2 playbakc level */
  367. { 0xFF, 0xFF, 0 }, /* 33 left ADC level */
  368. { 0xFF, 0xFF, 0 }, /* 34 right ADC level */
  369. { 0xFF, 0xFF, 0 }, /* 35 MIC1 level */
  370. { 0xFF, 0xFF, 0 }, /* 36 MIC2 level */
  371. { 0xFF, 0xFF, 0 }, /* 37 INA level */
  372. { 0xFF, 0xFF, 0 }, /* 38 INB level */
  373. { 0xFF, 0xFF, 0 }, /* 39 left HP volume */
  374. { 0xFF, 0xFF, 0 }, /* 3A right HP volume */
  375. { 0xFF, 0xFF, 0 }, /* 3B left REC volume */
  376. { 0xFF, 0xFF, 0 }, /* 3C right REC volume */
  377. { 0xFF, 0xFF, 0 }, /* 3D left SPK volume */
  378. { 0xFF, 0xFF, 0 }, /* 3E right SPK volume */
  379. { 0xFF, 0xFF, 0 }, /* 3F MIC config */
  380. { 0xFF, 0xFF, 0 }, /* 40 MIC threshold */
  381. { 0xFF, 0xFF, 0 }, /* 41 excursion limiter filter */
  382. { 0xFF, 0xFF, 0 }, /* 42 excursion limiter threshold */
  383. { 0xFF, 0xFF, 0 }, /* 43 ALC */
  384. { 0xFF, 0xFF, 0 }, /* 44 power limiter threshold */
  385. { 0xFF, 0xFF, 0 }, /* 45 power limiter config */
  386. { 0xFF, 0xFF, 0 }, /* 46 distortion limiter config */
  387. { 0xFF, 0xFF, 0 }, /* 47 audio input */
  388. { 0xFF, 0xFF, 0 }, /* 48 microphone */
  389. { 0xFF, 0xFF, 0 }, /* 49 level control */
  390. { 0xFF, 0xFF, 0 }, /* 4A bypass switches */
  391. { 0xFF, 0xFF, 0 }, /* 4B jack detect */
  392. { 0xFF, 0xFF, 0 }, /* 4C input enable */
  393. { 0xFF, 0xFF, 0 }, /* 4D output enable */
  394. { 0xFF, 0xFF, 0 }, /* 4E bias control */
  395. { 0xFF, 0xFF, 0 }, /* 4F DAC power */
  396. { 0xFF, 0xFF, 0 }, /* 50 DAC power */
  397. { 0xFF, 0xFF, 0 }, /* 51 system */
  398. { 0xFF, 0xFF, 0 }, /* 52 DAI1 EQ1 */
  399. { 0xFF, 0xFF, 0 }, /* 53 DAI1 EQ1 */
  400. { 0xFF, 0xFF, 0 }, /* 54 DAI1 EQ1 */
  401. { 0xFF, 0xFF, 0 }, /* 55 DAI1 EQ1 */
  402. { 0xFF, 0xFF, 0 }, /* 56 DAI1 EQ1 */
  403. { 0xFF, 0xFF, 0 }, /* 57 DAI1 EQ1 */
  404. { 0xFF, 0xFF, 0 }, /* 58 DAI1 EQ1 */
  405. { 0xFF, 0xFF, 0 }, /* 59 DAI1 EQ1 */
  406. { 0xFF, 0xFF, 0 }, /* 5A DAI1 EQ1 */
  407. { 0xFF, 0xFF, 0 }, /* 5B DAI1 EQ1 */
  408. { 0xFF, 0xFF, 0 }, /* 5C DAI1 EQ2 */
  409. { 0xFF, 0xFF, 0 }, /* 5D DAI1 EQ2 */
  410. { 0xFF, 0xFF, 0 }, /* 5E DAI1 EQ2 */
  411. { 0xFF, 0xFF, 0 }, /* 5F DAI1 EQ2 */
  412. { 0xFF, 0xFF, 0 }, /* 60 DAI1 EQ2 */
  413. { 0xFF, 0xFF, 0 }, /* 61 DAI1 EQ2 */
  414. { 0xFF, 0xFF, 0 }, /* 62 DAI1 EQ2 */
  415. { 0xFF, 0xFF, 0 }, /* 63 DAI1 EQ2 */
  416. { 0xFF, 0xFF, 0 }, /* 64 DAI1 EQ2 */
  417. { 0xFF, 0xFF, 0 }, /* 65 DAI1 EQ2 */
  418. { 0xFF, 0xFF, 0 }, /* 66 DAI1 EQ3 */
  419. { 0xFF, 0xFF, 0 }, /* 67 DAI1 EQ3 */
  420. { 0xFF, 0xFF, 0 }, /* 68 DAI1 EQ3 */
  421. { 0xFF, 0xFF, 0 }, /* 69 DAI1 EQ3 */
  422. { 0xFF, 0xFF, 0 }, /* 6A DAI1 EQ3 */
  423. { 0xFF, 0xFF, 0 }, /* 6B DAI1 EQ3 */
  424. { 0xFF, 0xFF, 0 }, /* 6C DAI1 EQ3 */
  425. { 0xFF, 0xFF, 0 }, /* 6D DAI1 EQ3 */
  426. { 0xFF, 0xFF, 0 }, /* 6E DAI1 EQ3 */
  427. { 0xFF, 0xFF, 0 }, /* 6F DAI1 EQ3 */
  428. { 0xFF, 0xFF, 0 }, /* 70 DAI1 EQ4 */
  429. { 0xFF, 0xFF, 0 }, /* 71 DAI1 EQ4 */
  430. { 0xFF, 0xFF, 0 }, /* 72 DAI1 EQ4 */
  431. { 0xFF, 0xFF, 0 }, /* 73 DAI1 EQ4 */
  432. { 0xFF, 0xFF, 0 }, /* 74 DAI1 EQ4 */
  433. { 0xFF, 0xFF, 0 }, /* 75 DAI1 EQ4 */
  434. { 0xFF, 0xFF, 0 }, /* 76 DAI1 EQ4 */
  435. { 0xFF, 0xFF, 0 }, /* 77 DAI1 EQ4 */
  436. { 0xFF, 0xFF, 0 }, /* 78 DAI1 EQ4 */
  437. { 0xFF, 0xFF, 0 }, /* 79 DAI1 EQ4 */
  438. { 0xFF, 0xFF, 0 }, /* 7A DAI1 EQ5 */
  439. { 0xFF, 0xFF, 0 }, /* 7B DAI1 EQ5 */
  440. { 0xFF, 0xFF, 0 }, /* 7C DAI1 EQ5 */
  441. { 0xFF, 0xFF, 0 }, /* 7D DAI1 EQ5 */
  442. { 0xFF, 0xFF, 0 }, /* 7E DAI1 EQ5 */
  443. { 0xFF, 0xFF, 0 }, /* 7F DAI1 EQ5 */
  444. { 0xFF, 0xFF, 0 }, /* 80 DAI1 EQ5 */
  445. { 0xFF, 0xFF, 0 }, /* 81 DAI1 EQ5 */
  446. { 0xFF, 0xFF, 0 }, /* 82 DAI1 EQ5 */
  447. { 0xFF, 0xFF, 0 }, /* 83 DAI1 EQ5 */
  448. { 0xFF, 0xFF, 0 }, /* 84 DAI2 EQ1 */
  449. { 0xFF, 0xFF, 0 }, /* 85 DAI2 EQ1 */
  450. { 0xFF, 0xFF, 0 }, /* 86 DAI2 EQ1 */
  451. { 0xFF, 0xFF, 0 }, /* 87 DAI2 EQ1 */
  452. { 0xFF, 0xFF, 0 }, /* 88 DAI2 EQ1 */
  453. { 0xFF, 0xFF, 0 }, /* 89 DAI2 EQ1 */
  454. { 0xFF, 0xFF, 0 }, /* 8A DAI2 EQ1 */
  455. { 0xFF, 0xFF, 0 }, /* 8B DAI2 EQ1 */
  456. { 0xFF, 0xFF, 0 }, /* 8C DAI2 EQ1 */
  457. { 0xFF, 0xFF, 0 }, /* 8D DAI2 EQ1 */
  458. { 0xFF, 0xFF, 0 }, /* 8E DAI2 EQ2 */
  459. { 0xFF, 0xFF, 0 }, /* 8F DAI2 EQ2 */
  460. { 0xFF, 0xFF, 0 }, /* 90 DAI2 EQ2 */
  461. { 0xFF, 0xFF, 0 }, /* 91 DAI2 EQ2 */
  462. { 0xFF, 0xFF, 0 }, /* 92 DAI2 EQ2 */
  463. { 0xFF, 0xFF, 0 }, /* 93 DAI2 EQ2 */
  464. { 0xFF, 0xFF, 0 }, /* 94 DAI2 EQ2 */
  465. { 0xFF, 0xFF, 0 }, /* 95 DAI2 EQ2 */
  466. { 0xFF, 0xFF, 0 }, /* 96 DAI2 EQ2 */
  467. { 0xFF, 0xFF, 0 }, /* 97 DAI2 EQ2 */
  468. { 0xFF, 0xFF, 0 }, /* 98 DAI2 EQ3 */
  469. { 0xFF, 0xFF, 0 }, /* 99 DAI2 EQ3 */
  470. { 0xFF, 0xFF, 0 }, /* 9A DAI2 EQ3 */
  471. { 0xFF, 0xFF, 0 }, /* 9B DAI2 EQ3 */
  472. { 0xFF, 0xFF, 0 }, /* 9C DAI2 EQ3 */
  473. { 0xFF, 0xFF, 0 }, /* 9D DAI2 EQ3 */
  474. { 0xFF, 0xFF, 0 }, /* 9E DAI2 EQ3 */
  475. { 0xFF, 0xFF, 0 }, /* 9F DAI2 EQ3 */
  476. { 0xFF, 0xFF, 0 }, /* A0 DAI2 EQ3 */
  477. { 0xFF, 0xFF, 0 }, /* A1 DAI2 EQ3 */
  478. { 0xFF, 0xFF, 0 }, /* A2 DAI2 EQ4 */
  479. { 0xFF, 0xFF, 0 }, /* A3 DAI2 EQ4 */
  480. { 0xFF, 0xFF, 0 }, /* A4 DAI2 EQ4 */
  481. { 0xFF, 0xFF, 0 }, /* A5 DAI2 EQ4 */
  482. { 0xFF, 0xFF, 0 }, /* A6 DAI2 EQ4 */
  483. { 0xFF, 0xFF, 0 }, /* A7 DAI2 EQ4 */
  484. { 0xFF, 0xFF, 0 }, /* A8 DAI2 EQ4 */
  485. { 0xFF, 0xFF, 0 }, /* A9 DAI2 EQ4 */
  486. { 0xFF, 0xFF, 0 }, /* AA DAI2 EQ4 */
  487. { 0xFF, 0xFF, 0 }, /* AB DAI2 EQ4 */
  488. { 0xFF, 0xFF, 0 }, /* AC DAI2 EQ5 */
  489. { 0xFF, 0xFF, 0 }, /* AD DAI2 EQ5 */
  490. { 0xFF, 0xFF, 0 }, /* AE DAI2 EQ5 */
  491. { 0xFF, 0xFF, 0 }, /* AF DAI2 EQ5 */
  492. { 0xFF, 0xFF, 0 }, /* B0 DAI2 EQ5 */
  493. { 0xFF, 0xFF, 0 }, /* B1 DAI2 EQ5 */
  494. { 0xFF, 0xFF, 0 }, /* B2 DAI2 EQ5 */
  495. { 0xFF, 0xFF, 0 }, /* B3 DAI2 EQ5 */
  496. { 0xFF, 0xFF, 0 }, /* B4 DAI2 EQ5 */
  497. { 0xFF, 0xFF, 0 }, /* B5 DAI2 EQ5 */
  498. { 0xFF, 0xFF, 0 }, /* B6 DAI1 biquad */
  499. { 0xFF, 0xFF, 0 }, /* B7 DAI1 biquad */
  500. { 0xFF, 0xFF, 0 }, /* B8 DAI1 biquad */
  501. { 0xFF, 0xFF, 0 }, /* B9 DAI1 biquad */
  502. { 0xFF, 0xFF, 0 }, /* BA DAI1 biquad */
  503. { 0xFF, 0xFF, 0 }, /* BB DAI1 biquad */
  504. { 0xFF, 0xFF, 0 }, /* BC DAI1 biquad */
  505. { 0xFF, 0xFF, 0 }, /* BD DAI1 biquad */
  506. { 0xFF, 0xFF, 0 }, /* BE DAI1 biquad */
  507. { 0xFF, 0xFF, 0 }, /* BF DAI1 biquad */
  508. { 0xFF, 0xFF, 0 }, /* C0 DAI2 biquad */
  509. { 0xFF, 0xFF, 0 }, /* C1 DAI2 biquad */
  510. { 0xFF, 0xFF, 0 }, /* C2 DAI2 biquad */
  511. { 0xFF, 0xFF, 0 }, /* C3 DAI2 biquad */
  512. { 0xFF, 0xFF, 0 }, /* C4 DAI2 biquad */
  513. { 0xFF, 0xFF, 0 }, /* C5 DAI2 biquad */
  514. { 0xFF, 0xFF, 0 }, /* C6 DAI2 biquad */
  515. { 0xFF, 0xFF, 0 }, /* C7 DAI2 biquad */
  516. { 0xFF, 0xFF, 0 }, /* C8 DAI2 biquad */
  517. { 0xFF, 0xFF, 0 }, /* C9 DAI2 biquad */
  518. { 0x00, 0x00, 0 }, /* CA */
  519. { 0x00, 0x00, 0 }, /* CB */
  520. { 0x00, 0x00, 0 }, /* CC */
  521. { 0x00, 0x00, 0 }, /* CD */
  522. { 0x00, 0x00, 0 }, /* CE */
  523. { 0x00, 0x00, 0 }, /* CF */
  524. { 0x00, 0x00, 0 }, /* D0 */
  525. { 0x00, 0x00, 0 }, /* D1 */
  526. { 0x00, 0x00, 0 }, /* D2 */
  527. { 0x00, 0x00, 0 }, /* D3 */
  528. { 0x00, 0x00, 0 }, /* D4 */
  529. { 0x00, 0x00, 0 }, /* D5 */
  530. { 0x00, 0x00, 0 }, /* D6 */
  531. { 0x00, 0x00, 0 }, /* D7 */
  532. { 0x00, 0x00, 0 }, /* D8 */
  533. { 0x00, 0x00, 0 }, /* D9 */
  534. { 0x00, 0x00, 0 }, /* DA */
  535. { 0x00, 0x00, 0 }, /* DB */
  536. { 0x00, 0x00, 0 }, /* DC */
  537. { 0x00, 0x00, 0 }, /* DD */
  538. { 0x00, 0x00, 0 }, /* DE */
  539. { 0x00, 0x00, 0 }, /* DF */
  540. { 0x00, 0x00, 0 }, /* E0 */
  541. { 0x00, 0x00, 0 }, /* E1 */
  542. { 0x00, 0x00, 0 }, /* E2 */
  543. { 0x00, 0x00, 0 }, /* E3 */
  544. { 0x00, 0x00, 0 }, /* E4 */
  545. { 0x00, 0x00, 0 }, /* E5 */
  546. { 0x00, 0x00, 0 }, /* E6 */
  547. { 0x00, 0x00, 0 }, /* E7 */
  548. { 0x00, 0x00, 0 }, /* E8 */
  549. { 0x00, 0x00, 0 }, /* E9 */
  550. { 0x00, 0x00, 0 }, /* EA */
  551. { 0x00, 0x00, 0 }, /* EB */
  552. { 0x00, 0x00, 0 }, /* EC */
  553. { 0x00, 0x00, 0 }, /* ED */
  554. { 0x00, 0x00, 0 }, /* EE */
  555. { 0x00, 0x00, 0 }, /* EF */
  556. { 0x00, 0x00, 0 }, /* F0 */
  557. { 0x00, 0x00, 0 }, /* F1 */
  558. { 0x00, 0x00, 0 }, /* F2 */
  559. { 0x00, 0x00, 0 }, /* F3 */
  560. { 0x00, 0x00, 0 }, /* F4 */
  561. { 0x00, 0x00, 0 }, /* F5 */
  562. { 0x00, 0x00, 0 }, /* F6 */
  563. { 0x00, 0x00, 0 }, /* F7 */
  564. { 0x00, 0x00, 0 }, /* F8 */
  565. { 0x00, 0x00, 0 }, /* F9 */
  566. { 0x00, 0x00, 0 }, /* FA */
  567. { 0x00, 0x00, 0 }, /* FB */
  568. { 0x00, 0x00, 0 }, /* FC */
  569. { 0x00, 0x00, 0 }, /* FD */
  570. { 0x00, 0x00, 0 }, /* FE */
  571. { 0xFF, 0x00, 1 }, /* FF */
  572. };
  573. static int max98088_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
  574. {
  575. return max98088_access[reg].vol;
  576. }
  577. /*
  578. * Load equalizer DSP coefficient configurations registers
  579. */
  580. static void m98088_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  581. unsigned int band, u16 *coefs)
  582. {
  583. unsigned int eq_reg;
  584. unsigned int i;
  585. BUG_ON(band > 4);
  586. BUG_ON(dai > 1);
  587. /* Load the base register address */
  588. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  589. /* Add the band address offset, note adjustment for word address */
  590. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  591. /* Step through the registers and coefs */
  592. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  593. snd_soc_write(codec, eq_reg++, M98088_BYTE1(coefs[i]));
  594. snd_soc_write(codec, eq_reg++, M98088_BYTE0(coefs[i]));
  595. }
  596. }
  597. /*
  598. * Excursion limiter modes
  599. */
  600. static const char *max98088_exmode_texts[] = {
  601. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  602. "400-600Hz", "400-800Hz",
  603. };
  604. static const unsigned int max98088_exmode_values[] = {
  605. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  606. };
  607. static const struct soc_enum max98088_exmode_enum =
  608. SOC_VALUE_ENUM_SINGLE(M98088_REG_41_SPKDHP, 0, 127,
  609. ARRAY_SIZE(max98088_exmode_texts),
  610. max98088_exmode_texts,
  611. max98088_exmode_values);
  612. static const char *max98088_ex_thresh[] = { /* volts PP */
  613. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  614. static const struct soc_enum max98088_ex_thresh_enum[] = {
  615. SOC_ENUM_SINGLE(M98088_REG_42_SPKDHP_THRESH, 0, 8,
  616. max98088_ex_thresh),
  617. };
  618. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  619. static const struct soc_enum max98088_filter_mode_enum[] = {
  620. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 7, 2, max98088_fltr_mode),
  621. };
  622. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  623. static const struct soc_enum max98088_extmic_enum =
  624. SOC_ENUM_SINGLE(M98088_REG_48_CFG_MIC, 0, 3, max98088_extmic_text);
  625. static const struct snd_kcontrol_new max98088_extmic_mux =
  626. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  627. static const char *max98088_dai1_fltr[] = {
  628. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  629. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  630. static const struct soc_enum max98088_dai1_dac_filter_enum[] = {
  631. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 0, 6, max98088_dai1_fltr),
  632. };
  633. static const struct soc_enum max98088_dai1_adc_filter_enum[] = {
  634. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 4, 6, max98088_dai1_fltr),
  635. };
  636. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  637. struct snd_ctl_elem_value *ucontrol)
  638. {
  639. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  640. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  641. unsigned int sel = ucontrol->value.integer.value[0];
  642. max98088->mic1pre = sel;
  643. snd_soc_update_bits(codec, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  644. (1+sel)<<M98088_MICPRE_SHIFT);
  645. return 0;
  646. }
  647. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  648. struct snd_ctl_elem_value *ucontrol)
  649. {
  650. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  651. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  652. ucontrol->value.integer.value[0] = max98088->mic1pre;
  653. return 0;
  654. }
  655. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  656. struct snd_ctl_elem_value *ucontrol)
  657. {
  658. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  659. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  660. unsigned int sel = ucontrol->value.integer.value[0];
  661. max98088->mic2pre = sel;
  662. snd_soc_update_bits(codec, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  663. (1+sel)<<M98088_MICPRE_SHIFT);
  664. return 0;
  665. }
  666. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  667. struct snd_ctl_elem_value *ucontrol)
  668. {
  669. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  670. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  671. ucontrol->value.integer.value[0] = max98088->mic2pre;
  672. return 0;
  673. }
  674. static const unsigned int max98088_micboost_tlv[] = {
  675. TLV_DB_RANGE_HEAD(2),
  676. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  677. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  678. };
  679. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  680. SOC_DOUBLE_R("Headphone Volume", M98088_REG_39_LVL_HP_L,
  681. M98088_REG_3A_LVL_HP_R, 0, 31, 0),
  682. SOC_DOUBLE_R("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  683. M98088_REG_3E_LVL_SPK_R, 0, 31, 0),
  684. SOC_DOUBLE_R("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  685. M98088_REG_3C_LVL_REC_R, 0, 31, 0),
  686. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  687. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  688. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  689. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  690. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  691. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  692. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  693. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  694. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  695. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  696. max98088_mic1pre_get, max98088_mic1pre_set,
  697. max98088_micboost_tlv),
  698. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  699. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  700. max98088_mic2pre_get, max98088_mic2pre_set,
  701. max98088_micboost_tlv),
  702. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  703. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  704. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  705. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  706. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  707. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  708. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  709. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  710. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  711. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  712. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  713. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  714. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  715. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  716. 0, 1, 0),
  717. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  718. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  719. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  720. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  721. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  722. 4, 15, 0),
  723. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  724. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  725. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  726. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  727. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  728. };
  729. /* Left speaker mixer switch */
  730. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  731. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  732. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  733. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  734. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  735. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  736. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  737. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  738. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  739. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  740. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  741. };
  742. /* Right speaker mixer switch */
  743. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  744. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  745. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  746. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  747. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  748. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  749. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  750. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  751. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  752. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  753. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  754. };
  755. /* Left headphone mixer switch */
  756. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  757. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  758. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  759. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  760. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  761. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  762. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  763. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  764. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  765. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  766. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  767. };
  768. /* Right headphone mixer switch */
  769. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  770. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  771. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  772. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  773. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  774. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  775. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  776. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  777. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  778. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  779. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  780. };
  781. /* Left earpiece/receiver mixer switch */
  782. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  783. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  784. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  785. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  786. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  787. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  788. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  789. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  790. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  791. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  792. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  793. };
  794. /* Right earpiece/receiver mixer switch */
  795. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  796. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  797. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  798. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  799. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  800. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  801. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  802. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  803. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  804. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  805. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  806. };
  807. /* Left ADC mixer switch */
  808. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  809. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  810. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  811. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  812. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  813. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  814. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  815. };
  816. /* Right ADC mixer switch */
  817. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  818. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  819. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  820. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  821. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  822. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  823. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  824. };
  825. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  826. struct snd_kcontrol *kcontrol, int event)
  827. {
  828. struct snd_soc_codec *codec = w->codec;
  829. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  830. switch (event) {
  831. case SND_SOC_DAPM_POST_PMU:
  832. if (w->reg == M98088_REG_35_LVL_MIC1) {
  833. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  834. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  835. } else {
  836. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  837. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  838. }
  839. break;
  840. case SND_SOC_DAPM_POST_PMD:
  841. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK, 0);
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. return 0;
  847. }
  848. /*
  849. * The line inputs are 2-channel stereo inputs with the left
  850. * and right channels sharing a common PGA power control signal.
  851. */
  852. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  853. int event, int line, u8 channel)
  854. {
  855. struct snd_soc_codec *codec = w->codec;
  856. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  857. u8 *state;
  858. BUG_ON(!((channel == 1) || (channel == 2)));
  859. switch (line) {
  860. case LINE_INA:
  861. state = &max98088->ina_state;
  862. break;
  863. case LINE_INB:
  864. state = &max98088->inb_state;
  865. break;
  866. default:
  867. return -EINVAL;
  868. }
  869. switch (event) {
  870. case SND_SOC_DAPM_POST_PMU:
  871. *state |= channel;
  872. snd_soc_update_bits(codec, w->reg,
  873. (1 << w->shift), (1 << w->shift));
  874. break;
  875. case SND_SOC_DAPM_POST_PMD:
  876. *state &= ~channel;
  877. if (*state == 0) {
  878. snd_soc_update_bits(codec, w->reg,
  879. (1 << w->shift), 0);
  880. }
  881. break;
  882. default:
  883. return -EINVAL;
  884. }
  885. return 0;
  886. }
  887. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  888. struct snd_kcontrol *k, int event)
  889. {
  890. return max98088_line_pga(w, event, LINE_INA, 1);
  891. }
  892. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  893. struct snd_kcontrol *k, int event)
  894. {
  895. return max98088_line_pga(w, event, LINE_INA, 2);
  896. }
  897. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  898. struct snd_kcontrol *k, int event)
  899. {
  900. return max98088_line_pga(w, event, LINE_INB, 1);
  901. }
  902. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  903. struct snd_kcontrol *k, int event)
  904. {
  905. return max98088_line_pga(w, event, LINE_INB, 2);
  906. }
  907. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  908. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  909. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  910. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  911. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  912. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  913. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  914. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  915. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  916. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  917. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  918. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  919. 7, 0, NULL, 0),
  920. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  921. 6, 0, NULL, 0),
  922. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  923. 5, 0, NULL, 0),
  924. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  925. 4, 0, NULL, 0),
  926. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  927. 3, 0, NULL, 0),
  928. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  929. 2, 0, NULL, 0),
  930. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  931. &max98088_extmic_mux),
  932. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  933. &max98088_left_hp_mixer_controls[0],
  934. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  935. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  936. &max98088_right_hp_mixer_controls[0],
  937. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  938. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  939. &max98088_left_speaker_mixer_controls[0],
  940. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  941. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  942. &max98088_right_speaker_mixer_controls[0],
  943. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  944. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  945. &max98088_left_rec_mixer_controls[0],
  946. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  947. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  948. &max98088_right_rec_mixer_controls[0],
  949. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  950. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  951. &max98088_left_ADC_mixer_controls[0],
  952. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  953. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  954. &max98088_right_ADC_mixer_controls[0],
  955. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  956. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  957. 5, 0, NULL, 0, max98088_mic_event,
  958. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  959. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  960. 5, 0, NULL, 0, max98088_mic_event,
  961. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  962. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  963. 7, 0, NULL, 0, max98088_pga_ina1_event,
  964. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  965. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  966. 7, 0, NULL, 0, max98088_pga_ina2_event,
  967. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  968. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  969. 6, 0, NULL, 0, max98088_pga_inb1_event,
  970. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  971. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  972. 6, 0, NULL, 0, max98088_pga_inb2_event,
  973. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  974. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  975. SND_SOC_DAPM_OUTPUT("HPL"),
  976. SND_SOC_DAPM_OUTPUT("HPR"),
  977. SND_SOC_DAPM_OUTPUT("SPKL"),
  978. SND_SOC_DAPM_OUTPUT("SPKR"),
  979. SND_SOC_DAPM_OUTPUT("RECL"),
  980. SND_SOC_DAPM_OUTPUT("RECR"),
  981. SND_SOC_DAPM_INPUT("MIC1"),
  982. SND_SOC_DAPM_INPUT("MIC2"),
  983. SND_SOC_DAPM_INPUT("INA1"),
  984. SND_SOC_DAPM_INPUT("INA2"),
  985. SND_SOC_DAPM_INPUT("INB1"),
  986. SND_SOC_DAPM_INPUT("INB2"),
  987. };
  988. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  989. /* Left headphone output mixer */
  990. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  991. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  992. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  993. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  994. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  995. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  996. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  997. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  998. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  999. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  1000. /* Right headphone output mixer */
  1001. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  1002. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  1003. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  1004. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  1005. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  1006. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  1007. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  1008. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  1009. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  1010. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  1011. /* Left speaker output mixer */
  1012. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  1013. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  1014. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  1015. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  1016. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  1017. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  1018. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  1019. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  1020. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  1021. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  1022. /* Right speaker output mixer */
  1023. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  1024. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  1025. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  1026. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  1027. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  1028. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  1029. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  1030. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  1031. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  1032. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  1033. /* Earpiece/Receiver output mixer */
  1034. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  1035. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  1036. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  1037. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  1038. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1039. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1040. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  1041. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  1042. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  1043. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  1044. /* Earpiece/Receiver output mixer */
  1045. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  1046. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  1047. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  1048. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  1049. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1050. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1051. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  1052. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  1053. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  1054. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  1055. {"HP Left Out", NULL, "Left HP Mixer"},
  1056. {"HP Right Out", NULL, "Right HP Mixer"},
  1057. {"SPK Left Out", NULL, "Left SPK Mixer"},
  1058. {"SPK Right Out", NULL, "Right SPK Mixer"},
  1059. {"REC Left Out", NULL, "Left REC Mixer"},
  1060. {"REC Right Out", NULL, "Right REC Mixer"},
  1061. {"HPL", NULL, "HP Left Out"},
  1062. {"HPR", NULL, "HP Right Out"},
  1063. {"SPKL", NULL, "SPK Left Out"},
  1064. {"SPKR", NULL, "SPK Right Out"},
  1065. {"RECL", NULL, "REC Left Out"},
  1066. {"RECR", NULL, "REC Right Out"},
  1067. /* Left ADC input mixer */
  1068. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1069. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1070. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  1071. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  1072. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  1073. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  1074. /* Right ADC input mixer */
  1075. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1076. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1077. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  1078. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  1079. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  1080. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  1081. /* Inputs */
  1082. {"ADCL", NULL, "Left ADC Mixer"},
  1083. {"ADCR", NULL, "Right ADC Mixer"},
  1084. {"INA1 Input", NULL, "INA1"},
  1085. {"INA2 Input", NULL, "INA2"},
  1086. {"INB1 Input", NULL, "INB1"},
  1087. {"INB2 Input", NULL, "INB2"},
  1088. {"MIC1 Input", NULL, "MIC1"},
  1089. {"MIC2 Input", NULL, "MIC2"},
  1090. };
  1091. /* codec mclk clock divider coefficients */
  1092. static const struct {
  1093. u32 rate;
  1094. u8 sr;
  1095. } rate_table[] = {
  1096. {8000, 0x10},
  1097. {11025, 0x20},
  1098. {16000, 0x30},
  1099. {22050, 0x40},
  1100. {24000, 0x50},
  1101. {32000, 0x60},
  1102. {44100, 0x70},
  1103. {48000, 0x80},
  1104. {88200, 0x90},
  1105. {96000, 0xA0},
  1106. };
  1107. static inline int rate_value(int rate, u8 *value)
  1108. {
  1109. int i;
  1110. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1111. if (rate_table[i].rate >= rate) {
  1112. *value = rate_table[i].sr;
  1113. return 0;
  1114. }
  1115. }
  1116. *value = rate_table[0].sr;
  1117. return -EINVAL;
  1118. }
  1119. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  1120. struct snd_pcm_hw_params *params,
  1121. struct snd_soc_dai *dai)
  1122. {
  1123. struct snd_soc_codec *codec = dai->codec;
  1124. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1125. struct max98088_cdata *cdata;
  1126. unsigned long long ni;
  1127. unsigned int rate;
  1128. u8 regval;
  1129. cdata = &max98088->dai[0];
  1130. rate = params_rate(params);
  1131. switch (params_format(params)) {
  1132. case SNDRV_PCM_FORMAT_S16_LE:
  1133. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1134. M98088_DAI_WS, 0);
  1135. break;
  1136. case SNDRV_PCM_FORMAT_S24_LE:
  1137. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1138. M98088_DAI_WS, M98088_DAI_WS);
  1139. break;
  1140. default:
  1141. return -EINVAL;
  1142. }
  1143. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1144. if (rate_value(rate, &regval))
  1145. return -EINVAL;
  1146. snd_soc_update_bits(codec, M98088_REG_11_DAI1_CLKMODE,
  1147. M98088_CLKMODE_MASK, regval);
  1148. cdata->rate = rate;
  1149. /* Configure NI when operating as master */
  1150. if (snd_soc_read(codec, M98088_REG_14_DAI1_FORMAT)
  1151. & M98088_DAI_MAS) {
  1152. if (max98088->sysclk == 0) {
  1153. dev_err(codec->dev, "Invalid system clock frequency\n");
  1154. return -EINVAL;
  1155. }
  1156. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1157. * (unsigned long long int)rate;
  1158. do_div(ni, (unsigned long long int)max98088->sysclk);
  1159. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1160. (ni >> 8) & 0x7F);
  1161. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1162. ni & 0xFF);
  1163. }
  1164. /* Update sample rate mode */
  1165. if (rate < 50000)
  1166. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1167. M98088_DAI_DHF, 0);
  1168. else
  1169. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1170. M98088_DAI_DHF, M98088_DAI_DHF);
  1171. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1172. M98088_SHDNRUN);
  1173. return 0;
  1174. }
  1175. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  1176. struct snd_pcm_hw_params *params,
  1177. struct snd_soc_dai *dai)
  1178. {
  1179. struct snd_soc_codec *codec = dai->codec;
  1180. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1181. struct max98088_cdata *cdata;
  1182. unsigned long long ni;
  1183. unsigned int rate;
  1184. u8 regval;
  1185. cdata = &max98088->dai[1];
  1186. rate = params_rate(params);
  1187. switch (params_format(params)) {
  1188. case SNDRV_PCM_FORMAT_S16_LE:
  1189. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1190. M98088_DAI_WS, 0);
  1191. break;
  1192. case SNDRV_PCM_FORMAT_S24_LE:
  1193. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1194. M98088_DAI_WS, M98088_DAI_WS);
  1195. break;
  1196. default:
  1197. return -EINVAL;
  1198. }
  1199. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1200. if (rate_value(rate, &regval))
  1201. return -EINVAL;
  1202. snd_soc_update_bits(codec, M98088_REG_19_DAI2_CLKMODE,
  1203. M98088_CLKMODE_MASK, regval);
  1204. cdata->rate = rate;
  1205. /* Configure NI when operating as master */
  1206. if (snd_soc_read(codec, M98088_REG_1C_DAI2_FORMAT)
  1207. & M98088_DAI_MAS) {
  1208. if (max98088->sysclk == 0) {
  1209. dev_err(codec->dev, "Invalid system clock frequency\n");
  1210. return -EINVAL;
  1211. }
  1212. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1213. * (unsigned long long int)rate;
  1214. do_div(ni, (unsigned long long int)max98088->sysclk);
  1215. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1216. (ni >> 8) & 0x7F);
  1217. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1218. ni & 0xFF);
  1219. }
  1220. /* Update sample rate mode */
  1221. if (rate < 50000)
  1222. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1223. M98088_DAI_DHF, 0);
  1224. else
  1225. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1226. M98088_DAI_DHF, M98088_DAI_DHF);
  1227. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1228. M98088_SHDNRUN);
  1229. return 0;
  1230. }
  1231. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  1232. int clk_id, unsigned int freq, int dir)
  1233. {
  1234. struct snd_soc_codec *codec = dai->codec;
  1235. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1236. /* Requested clock frequency is already setup */
  1237. if (freq == max98088->sysclk)
  1238. return 0;
  1239. /* Setup clocks for slave mode, and using the PLL
  1240. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1241. * 0x02 (when master clk is 20MHz to 30MHz)..
  1242. */
  1243. if ((freq >= 10000000) && (freq < 20000000)) {
  1244. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x10);
  1245. } else if ((freq >= 20000000) && (freq < 30000000)) {
  1246. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x20);
  1247. } else {
  1248. dev_err(codec->dev, "Invalid master clock frequency\n");
  1249. return -EINVAL;
  1250. }
  1251. if (snd_soc_read(codec, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  1252. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1253. M98088_SHDNRUN, 0);
  1254. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1255. M98088_SHDNRUN, M98088_SHDNRUN);
  1256. }
  1257. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1258. max98088->sysclk = freq;
  1259. return 0;
  1260. }
  1261. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1262. unsigned int fmt)
  1263. {
  1264. struct snd_soc_codec *codec = codec_dai->codec;
  1265. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1266. struct max98088_cdata *cdata;
  1267. u8 reg15val;
  1268. u8 reg14val = 0;
  1269. cdata = &max98088->dai[0];
  1270. if (fmt != cdata->fmt) {
  1271. cdata->fmt = fmt;
  1272. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1273. case SND_SOC_DAIFMT_CBS_CFS:
  1274. /* Slave mode PLL */
  1275. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1276. 0x80);
  1277. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1278. 0x00);
  1279. break;
  1280. case SND_SOC_DAIFMT_CBM_CFM:
  1281. /* Set to master mode */
  1282. reg14val |= M98088_DAI_MAS;
  1283. break;
  1284. case SND_SOC_DAIFMT_CBS_CFM:
  1285. case SND_SOC_DAIFMT_CBM_CFS:
  1286. default:
  1287. dev_err(codec->dev, "Clock mode unsupported");
  1288. return -EINVAL;
  1289. }
  1290. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1291. case SND_SOC_DAIFMT_I2S:
  1292. reg14val |= M98088_DAI_DLY;
  1293. break;
  1294. case SND_SOC_DAIFMT_LEFT_J:
  1295. break;
  1296. default:
  1297. return -EINVAL;
  1298. }
  1299. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1300. case SND_SOC_DAIFMT_NB_NF:
  1301. break;
  1302. case SND_SOC_DAIFMT_NB_IF:
  1303. reg14val |= M98088_DAI_WCI;
  1304. break;
  1305. case SND_SOC_DAIFMT_IB_NF:
  1306. reg14val |= M98088_DAI_BCI;
  1307. break;
  1308. case SND_SOC_DAIFMT_IB_IF:
  1309. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1310. break;
  1311. default:
  1312. return -EINVAL;
  1313. }
  1314. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1315. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1316. M98088_DAI_WCI, reg14val);
  1317. reg15val = M98088_DAI_BSEL64;
  1318. if (max98088->digmic)
  1319. reg15val |= M98088_DAI_OSR64;
  1320. snd_soc_write(codec, M98088_REG_15_DAI1_CLOCK, reg15val);
  1321. }
  1322. return 0;
  1323. }
  1324. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1325. unsigned int fmt)
  1326. {
  1327. struct snd_soc_codec *codec = codec_dai->codec;
  1328. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1329. struct max98088_cdata *cdata;
  1330. u8 reg1Cval = 0;
  1331. cdata = &max98088->dai[1];
  1332. if (fmt != cdata->fmt) {
  1333. cdata->fmt = fmt;
  1334. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1335. case SND_SOC_DAIFMT_CBS_CFS:
  1336. /* Slave mode PLL */
  1337. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1338. 0x80);
  1339. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1340. 0x00);
  1341. break;
  1342. case SND_SOC_DAIFMT_CBM_CFM:
  1343. /* Set to master mode */
  1344. reg1Cval |= M98088_DAI_MAS;
  1345. break;
  1346. case SND_SOC_DAIFMT_CBS_CFM:
  1347. case SND_SOC_DAIFMT_CBM_CFS:
  1348. default:
  1349. dev_err(codec->dev, "Clock mode unsupported");
  1350. return -EINVAL;
  1351. }
  1352. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1353. case SND_SOC_DAIFMT_I2S:
  1354. reg1Cval |= M98088_DAI_DLY;
  1355. break;
  1356. case SND_SOC_DAIFMT_LEFT_J:
  1357. break;
  1358. default:
  1359. return -EINVAL;
  1360. }
  1361. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1362. case SND_SOC_DAIFMT_NB_NF:
  1363. break;
  1364. case SND_SOC_DAIFMT_NB_IF:
  1365. reg1Cval |= M98088_DAI_WCI;
  1366. break;
  1367. case SND_SOC_DAIFMT_IB_NF:
  1368. reg1Cval |= M98088_DAI_BCI;
  1369. break;
  1370. case SND_SOC_DAIFMT_IB_IF:
  1371. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1372. break;
  1373. default:
  1374. return -EINVAL;
  1375. }
  1376. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1377. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1378. M98088_DAI_WCI, reg1Cval);
  1379. snd_soc_write(codec, M98088_REG_1D_DAI2_CLOCK,
  1380. M98088_DAI_BSEL64);
  1381. }
  1382. return 0;
  1383. }
  1384. static int max98088_dai1_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1385. {
  1386. struct snd_soc_codec *codec = codec_dai->codec;
  1387. int reg;
  1388. if (mute)
  1389. reg = M98088_DAI_MUTE;
  1390. else
  1391. reg = 0;
  1392. snd_soc_update_bits(codec, M98088_REG_2F_LVL_DAI1_PLAY,
  1393. M98088_DAI_MUTE_MASK, reg);
  1394. return 0;
  1395. }
  1396. static int max98088_dai2_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1397. {
  1398. struct snd_soc_codec *codec = codec_dai->codec;
  1399. int reg;
  1400. if (mute)
  1401. reg = M98088_DAI_MUTE;
  1402. else
  1403. reg = 0;
  1404. snd_soc_update_bits(codec, M98088_REG_31_LVL_DAI2_PLAY,
  1405. M98088_DAI_MUTE_MASK, reg);
  1406. return 0;
  1407. }
  1408. static void max98088_sync_cache(struct snd_soc_codec *codec)
  1409. {
  1410. u16 *reg_cache = codec->reg_cache;
  1411. int i;
  1412. if (!codec->cache_sync)
  1413. return;
  1414. codec->cache_only = 0;
  1415. /* write back cached values if they're writeable and
  1416. * different from the hardware default.
  1417. */
  1418. for (i = 1; i < codec->driver->reg_cache_size; i++) {
  1419. if (!max98088_access[i].writable)
  1420. continue;
  1421. if (reg_cache[i] == max98088_reg[i])
  1422. continue;
  1423. snd_soc_write(codec, i, reg_cache[i]);
  1424. }
  1425. codec->cache_sync = 0;
  1426. }
  1427. static int max98088_set_bias_level(struct snd_soc_codec *codec,
  1428. enum snd_soc_bias_level level)
  1429. {
  1430. switch (level) {
  1431. case SND_SOC_BIAS_ON:
  1432. break;
  1433. case SND_SOC_BIAS_PREPARE:
  1434. break;
  1435. case SND_SOC_BIAS_STANDBY:
  1436. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1437. max98088_sync_cache(codec);
  1438. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1439. M98088_MBEN, M98088_MBEN);
  1440. break;
  1441. case SND_SOC_BIAS_OFF:
  1442. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1443. M98088_MBEN, 0);
  1444. codec->cache_sync = 1;
  1445. break;
  1446. }
  1447. codec->dapm.bias_level = level;
  1448. return 0;
  1449. }
  1450. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1451. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1452. static struct snd_soc_dai_ops max98088_dai1_ops = {
  1453. .set_sysclk = max98088_dai_set_sysclk,
  1454. .set_fmt = max98088_dai1_set_fmt,
  1455. .hw_params = max98088_dai1_hw_params,
  1456. .digital_mute = max98088_dai1_digital_mute,
  1457. };
  1458. static struct snd_soc_dai_ops max98088_dai2_ops = {
  1459. .set_sysclk = max98088_dai_set_sysclk,
  1460. .set_fmt = max98088_dai2_set_fmt,
  1461. .hw_params = max98088_dai2_hw_params,
  1462. .digital_mute = max98088_dai2_digital_mute,
  1463. };
  1464. static struct snd_soc_dai_driver max98088_dai[] = {
  1465. {
  1466. .name = "HiFi",
  1467. .playback = {
  1468. .stream_name = "HiFi Playback",
  1469. .channels_min = 1,
  1470. .channels_max = 2,
  1471. .rates = MAX98088_RATES,
  1472. .formats = MAX98088_FORMATS,
  1473. },
  1474. .capture = {
  1475. .stream_name = "HiFi Capture",
  1476. .channels_min = 1,
  1477. .channels_max = 2,
  1478. .rates = MAX98088_RATES,
  1479. .formats = MAX98088_FORMATS,
  1480. },
  1481. .ops = &max98088_dai1_ops,
  1482. },
  1483. {
  1484. .name = "Aux",
  1485. .playback = {
  1486. .stream_name = "Aux Playback",
  1487. .channels_min = 1,
  1488. .channels_max = 2,
  1489. .rates = MAX98088_RATES,
  1490. .formats = MAX98088_FORMATS,
  1491. },
  1492. .ops = &max98088_dai2_ops,
  1493. }
  1494. };
  1495. static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
  1496. static int max98088_get_channel(struct snd_soc_codec *codec, const char *name)
  1497. {
  1498. int i;
  1499. for (i = 0; i < ARRAY_SIZE(eq_mode_name); i++)
  1500. if (strcmp(name, eq_mode_name[i]) == 0)
  1501. return i;
  1502. /* Shouldn't happen */
  1503. dev_err(codec->dev, "Bad EQ channel name '%s'\n", name);
  1504. return -EINVAL;
  1505. }
  1506. static void max98088_setup_eq1(struct snd_soc_codec *codec)
  1507. {
  1508. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1509. struct max98088_pdata *pdata = max98088->pdata;
  1510. struct max98088_eq_cfg *coef_set;
  1511. int best, best_val, save, i, sel, fs;
  1512. struct max98088_cdata *cdata;
  1513. cdata = &max98088->dai[0];
  1514. if (!pdata || !max98088->eq_textcnt)
  1515. return;
  1516. /* Find the selected configuration with nearest sample rate */
  1517. fs = cdata->rate;
  1518. sel = cdata->eq_sel;
  1519. best = 0;
  1520. best_val = INT_MAX;
  1521. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1522. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1523. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1524. best = i;
  1525. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1526. }
  1527. }
  1528. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1529. pdata->eq_cfg[best].name,
  1530. pdata->eq_cfg[best].rate, fs);
  1531. /* Disable EQ while configuring, and save current on/off state */
  1532. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1533. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1534. coef_set = &pdata->eq_cfg[sel];
  1535. m98088_eq_band(codec, 0, 0, coef_set->band1);
  1536. m98088_eq_band(codec, 0, 1, coef_set->band2);
  1537. m98088_eq_band(codec, 0, 2, coef_set->band3);
  1538. m98088_eq_band(codec, 0, 3, coef_set->band4);
  1539. m98088_eq_band(codec, 0, 4, coef_set->band5);
  1540. /* Restore the original on/off state */
  1541. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1542. }
  1543. static void max98088_setup_eq2(struct snd_soc_codec *codec)
  1544. {
  1545. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1546. struct max98088_pdata *pdata = max98088->pdata;
  1547. struct max98088_eq_cfg *coef_set;
  1548. int best, best_val, save, i, sel, fs;
  1549. struct max98088_cdata *cdata;
  1550. cdata = &max98088->dai[1];
  1551. if (!pdata || !max98088->eq_textcnt)
  1552. return;
  1553. /* Find the selected configuration with nearest sample rate */
  1554. fs = cdata->rate;
  1555. sel = cdata->eq_sel;
  1556. best = 0;
  1557. best_val = INT_MAX;
  1558. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1559. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1560. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1561. best = i;
  1562. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1563. }
  1564. }
  1565. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1566. pdata->eq_cfg[best].name,
  1567. pdata->eq_cfg[best].rate, fs);
  1568. /* Disable EQ while configuring, and save current on/off state */
  1569. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1570. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1571. coef_set = &pdata->eq_cfg[sel];
  1572. m98088_eq_band(codec, 1, 0, coef_set->band1);
  1573. m98088_eq_band(codec, 1, 1, coef_set->band2);
  1574. m98088_eq_band(codec, 1, 2, coef_set->band3);
  1575. m98088_eq_band(codec, 1, 3, coef_set->band4);
  1576. m98088_eq_band(codec, 1, 4, coef_set->band5);
  1577. /* Restore the original on/off state */
  1578. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1579. save);
  1580. }
  1581. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1582. struct snd_ctl_elem_value *ucontrol)
  1583. {
  1584. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1585. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1586. struct max98088_pdata *pdata = max98088->pdata;
  1587. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1588. struct max98088_cdata *cdata;
  1589. int sel = ucontrol->value.integer.value[0];
  1590. if (channel < 0)
  1591. return channel;
  1592. cdata = &max98088->dai[channel];
  1593. if (sel >= pdata->eq_cfgcnt)
  1594. return -EINVAL;
  1595. cdata->eq_sel = sel;
  1596. switch (channel) {
  1597. case 0:
  1598. max98088_setup_eq1(codec);
  1599. break;
  1600. case 1:
  1601. max98088_setup_eq2(codec);
  1602. break;
  1603. }
  1604. return 0;
  1605. }
  1606. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1607. struct snd_ctl_elem_value *ucontrol)
  1608. {
  1609. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1610. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1611. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1612. struct max98088_cdata *cdata;
  1613. if (channel < 0)
  1614. return channel;
  1615. cdata = &max98088->dai[channel];
  1616. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1617. return 0;
  1618. }
  1619. static void max98088_handle_eq_pdata(struct snd_soc_codec *codec)
  1620. {
  1621. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1622. struct max98088_pdata *pdata = max98088->pdata;
  1623. struct max98088_eq_cfg *cfg;
  1624. unsigned int cfgcnt;
  1625. int i, j;
  1626. const char **t;
  1627. int ret;
  1628. struct snd_kcontrol_new controls[] = {
  1629. SOC_ENUM_EXT((char *)eq_mode_name[0],
  1630. max98088->eq_enum,
  1631. max98088_get_eq_enum,
  1632. max98088_put_eq_enum),
  1633. SOC_ENUM_EXT((char *)eq_mode_name[1],
  1634. max98088->eq_enum,
  1635. max98088_get_eq_enum,
  1636. max98088_put_eq_enum),
  1637. };
  1638. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
  1639. cfg = pdata->eq_cfg;
  1640. cfgcnt = pdata->eq_cfgcnt;
  1641. /* Setup an array of texts for the equalizer enum.
  1642. * This is based on Mark Brown's equalizer driver code.
  1643. */
  1644. max98088->eq_textcnt = 0;
  1645. max98088->eq_texts = NULL;
  1646. for (i = 0; i < cfgcnt; i++) {
  1647. for (j = 0; j < max98088->eq_textcnt; j++) {
  1648. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1649. break;
  1650. }
  1651. if (j != max98088->eq_textcnt)
  1652. continue;
  1653. /* Expand the array */
  1654. t = krealloc(max98088->eq_texts,
  1655. sizeof(char *) * (max98088->eq_textcnt + 1),
  1656. GFP_KERNEL);
  1657. if (t == NULL)
  1658. continue;
  1659. /* Store the new entry */
  1660. t[max98088->eq_textcnt] = cfg[i].name;
  1661. max98088->eq_textcnt++;
  1662. max98088->eq_texts = t;
  1663. }
  1664. /* Now point the soc_enum to .texts array items */
  1665. max98088->eq_enum.texts = max98088->eq_texts;
  1666. max98088->eq_enum.max = max98088->eq_textcnt;
  1667. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  1668. if (ret != 0)
  1669. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1670. }
  1671. static void max98088_handle_pdata(struct snd_soc_codec *codec)
  1672. {
  1673. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1674. struct max98088_pdata *pdata = max98088->pdata;
  1675. u8 regval = 0;
  1676. if (!pdata) {
  1677. dev_dbg(codec->dev, "No platform data\n");
  1678. return;
  1679. }
  1680. /* Configure mic for analog/digital mic mode */
  1681. if (pdata->digmic_left_mode)
  1682. regval |= M98088_DIGMIC_L;
  1683. if (pdata->digmic_right_mode)
  1684. regval |= M98088_DIGMIC_R;
  1685. max98088->digmic = (regval ? 1 : 0);
  1686. snd_soc_write(codec, M98088_REG_48_CFG_MIC, regval);
  1687. /* Configure receiver output */
  1688. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1689. snd_soc_update_bits(codec, M98088_REG_2A_MIC_REC_CNTL,
  1690. M98088_REC_LINEMODE_MASK, regval);
  1691. /* Configure equalizers */
  1692. if (pdata->eq_cfgcnt)
  1693. max98088_handle_eq_pdata(codec);
  1694. }
  1695. #ifdef CONFIG_PM
  1696. static int max98088_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1697. {
  1698. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1699. return 0;
  1700. }
  1701. static int max98088_resume(struct snd_soc_codec *codec)
  1702. {
  1703. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1704. return 0;
  1705. }
  1706. #else
  1707. #define max98088_suspend NULL
  1708. #define max98088_resume NULL
  1709. #endif
  1710. static int max98088_probe(struct snd_soc_codec *codec)
  1711. {
  1712. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1713. struct max98088_cdata *cdata;
  1714. int ret = 0;
  1715. codec->cache_sync = 1;
  1716. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  1717. if (ret != 0) {
  1718. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1719. return ret;
  1720. }
  1721. /* initialize private data */
  1722. max98088->sysclk = (unsigned)-1;
  1723. max98088->eq_textcnt = 0;
  1724. cdata = &max98088->dai[0];
  1725. cdata->rate = (unsigned)-1;
  1726. cdata->fmt = (unsigned)-1;
  1727. cdata->eq_sel = 0;
  1728. cdata = &max98088->dai[1];
  1729. cdata->rate = (unsigned)-1;
  1730. cdata->fmt = (unsigned)-1;
  1731. cdata->eq_sel = 0;
  1732. max98088->ina_state = 0;
  1733. max98088->inb_state = 0;
  1734. max98088->ex_mode = 0;
  1735. max98088->digmic = 0;
  1736. max98088->mic1pre = 0;
  1737. max98088->mic2pre = 0;
  1738. ret = snd_soc_read(codec, M98088_REG_FF_REV_ID);
  1739. if (ret < 0) {
  1740. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1741. ret);
  1742. goto err_access;
  1743. }
  1744. dev_info(codec->dev, "revision %c\n", ret + 'A');
  1745. snd_soc_write(codec, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1746. /* initialize registers cache to hardware default */
  1747. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1748. snd_soc_write(codec, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1749. snd_soc_write(codec, M98088_REG_22_MIX_DAC,
  1750. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1751. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1752. snd_soc_write(codec, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1753. snd_soc_write(codec, M98088_REG_50_DAC_BIAS2, 0x0F);
  1754. snd_soc_write(codec, M98088_REG_16_DAI1_IOCFG,
  1755. M98088_S1NORMAL|M98088_SDATA);
  1756. snd_soc_write(codec, M98088_REG_1E_DAI2_IOCFG,
  1757. M98088_S2NORMAL|M98088_SDATA);
  1758. max98088_handle_pdata(codec);
  1759. snd_soc_add_controls(codec, max98088_snd_controls,
  1760. ARRAY_SIZE(max98088_snd_controls));
  1761. err_access:
  1762. return ret;
  1763. }
  1764. static int max98088_remove(struct snd_soc_codec *codec)
  1765. {
  1766. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1767. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1768. kfree(max98088->eq_texts);
  1769. return 0;
  1770. }
  1771. static struct snd_soc_codec_driver soc_codec_dev_max98088 = {
  1772. .probe = max98088_probe,
  1773. .remove = max98088_remove,
  1774. .suspend = max98088_suspend,
  1775. .resume = max98088_resume,
  1776. .set_bias_level = max98088_set_bias_level,
  1777. .reg_cache_size = ARRAY_SIZE(max98088_reg),
  1778. .reg_word_size = sizeof(u8),
  1779. .reg_cache_default = max98088_reg,
  1780. .volatile_register = max98088_volatile_register,
  1781. .dapm_widgets = max98088_dapm_widgets,
  1782. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1783. .dapm_routes = max98088_audio_map,
  1784. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1785. };
  1786. static int max98088_i2c_probe(struct i2c_client *i2c,
  1787. const struct i2c_device_id *id)
  1788. {
  1789. struct max98088_priv *max98088;
  1790. int ret;
  1791. max98088 = kzalloc(sizeof(struct max98088_priv), GFP_KERNEL);
  1792. if (max98088 == NULL)
  1793. return -ENOMEM;
  1794. max98088->devtype = id->driver_data;
  1795. i2c_set_clientdata(i2c, max98088);
  1796. max98088->pdata = i2c->dev.platform_data;
  1797. ret = snd_soc_register_codec(&i2c->dev,
  1798. &soc_codec_dev_max98088, &max98088_dai[0], 2);
  1799. if (ret < 0)
  1800. kfree(max98088);
  1801. return ret;
  1802. }
  1803. static int __devexit max98088_i2c_remove(struct i2c_client *client)
  1804. {
  1805. snd_soc_unregister_codec(&client->dev);
  1806. kfree(i2c_get_clientdata(client));
  1807. return 0;
  1808. }
  1809. static const struct i2c_device_id max98088_i2c_id[] = {
  1810. { "max98088", MAX98088 },
  1811. { "max98089", MAX98089 },
  1812. { }
  1813. };
  1814. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1815. static struct i2c_driver max98088_i2c_driver = {
  1816. .driver = {
  1817. .name = "max98088",
  1818. .owner = THIS_MODULE,
  1819. },
  1820. .probe = max98088_i2c_probe,
  1821. .remove = __devexit_p(max98088_i2c_remove),
  1822. .id_table = max98088_i2c_id,
  1823. };
  1824. static int __init max98088_init(void)
  1825. {
  1826. int ret;
  1827. ret = i2c_add_driver(&max98088_i2c_driver);
  1828. if (ret)
  1829. pr_err("Failed to register max98088 I2C driver: %d\n", ret);
  1830. return ret;
  1831. }
  1832. module_init(max98088_init);
  1833. static void __exit max98088_exit(void)
  1834. {
  1835. i2c_del_driver(&max98088_i2c_driver);
  1836. }
  1837. module_exit(max98088_exit);
  1838. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1839. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1840. MODULE_LICENSE("GPL");