rfbi.c 22 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/export.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/delay.h>
  30. #include <linux/kfifo.h>
  31. #include <linux/ktime.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/semaphore.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. struct rfbi_reg { u16 idx; };
  40. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  41. #define RFBI_REVISION RFBI_REG(0x0000)
  42. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  43. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  44. #define RFBI_CONTROL RFBI_REG(0x0040)
  45. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  46. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  47. #define RFBI_CMD RFBI_REG(0x004c)
  48. #define RFBI_PARAM RFBI_REG(0x0050)
  49. #define RFBI_DATA RFBI_REG(0x0054)
  50. #define RFBI_READ RFBI_REG(0x0058)
  51. #define RFBI_STATUS RFBI_REG(0x005c)
  52. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  53. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  54. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  55. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  56. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  57. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  58. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  59. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  60. #define REG_FLD_MOD(idx, val, start, end) \
  61. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  62. enum omap_rfbi_cycleformat {
  63. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  66. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  67. };
  68. enum omap_rfbi_datatype {
  69. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  70. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  71. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  72. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  73. };
  74. enum omap_rfbi_parallelmode {
  75. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  76. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  77. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  78. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  79. };
  80. static int rfbi_convert_timings(struct rfbi_timings *t);
  81. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  82. static struct {
  83. struct platform_device *pdev;
  84. void __iomem *base;
  85. unsigned long l4_khz;
  86. enum omap_rfbi_datatype datatype;
  87. enum omap_rfbi_parallelmode parallelmode;
  88. enum omap_rfbi_te_mode te_mode;
  89. int te_enabled;
  90. void (*framedone_callback)(void *data);
  91. void *framedone_callback_data;
  92. struct omap_dss_device *dssdev[2];
  93. struct semaphore bus_lock;
  94. } rfbi;
  95. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  96. {
  97. __raw_writel(val, rfbi.base + idx.idx);
  98. }
  99. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  100. {
  101. return __raw_readl(rfbi.base + idx.idx);
  102. }
  103. static int rfbi_runtime_get(void)
  104. {
  105. int r;
  106. DSSDBG("rfbi_runtime_get\n");
  107. r = pm_runtime_get_sync(&rfbi.pdev->dev);
  108. WARN_ON(r < 0);
  109. return r < 0 ? r : 0;
  110. }
  111. static void rfbi_runtime_put(void)
  112. {
  113. int r;
  114. DSSDBG("rfbi_runtime_put\n");
  115. r = pm_runtime_put(&rfbi.pdev->dev);
  116. WARN_ON(r < 0);
  117. }
  118. void rfbi_bus_lock(void)
  119. {
  120. down(&rfbi.bus_lock);
  121. }
  122. EXPORT_SYMBOL(rfbi_bus_lock);
  123. void rfbi_bus_unlock(void)
  124. {
  125. up(&rfbi.bus_lock);
  126. }
  127. EXPORT_SYMBOL(rfbi_bus_unlock);
  128. void omap_rfbi_write_command(const void *buf, u32 len)
  129. {
  130. switch (rfbi.parallelmode) {
  131. case OMAP_DSS_RFBI_PARALLELMODE_8:
  132. {
  133. const u8 *b = buf;
  134. for (; len; len--)
  135. rfbi_write_reg(RFBI_CMD, *b++);
  136. break;
  137. }
  138. case OMAP_DSS_RFBI_PARALLELMODE_16:
  139. {
  140. const u16 *w = buf;
  141. BUG_ON(len & 1);
  142. for (; len; len -= 2)
  143. rfbi_write_reg(RFBI_CMD, *w++);
  144. break;
  145. }
  146. case OMAP_DSS_RFBI_PARALLELMODE_9:
  147. case OMAP_DSS_RFBI_PARALLELMODE_12:
  148. default:
  149. BUG();
  150. }
  151. }
  152. EXPORT_SYMBOL(omap_rfbi_write_command);
  153. void omap_rfbi_read_data(void *buf, u32 len)
  154. {
  155. switch (rfbi.parallelmode) {
  156. case OMAP_DSS_RFBI_PARALLELMODE_8:
  157. {
  158. u8 *b = buf;
  159. for (; len; len--) {
  160. rfbi_write_reg(RFBI_READ, 0);
  161. *b++ = rfbi_read_reg(RFBI_READ);
  162. }
  163. break;
  164. }
  165. case OMAP_DSS_RFBI_PARALLELMODE_16:
  166. {
  167. u16 *w = buf;
  168. BUG_ON(len & ~1);
  169. for (; len; len -= 2) {
  170. rfbi_write_reg(RFBI_READ, 0);
  171. *w++ = rfbi_read_reg(RFBI_READ);
  172. }
  173. break;
  174. }
  175. case OMAP_DSS_RFBI_PARALLELMODE_9:
  176. case OMAP_DSS_RFBI_PARALLELMODE_12:
  177. default:
  178. BUG();
  179. }
  180. }
  181. EXPORT_SYMBOL(omap_rfbi_read_data);
  182. void omap_rfbi_write_data(const void *buf, u32 len)
  183. {
  184. switch (rfbi.parallelmode) {
  185. case OMAP_DSS_RFBI_PARALLELMODE_8:
  186. {
  187. const u8 *b = buf;
  188. for (; len; len--)
  189. rfbi_write_reg(RFBI_PARAM, *b++);
  190. break;
  191. }
  192. case OMAP_DSS_RFBI_PARALLELMODE_16:
  193. {
  194. const u16 *w = buf;
  195. BUG_ON(len & 1);
  196. for (; len; len -= 2)
  197. rfbi_write_reg(RFBI_PARAM, *w++);
  198. break;
  199. }
  200. case OMAP_DSS_RFBI_PARALLELMODE_9:
  201. case OMAP_DSS_RFBI_PARALLELMODE_12:
  202. default:
  203. BUG();
  204. }
  205. }
  206. EXPORT_SYMBOL(omap_rfbi_write_data);
  207. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  208. u16 x, u16 y,
  209. u16 w, u16 h)
  210. {
  211. int start_offset = scr_width * y + x;
  212. int horiz_offset = scr_width - w;
  213. int i;
  214. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  215. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  216. const u16 __iomem *pd = buf;
  217. pd += start_offset;
  218. for (; h; --h) {
  219. for (i = 0; i < w; ++i) {
  220. const u8 __iomem *b = (const u8 __iomem *)pd;
  221. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  222. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  223. ++pd;
  224. }
  225. pd += horiz_offset;
  226. }
  227. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  228. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  229. const u32 __iomem *pd = buf;
  230. pd += start_offset;
  231. for (; h; --h) {
  232. for (i = 0; i < w; ++i) {
  233. const u8 __iomem *b = (const u8 __iomem *)pd;
  234. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  235. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  236. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  237. ++pd;
  238. }
  239. pd += horiz_offset;
  240. }
  241. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  242. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  243. const u16 __iomem *pd = buf;
  244. pd += start_offset;
  245. for (; h; --h) {
  246. for (i = 0; i < w; ++i) {
  247. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  248. ++pd;
  249. }
  250. pd += horiz_offset;
  251. }
  252. } else {
  253. BUG();
  254. }
  255. }
  256. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  257. static void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  258. u16 height, void (*callback)(void *data), void *data)
  259. {
  260. u32 l;
  261. /*BUG_ON(callback == 0);*/
  262. BUG_ON(rfbi.framedone_callback != NULL);
  263. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  264. dispc_mgr_set_lcd_size(dssdev->manager->id, width, height);
  265. dispc_mgr_enable(dssdev->manager->id, true);
  266. rfbi.framedone_callback = callback;
  267. rfbi.framedone_callback_data = data;
  268. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  269. l = rfbi_read_reg(RFBI_CONTROL);
  270. l = FLD_MOD(l, 1, 0, 0); /* enable */
  271. if (!rfbi.te_enabled)
  272. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  273. rfbi_write_reg(RFBI_CONTROL, l);
  274. }
  275. static void framedone_callback(void *data, u32 mask)
  276. {
  277. void (*callback)(void *data);
  278. DSSDBG("FRAMEDONE\n");
  279. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  280. callback = rfbi.framedone_callback;
  281. rfbi.framedone_callback = NULL;
  282. if (callback != NULL)
  283. callback(rfbi.framedone_callback_data);
  284. }
  285. #if 1 /* VERBOSE */
  286. static void rfbi_print_timings(void)
  287. {
  288. u32 l;
  289. u32 time;
  290. l = rfbi_read_reg(RFBI_CONFIG(0));
  291. time = 1000000000 / rfbi.l4_khz;
  292. if (l & (1 << 4))
  293. time *= 2;
  294. DSSDBG("Tick time %u ps\n", time);
  295. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  296. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  297. "REONTIME %d, REOFFTIME %d\n",
  298. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  299. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  300. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  301. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  302. "ACCESSTIME %d\n",
  303. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  304. (l >> 22) & 0x3f);
  305. }
  306. #else
  307. static void rfbi_print_timings(void) {}
  308. #endif
  309. static u32 extif_clk_period;
  310. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  311. {
  312. int bus_tick = extif_clk_period * div;
  313. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  314. }
  315. static int calc_reg_timing(struct rfbi_timings *t, int div)
  316. {
  317. t->clk_div = div;
  318. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  319. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  320. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  321. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  322. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  323. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  324. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  325. t->access_time = round_to_extif_ticks(t->access_time, div);
  326. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  327. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  328. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  329. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  330. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  331. t->we_on_time, t->we_off_time, t->re_cycle_time,
  332. t->we_cycle_time);
  333. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  334. t->access_time, t->cs_pulse_width);
  335. return rfbi_convert_timings(t);
  336. }
  337. static int calc_extif_timings(struct rfbi_timings *t)
  338. {
  339. u32 max_clk_div;
  340. int div;
  341. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  342. for (div = 1; div <= max_clk_div; div++) {
  343. if (calc_reg_timing(t, div) == 0)
  344. break;
  345. }
  346. if (div <= max_clk_div)
  347. return 0;
  348. DSSERR("can't setup timings\n");
  349. return -1;
  350. }
  351. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  352. {
  353. int r;
  354. if (!t->converted) {
  355. r = calc_extif_timings(t);
  356. if (r < 0)
  357. DSSERR("Failed to calc timings\n");
  358. }
  359. BUG_ON(!t->converted);
  360. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  361. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  362. /* TIMEGRANULARITY */
  363. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  364. (t->tim[2] ? 1 : 0), 4, 4);
  365. rfbi_print_timings();
  366. }
  367. static int ps_to_rfbi_ticks(int time, int div)
  368. {
  369. unsigned long tick_ps;
  370. int ret;
  371. /* Calculate in picosecs to yield more exact results */
  372. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  373. ret = (time + tick_ps - 1) / tick_ps;
  374. return ret;
  375. }
  376. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  377. {
  378. *clk_period = 1000000000 / rfbi.l4_khz;
  379. *max_clk_div = 2;
  380. }
  381. static int rfbi_convert_timings(struct rfbi_timings *t)
  382. {
  383. u32 l;
  384. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  385. int actim, recyc, wecyc;
  386. int div = t->clk_div;
  387. if (div <= 0 || div > 2)
  388. return -1;
  389. /* Make sure that after conversion it still holds that:
  390. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  391. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  392. */
  393. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  394. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  395. if (weoff <= weon)
  396. weoff = weon + 1;
  397. if (weon > 0x0f)
  398. return -1;
  399. if (weoff > 0x3f)
  400. return -1;
  401. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  402. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  403. if (reoff <= reon)
  404. reoff = reon + 1;
  405. if (reon > 0x0f)
  406. return -1;
  407. if (reoff > 0x3f)
  408. return -1;
  409. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  410. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  411. if (csoff <= cson)
  412. csoff = cson + 1;
  413. if (csoff < max(weoff, reoff))
  414. csoff = max(weoff, reoff);
  415. if (cson > 0x0f)
  416. return -1;
  417. if (csoff > 0x3f)
  418. return -1;
  419. l = cson;
  420. l |= csoff << 4;
  421. l |= weon << 10;
  422. l |= weoff << 14;
  423. l |= reon << 20;
  424. l |= reoff << 24;
  425. t->tim[0] = l;
  426. actim = ps_to_rfbi_ticks(t->access_time, div);
  427. if (actim <= reon)
  428. actim = reon + 1;
  429. if (actim > 0x3f)
  430. return -1;
  431. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  432. if (wecyc < weoff)
  433. wecyc = weoff;
  434. if (wecyc > 0x3f)
  435. return -1;
  436. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  437. if (recyc < reoff)
  438. recyc = reoff;
  439. if (recyc > 0x3f)
  440. return -1;
  441. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  442. if (cs_pulse > 0x3f)
  443. return -1;
  444. l = wecyc;
  445. l |= recyc << 6;
  446. l |= cs_pulse << 12;
  447. l |= actim << 22;
  448. t->tim[1] = l;
  449. t->tim[2] = div - 1;
  450. t->converted = 1;
  451. return 0;
  452. }
  453. /* xxx FIX module selection missing */
  454. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  455. unsigned hs_pulse_time, unsigned vs_pulse_time,
  456. int hs_pol_inv, int vs_pol_inv, int extif_div)
  457. {
  458. int hs, vs;
  459. int min;
  460. u32 l;
  461. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  462. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  463. if (hs < 2)
  464. return -EDOM;
  465. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  466. min = 2;
  467. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  468. min = 4;
  469. if (vs < min)
  470. return -EDOM;
  471. if (vs == hs)
  472. return -EINVAL;
  473. rfbi.te_mode = mode;
  474. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  475. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  476. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  477. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  478. l = rfbi_read_reg(RFBI_CONFIG(0));
  479. if (hs_pol_inv)
  480. l &= ~(1 << 21);
  481. else
  482. l |= 1 << 21;
  483. if (vs_pol_inv)
  484. l &= ~(1 << 20);
  485. else
  486. l |= 1 << 20;
  487. return 0;
  488. }
  489. EXPORT_SYMBOL(omap_rfbi_setup_te);
  490. /* xxx FIX module selection missing */
  491. int omap_rfbi_enable_te(bool enable, unsigned line)
  492. {
  493. u32 l;
  494. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  495. if (line > (1 << 11) - 1)
  496. return -EINVAL;
  497. l = rfbi_read_reg(RFBI_CONFIG(0));
  498. l &= ~(0x3 << 2);
  499. if (enable) {
  500. rfbi.te_enabled = 1;
  501. l |= rfbi.te_mode << 2;
  502. } else
  503. rfbi.te_enabled = 0;
  504. rfbi_write_reg(RFBI_CONFIG(0), l);
  505. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  506. return 0;
  507. }
  508. EXPORT_SYMBOL(omap_rfbi_enable_te);
  509. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  510. {
  511. u32 l;
  512. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  513. enum omap_rfbi_cycleformat cycleformat;
  514. enum omap_rfbi_datatype datatype;
  515. enum omap_rfbi_parallelmode parallelmode;
  516. switch (bpp) {
  517. case 12:
  518. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  519. break;
  520. case 16:
  521. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  522. break;
  523. case 18:
  524. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  525. break;
  526. case 24:
  527. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  528. break;
  529. default:
  530. BUG();
  531. return 1;
  532. }
  533. rfbi.datatype = datatype;
  534. switch (lines) {
  535. case 8:
  536. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  537. break;
  538. case 9:
  539. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  540. break;
  541. case 12:
  542. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  543. break;
  544. case 16:
  545. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  546. break;
  547. default:
  548. BUG();
  549. return 1;
  550. }
  551. rfbi.parallelmode = parallelmode;
  552. if ((bpp % lines) == 0) {
  553. switch (bpp / lines) {
  554. case 1:
  555. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  556. break;
  557. case 2:
  558. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  559. break;
  560. case 3:
  561. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  562. break;
  563. default:
  564. BUG();
  565. return 1;
  566. }
  567. } else if ((2 * bpp % lines) == 0) {
  568. if ((2 * bpp / lines) == 3)
  569. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  570. else {
  571. BUG();
  572. return 1;
  573. }
  574. } else {
  575. BUG();
  576. return 1;
  577. }
  578. switch (cycleformat) {
  579. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  580. cycle1 = lines;
  581. break;
  582. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  583. cycle1 = lines;
  584. cycle2 = lines;
  585. break;
  586. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  587. cycle1 = lines;
  588. cycle2 = lines;
  589. cycle3 = lines;
  590. break;
  591. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  592. cycle1 = lines;
  593. cycle2 = (lines / 2) | ((lines / 2) << 16);
  594. cycle3 = (lines << 16);
  595. break;
  596. }
  597. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  598. l = 0;
  599. l |= FLD_VAL(parallelmode, 1, 0);
  600. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  601. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  602. l |= FLD_VAL(datatype, 6, 5);
  603. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  604. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  605. l |= FLD_VAL(cycleformat, 10, 9);
  606. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  607. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  608. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  609. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  610. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  611. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  612. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  613. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  614. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  615. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  616. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  617. l = rfbi_read_reg(RFBI_CONTROL);
  618. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  619. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  620. rfbi_write_reg(RFBI_CONTROL, l);
  621. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  622. bpp, lines, cycle1, cycle2, cycle3);
  623. return 0;
  624. }
  625. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  626. int data_lines)
  627. {
  628. return rfbi_configure(dssdev->phy.rfbi.channel, pixel_size, data_lines);
  629. }
  630. EXPORT_SYMBOL(omap_rfbi_configure);
  631. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  632. u16 *x, u16 *y, u16 *w, u16 *h)
  633. {
  634. u16 dw, dh;
  635. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  636. if (*x > dw || *y > dh)
  637. return -EINVAL;
  638. if (*x + *w > dw)
  639. return -EINVAL;
  640. if (*y + *h > dh)
  641. return -EINVAL;
  642. if (*w == 1)
  643. return -EINVAL;
  644. if (*w == 0 || *h == 0)
  645. return -EINVAL;
  646. dss_setup_partial_planes(dssdev, x, y, w, h, true);
  647. dispc_mgr_set_lcd_size(dssdev->manager->id, *w, *h);
  648. return 0;
  649. }
  650. EXPORT_SYMBOL(omap_rfbi_prepare_update);
  651. int omap_rfbi_update(struct omap_dss_device *dssdev,
  652. u16 x, u16 y, u16 w, u16 h,
  653. void (*callback)(void *), void *data)
  654. {
  655. rfbi_transfer_area(dssdev, w, h, callback, data);
  656. return 0;
  657. }
  658. EXPORT_SYMBOL(omap_rfbi_update);
  659. void rfbi_dump_regs(struct seq_file *s)
  660. {
  661. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  662. if (rfbi_runtime_get())
  663. return;
  664. DUMPREG(RFBI_REVISION);
  665. DUMPREG(RFBI_SYSCONFIG);
  666. DUMPREG(RFBI_SYSSTATUS);
  667. DUMPREG(RFBI_CONTROL);
  668. DUMPREG(RFBI_PIXEL_CNT);
  669. DUMPREG(RFBI_LINE_NUMBER);
  670. DUMPREG(RFBI_CMD);
  671. DUMPREG(RFBI_PARAM);
  672. DUMPREG(RFBI_DATA);
  673. DUMPREG(RFBI_READ);
  674. DUMPREG(RFBI_STATUS);
  675. DUMPREG(RFBI_CONFIG(0));
  676. DUMPREG(RFBI_ONOFF_TIME(0));
  677. DUMPREG(RFBI_CYCLE_TIME(0));
  678. DUMPREG(RFBI_DATA_CYCLE1(0));
  679. DUMPREG(RFBI_DATA_CYCLE2(0));
  680. DUMPREG(RFBI_DATA_CYCLE3(0));
  681. DUMPREG(RFBI_CONFIG(1));
  682. DUMPREG(RFBI_ONOFF_TIME(1));
  683. DUMPREG(RFBI_CYCLE_TIME(1));
  684. DUMPREG(RFBI_DATA_CYCLE1(1));
  685. DUMPREG(RFBI_DATA_CYCLE2(1));
  686. DUMPREG(RFBI_DATA_CYCLE3(1));
  687. DUMPREG(RFBI_VSYNC_WIDTH);
  688. DUMPREG(RFBI_HSYNC_WIDTH);
  689. rfbi_runtime_put();
  690. #undef DUMPREG
  691. }
  692. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  693. {
  694. int r;
  695. if (dssdev->manager == NULL) {
  696. DSSERR("failed to enable display: no manager\n");
  697. return -ENODEV;
  698. }
  699. r = rfbi_runtime_get();
  700. if (r)
  701. return r;
  702. r = omap_dss_start_device(dssdev);
  703. if (r) {
  704. DSSERR("failed to start device\n");
  705. goto err0;
  706. }
  707. r = omap_dispc_register_isr(framedone_callback, NULL,
  708. DISPC_IRQ_FRAMEDONE);
  709. if (r) {
  710. DSSERR("can't get FRAMEDONE irq\n");
  711. goto err1;
  712. }
  713. dispc_mgr_set_lcd_display_type(dssdev->manager->id,
  714. OMAP_DSS_LCD_DISPLAY_TFT);
  715. dispc_mgr_set_io_pad_mode(DSS_IO_PAD_MODE_RFBI);
  716. dispc_mgr_enable_stallmode(dssdev->manager->id, true);
  717. dispc_mgr_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  718. rfbi_configure(dssdev->phy.rfbi.channel,
  719. dssdev->ctrl.pixel_size,
  720. dssdev->phy.rfbi.data_lines);
  721. rfbi_set_timings(dssdev->phy.rfbi.channel,
  722. &dssdev->ctrl.rfbi_timings);
  723. return 0;
  724. err1:
  725. omap_dss_stop_device(dssdev);
  726. err0:
  727. rfbi_runtime_put();
  728. return r;
  729. }
  730. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  731. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  732. {
  733. omap_dispc_unregister_isr(framedone_callback, NULL,
  734. DISPC_IRQ_FRAMEDONE);
  735. omap_dss_stop_device(dssdev);
  736. rfbi_runtime_put();
  737. }
  738. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  739. int rfbi_init_display(struct omap_dss_device *dssdev)
  740. {
  741. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  742. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  743. return 0;
  744. }
  745. /* RFBI HW IP initialisation */
  746. static int omap_rfbihw_probe(struct platform_device *pdev)
  747. {
  748. u32 rev;
  749. struct resource *rfbi_mem;
  750. struct clk *clk;
  751. int r;
  752. rfbi.pdev = pdev;
  753. sema_init(&rfbi.bus_lock, 1);
  754. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  755. if (!rfbi_mem) {
  756. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  757. r = -EINVAL;
  758. goto err_ioremap;
  759. }
  760. rfbi.base = ioremap(rfbi_mem->start, resource_size(rfbi_mem));
  761. if (!rfbi.base) {
  762. DSSERR("can't ioremap RFBI\n");
  763. r = -ENOMEM;
  764. goto err_ioremap;
  765. }
  766. pm_runtime_enable(&pdev->dev);
  767. r = rfbi_runtime_get();
  768. if (r)
  769. goto err_get_rfbi;
  770. msleep(10);
  771. clk = clk_get(&pdev->dev, "ick");
  772. if (IS_ERR(clk)) {
  773. DSSERR("can't get ick\n");
  774. r = PTR_ERR(clk);
  775. goto err_get_ick;
  776. }
  777. rfbi.l4_khz = clk_get_rate(clk) / 1000;
  778. clk_put(clk);
  779. rev = rfbi_read_reg(RFBI_REVISION);
  780. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  781. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  782. rfbi_runtime_put();
  783. return 0;
  784. err_get_ick:
  785. rfbi_runtime_put();
  786. err_get_rfbi:
  787. pm_runtime_disable(&pdev->dev);
  788. iounmap(rfbi.base);
  789. err_ioremap:
  790. return r;
  791. }
  792. static int omap_rfbihw_remove(struct platform_device *pdev)
  793. {
  794. pm_runtime_disable(&pdev->dev);
  795. iounmap(rfbi.base);
  796. return 0;
  797. }
  798. static int rfbi_runtime_suspend(struct device *dev)
  799. {
  800. dispc_runtime_put();
  801. dss_runtime_put();
  802. return 0;
  803. }
  804. static int rfbi_runtime_resume(struct device *dev)
  805. {
  806. int r;
  807. r = dss_runtime_get();
  808. if (r < 0)
  809. goto err_get_dss;
  810. r = dispc_runtime_get();
  811. if (r < 0)
  812. goto err_get_dispc;
  813. return 0;
  814. err_get_dispc:
  815. dss_runtime_put();
  816. err_get_dss:
  817. return r;
  818. }
  819. static const struct dev_pm_ops rfbi_pm_ops = {
  820. .runtime_suspend = rfbi_runtime_suspend,
  821. .runtime_resume = rfbi_runtime_resume,
  822. };
  823. static struct platform_driver omap_rfbihw_driver = {
  824. .probe = omap_rfbihw_probe,
  825. .remove = omap_rfbihw_remove,
  826. .driver = {
  827. .name = "omapdss_rfbi",
  828. .owner = THIS_MODULE,
  829. .pm = &rfbi_pm_ops,
  830. },
  831. };
  832. int rfbi_init_platform_driver(void)
  833. {
  834. return platform_driver_register(&omap_rfbihw_driver);
  835. }
  836. void rfbi_uninit_platform_driver(void)
  837. {
  838. return platform_driver_unregister(&omap_rfbihw_driver);
  839. }