dss.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern unsigned int dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum dss_io_pad_mode {
  90. DSS_IO_PAD_MODE_RESET,
  91. DSS_IO_PAD_MODE_RFBI,
  92. DSS_IO_PAD_MODE_BYPASS,
  93. };
  94. enum dss_hdmi_venc_clk_source_select {
  95. DSS_VENC_TV_CLK = 0,
  96. DSS_HDMI_M_PCLK = 1,
  97. };
  98. enum dss_dsi_content_type {
  99. DSS_DSI_CONTENT_DCS,
  100. DSS_DSI_CONTENT_GENERIC,
  101. };
  102. struct dss_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fck;
  105. /* dividers */
  106. u16 fck_div;
  107. };
  108. struct dispc_clock_info {
  109. /* rates that we get with dividers below */
  110. unsigned long lck;
  111. unsigned long pck;
  112. /* dividers */
  113. u16 lck_div;
  114. u16 pck_div;
  115. };
  116. struct dsi_clock_info {
  117. /* rates that we get with dividers below */
  118. unsigned long fint;
  119. unsigned long clkin4ddr;
  120. unsigned long clkin;
  121. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  122. * OMAP4: PLLx_CLK1 */
  123. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  124. * OMAP4: PLLx_CLK2 */
  125. unsigned long lp_clk;
  126. /* dividers */
  127. u16 regn;
  128. u16 regm;
  129. u16 regm_dispc; /* OMAP3: REGM3
  130. * OMAP4: REGM4 */
  131. u16 regm_dsi; /* OMAP3: REGM4
  132. * OMAP4: REGM5 */
  133. u16 lp_clk_div;
  134. u8 highfreq;
  135. bool use_sys_clk;
  136. };
  137. struct seq_file;
  138. struct platform_device;
  139. /* core */
  140. struct bus_type *dss_get_bus(void);
  141. struct regulator *dss_get_vdds_dsi(void);
  142. struct regulator *dss_get_vdds_sdi(void);
  143. /* display */
  144. int dss_suspend_all_devices(void);
  145. int dss_resume_all_devices(void);
  146. void dss_disable_all_devices(void);
  147. void dss_init_device(struct platform_device *pdev,
  148. struct omap_dss_device *dssdev);
  149. void dss_uninit_device(struct platform_device *pdev,
  150. struct omap_dss_device *dssdev);
  151. bool dss_use_replication(struct omap_dss_device *dssdev,
  152. enum omap_color_mode mode);
  153. void default_get_overlay_fifo_thresholds(enum omap_plane plane,
  154. u32 fifo_size, u32 burst_size,
  155. u32 *fifo_low, u32 *fifo_high);
  156. /* manager */
  157. int dss_init_overlay_managers(struct platform_device *pdev);
  158. void dss_uninit_overlay_managers(struct platform_device *pdev);
  159. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  160. void dss_setup_partial_planes(struct omap_dss_device *dssdev,
  161. u16 *x, u16 *y, u16 *w, u16 *h,
  162. bool enlarge_update_area);
  163. void dss_start_update(struct omap_dss_device *dssdev);
  164. /* overlay */
  165. void dss_init_overlays(struct platform_device *pdev);
  166. void dss_uninit_overlays(struct platform_device *pdev);
  167. int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
  168. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  169. #ifdef L4_EXAMPLE
  170. void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
  171. #endif
  172. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  173. /* DSS */
  174. int dss_init_platform_driver(void);
  175. void dss_uninit_platform_driver(void);
  176. int dss_runtime_get(void);
  177. void dss_runtime_put(void);
  178. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  179. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  180. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  181. void dss_dump_clocks(struct seq_file *s);
  182. void dss_dump_regs(struct seq_file *s);
  183. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  184. void dss_debug_dump_clocks(struct seq_file *s);
  185. #endif
  186. void dss_sdi_init(u8 datapairs);
  187. int dss_sdi_enable(void);
  188. void dss_sdi_disable(void);
  189. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  190. void dss_select_dsi_clk_source(int dsi_module,
  191. enum omap_dss_clk_source clk_src);
  192. void dss_select_lcd_clk_source(enum omap_channel channel,
  193. enum omap_dss_clk_source clk_src);
  194. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  195. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  196. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  197. void dss_set_venc_output(enum omap_dss_venc_type type);
  198. void dss_set_dac_pwrdn_bgz(bool enable);
  199. unsigned long dss_get_dpll4_rate(void);
  200. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  201. int dss_set_clock_div(struct dss_clock_info *cinfo);
  202. int dss_get_clock_div(struct dss_clock_info *cinfo);
  203. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  204. struct dss_clock_info *dss_cinfo,
  205. struct dispc_clock_info *dispc_cinfo);
  206. /* SDI */
  207. #ifdef CONFIG_OMAP2_DSS_SDI
  208. int sdi_init(void);
  209. void sdi_exit(void);
  210. int sdi_init_display(struct omap_dss_device *display);
  211. #else
  212. static inline int sdi_init(void)
  213. {
  214. return 0;
  215. }
  216. static inline void sdi_exit(void)
  217. {
  218. }
  219. #endif
  220. /* DSI */
  221. #ifdef CONFIG_OMAP2_DSS_DSI
  222. struct dentry;
  223. struct file_operations;
  224. int dsi_init_platform_driver(void);
  225. void dsi_uninit_platform_driver(void);
  226. int dsi_runtime_get(struct platform_device *dsidev);
  227. void dsi_runtime_put(struct platform_device *dsidev);
  228. void dsi_dump_clocks(struct seq_file *s);
  229. void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
  230. const struct file_operations *debug_fops);
  231. void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
  232. const struct file_operations *debug_fops);
  233. int dsi_init_display(struct omap_dss_device *display);
  234. void dsi_irq_handler(void);
  235. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  236. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  237. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  238. struct dsi_clock_info *cinfo);
  239. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
  240. unsigned long req_pck, struct dsi_clock_info *cinfo,
  241. struct dispc_clock_info *dispc_cinfo);
  242. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  243. bool enable_hsdiv);
  244. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  245. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  246. u32 fifo_size, u32 burst_size,
  247. u32 *fifo_low, u32 *fifo_high);
  248. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  249. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  250. struct platform_device *dsi_get_dsidev_from_id(int module);
  251. #else
  252. static inline int dsi_init_platform_driver(void)
  253. {
  254. return 0;
  255. }
  256. static inline void dsi_uninit_platform_driver(void)
  257. {
  258. }
  259. static inline int dsi_runtime_get(struct platform_device *dsidev)
  260. {
  261. return 0;
  262. }
  263. static inline void dsi_runtime_put(struct platform_device *dsidev)
  264. {
  265. }
  266. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  267. {
  268. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  269. return 0;
  270. }
  271. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  272. {
  273. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  274. return 0;
  275. }
  276. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  277. struct dsi_clock_info *cinfo)
  278. {
  279. WARN("%s: DSI not compiled in\n", __func__);
  280. return -ENODEV;
  281. }
  282. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  283. bool is_tft, unsigned long req_pck,
  284. struct dsi_clock_info *dsi_cinfo,
  285. struct dispc_clock_info *dispc_cinfo)
  286. {
  287. WARN("%s: DSI not compiled in\n", __func__);
  288. return -ENODEV;
  289. }
  290. static inline int dsi_pll_init(struct platform_device *dsidev,
  291. bool enable_hsclk, bool enable_hsdiv)
  292. {
  293. WARN("%s: DSI not compiled in\n", __func__);
  294. return -ENODEV;
  295. }
  296. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  297. bool disconnect_lanes)
  298. {
  299. }
  300. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  301. {
  302. }
  303. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  304. {
  305. }
  306. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  307. {
  308. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  309. __func__);
  310. return NULL;
  311. }
  312. #endif
  313. /* DPI */
  314. #ifdef CONFIG_OMAP2_DSS_DPI
  315. int dpi_init(void);
  316. void dpi_exit(void);
  317. int dpi_init_display(struct omap_dss_device *dssdev);
  318. #else
  319. static inline int dpi_init(void)
  320. {
  321. return 0;
  322. }
  323. static inline void dpi_exit(void)
  324. {
  325. }
  326. #endif
  327. /* DISPC */
  328. int dispc_init_platform_driver(void);
  329. void dispc_uninit_platform_driver(void);
  330. void dispc_dump_clocks(struct seq_file *s);
  331. void dispc_dump_irqs(struct seq_file *s);
  332. void dispc_dump_regs(struct seq_file *s);
  333. void dispc_irq_handler(void);
  334. void dispc_fake_vsync_irq(void);
  335. int dispc_runtime_get(void);
  336. void dispc_runtime_put(void);
  337. void dispc_enable_sidle(void);
  338. void dispc_disable_sidle(void);
  339. void dispc_lcd_enable_signal_polarity(bool act_high);
  340. void dispc_lcd_enable_signal(bool enable);
  341. void dispc_pck_free_enable(bool enable);
  342. void dispc_set_digit_size(u16 width, u16 height);
  343. void dispc_enable_fifomerge(bool enable);
  344. void dispc_enable_gamma_table(bool enable);
  345. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  346. bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
  347. unsigned long dispc_fclk_rate(void);
  348. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  349. struct dispc_clock_info *cinfo);
  350. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  351. struct dispc_clock_info *cinfo);
  352. u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
  353. u32 dispc_ovl_get_burst_size(enum omap_plane plane);
  354. int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
  355. bool ilace, enum omap_channel channel, bool replication,
  356. u32 fifo_low, u32 fifo_high);
  357. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  358. void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
  359. void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
  360. void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable);
  361. void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  362. struct omap_dss_cpr_coefs *coefs);
  363. bool dispc_mgr_go_busy(enum omap_channel channel);
  364. void dispc_mgr_go(enum omap_channel channel);
  365. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  366. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  367. void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
  368. void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
  369. void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  370. void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
  371. enum omap_lcd_display_type type);
  372. void dispc_mgr_set_default_color(enum omap_channel channel, u32 color);
  373. u32 dispc_mgr_get_default_color(enum omap_channel channel);
  374. void dispc_mgr_set_trans_key(enum omap_channel ch,
  375. enum omap_dss_trans_key_type type,
  376. u32 trans_key);
  377. void dispc_mgr_get_trans_key(enum omap_channel ch,
  378. enum omap_dss_trans_key_type *type,
  379. u32 *trans_key);
  380. void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable);
  381. void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch, bool enable);
  382. bool dispc_mgr_trans_key_enabled(enum omap_channel ch);
  383. bool dispc_mgr_alpha_fixed_zorder_enabled(enum omap_channel ch);
  384. void dispc_mgr_set_lcd_timings(enum omap_channel channel,
  385. struct omap_video_timings *timings);
  386. void dispc_mgr_set_pol_freq(enum omap_channel channel,
  387. enum omap_panel_config config, u8 acbi, u8 acb);
  388. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  389. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  390. int dispc_mgr_set_clock_div(enum omap_channel channel,
  391. struct dispc_clock_info *cinfo);
  392. int dispc_mgr_get_clock_div(enum omap_channel channel,
  393. struct dispc_clock_info *cinfo);
  394. /* VENC */
  395. #ifdef CONFIG_OMAP2_DSS_VENC
  396. int venc_init_platform_driver(void);
  397. void venc_uninit_platform_driver(void);
  398. void venc_dump_regs(struct seq_file *s);
  399. int venc_init_display(struct omap_dss_device *display);
  400. unsigned long venc_get_pixel_clock(void);
  401. #else
  402. static inline int venc_init_platform_driver(void)
  403. {
  404. return 0;
  405. }
  406. static inline void venc_uninit_platform_driver(void)
  407. {
  408. }
  409. static inline unsigned long venc_get_pixel_clock(void)
  410. {
  411. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  412. return 0;
  413. }
  414. #endif
  415. /* HDMI */
  416. #ifdef CONFIG_OMAP4_DSS_HDMI
  417. int hdmi_init_platform_driver(void);
  418. void hdmi_uninit_platform_driver(void);
  419. int hdmi_init_display(struct omap_dss_device *dssdev);
  420. unsigned long hdmi_get_pixel_clock(void);
  421. void hdmi_dump_regs(struct seq_file *s);
  422. #else
  423. static inline int hdmi_init_display(struct omap_dss_device *dssdev)
  424. {
  425. return 0;
  426. }
  427. static inline int hdmi_init_platform_driver(void)
  428. {
  429. return 0;
  430. }
  431. static inline void hdmi_uninit_platform_driver(void)
  432. {
  433. }
  434. static inline unsigned long hdmi_get_pixel_clock(void)
  435. {
  436. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  437. return 0;
  438. }
  439. #endif
  440. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  441. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  442. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
  443. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  444. struct omap_video_timings *timings);
  445. int omapdss_hdmi_read_edid(u8 *buf, int len);
  446. bool omapdss_hdmi_detect(void);
  447. int hdmi_panel_init(void);
  448. void hdmi_panel_exit(void);
  449. /* RFBI */
  450. #ifdef CONFIG_OMAP2_DSS_RFBI
  451. int rfbi_init_platform_driver(void);
  452. void rfbi_uninit_platform_driver(void);
  453. void rfbi_dump_regs(struct seq_file *s);
  454. int rfbi_init_display(struct omap_dss_device *display);
  455. #else
  456. static inline int rfbi_init_platform_driver(void)
  457. {
  458. return 0;
  459. }
  460. static inline void rfbi_uninit_platform_driver(void)
  461. {
  462. }
  463. #endif
  464. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  465. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  466. {
  467. int b;
  468. for (b = 0; b < 32; ++b) {
  469. if (irqstatus & (1 << b))
  470. irq_arr[b]++;
  471. }
  472. }
  473. #endif
  474. #endif