dss.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <video/omapdss.h>
  33. #include <plat/clock.h>
  34. #include "dss.h"
  35. #include "dss_features.h"
  36. #define DSS_SZ_REGS SZ_512
  37. struct dss_reg {
  38. u16 idx;
  39. };
  40. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  41. #define DSS_REVISION DSS_REG(0x0000)
  42. #define DSS_SYSCONFIG DSS_REG(0x0010)
  43. #define DSS_SYSSTATUS DSS_REG(0x0014)
  44. #define DSS_CONTROL DSS_REG(0x0040)
  45. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  46. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  47. #define DSS_SDI_STATUS DSS_REG(0x005C)
  48. #define REG_GET(idx, start, end) \
  49. FLD_GET(dss_read_reg(idx), start, end)
  50. #define REG_FLD_MOD(idx, val, start, end) \
  51. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  52. static struct {
  53. struct platform_device *pdev;
  54. void __iomem *base;
  55. struct clk *dpll4_m4_ck;
  56. struct clk *dss_clk;
  57. unsigned long cache_req_pck;
  58. unsigned long cache_prate;
  59. struct dss_clock_info cache_dss_cinfo;
  60. struct dispc_clock_info cache_dispc_cinfo;
  61. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  62. enum omap_dss_clk_source dispc_clk_source;
  63. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  64. bool ctx_valid;
  65. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  66. } dss;
  67. static const char * const dss_generic_clk_source_names[] = {
  68. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  69. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  70. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  71. };
  72. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  73. {
  74. __raw_writel(val, dss.base + idx.idx);
  75. }
  76. static inline u32 dss_read_reg(const struct dss_reg idx)
  77. {
  78. return __raw_readl(dss.base + idx.idx);
  79. }
  80. #define SR(reg) \
  81. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  82. #define RR(reg) \
  83. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  84. static void dss_save_context(void)
  85. {
  86. DSSDBG("dss_save_context\n");
  87. SR(CONTROL);
  88. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  89. OMAP_DISPLAY_TYPE_SDI) {
  90. SR(SDI_CONTROL);
  91. SR(PLL_CONTROL);
  92. }
  93. dss.ctx_valid = true;
  94. DSSDBG("context saved\n");
  95. }
  96. static void dss_restore_context(void)
  97. {
  98. DSSDBG("dss_restore_context\n");
  99. if (!dss.ctx_valid)
  100. return;
  101. RR(CONTROL);
  102. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  103. OMAP_DISPLAY_TYPE_SDI) {
  104. RR(SDI_CONTROL);
  105. RR(PLL_CONTROL);
  106. }
  107. DSSDBG("context restored\n");
  108. }
  109. #undef SR
  110. #undef RR
  111. void dss_sdi_init(u8 datapairs)
  112. {
  113. u32 l;
  114. BUG_ON(datapairs > 3 || datapairs < 1);
  115. l = dss_read_reg(DSS_SDI_CONTROL);
  116. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  117. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  118. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  119. dss_write_reg(DSS_SDI_CONTROL, l);
  120. l = dss_read_reg(DSS_PLL_CONTROL);
  121. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  122. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  123. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  124. dss_write_reg(DSS_PLL_CONTROL, l);
  125. }
  126. int dss_sdi_enable(void)
  127. {
  128. unsigned long timeout;
  129. dispc_pck_free_enable(1);
  130. /* Reset SDI PLL */
  131. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  132. udelay(1); /* wait 2x PCLK */
  133. /* Lock SDI PLL */
  134. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  135. /* Waiting for PLL lock request to complete */
  136. timeout = jiffies + msecs_to_jiffies(500);
  137. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  138. if (time_after_eq(jiffies, timeout)) {
  139. DSSERR("PLL lock request timed out\n");
  140. goto err1;
  141. }
  142. }
  143. /* Clearing PLL_GO bit */
  144. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  145. /* Waiting for PLL to lock */
  146. timeout = jiffies + msecs_to_jiffies(500);
  147. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  148. if (time_after_eq(jiffies, timeout)) {
  149. DSSERR("PLL lock timed out\n");
  150. goto err1;
  151. }
  152. }
  153. dispc_lcd_enable_signal(1);
  154. /* Waiting for SDI reset to complete */
  155. timeout = jiffies + msecs_to_jiffies(500);
  156. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  157. if (time_after_eq(jiffies, timeout)) {
  158. DSSERR("SDI reset timed out\n");
  159. goto err2;
  160. }
  161. }
  162. return 0;
  163. err2:
  164. dispc_lcd_enable_signal(0);
  165. err1:
  166. /* Reset SDI PLL */
  167. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  168. dispc_pck_free_enable(0);
  169. return -ETIMEDOUT;
  170. }
  171. void dss_sdi_disable(void)
  172. {
  173. dispc_lcd_enable_signal(0);
  174. dispc_pck_free_enable(0);
  175. /* Reset SDI PLL */
  176. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  177. }
  178. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  179. {
  180. return dss_generic_clk_source_names[clk_src];
  181. }
  182. void dss_dump_clocks(struct seq_file *s)
  183. {
  184. unsigned long dpll4_ck_rate;
  185. unsigned long dpll4_m4_ck_rate;
  186. const char *fclk_name, *fclk_real_name;
  187. unsigned long fclk_rate;
  188. if (dss_runtime_get())
  189. return;
  190. seq_printf(s, "- DSS -\n");
  191. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  192. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  193. fclk_rate = clk_get_rate(dss.dss_clk);
  194. if (dss.dpll4_m4_ck) {
  195. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  196. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  197. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  198. if (cpu_is_omap3630() || cpu_is_omap44xx())
  199. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  200. fclk_name, fclk_real_name,
  201. dpll4_ck_rate,
  202. dpll4_ck_rate / dpll4_m4_ck_rate,
  203. fclk_rate);
  204. else
  205. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  206. fclk_name, fclk_real_name,
  207. dpll4_ck_rate,
  208. dpll4_ck_rate / dpll4_m4_ck_rate,
  209. fclk_rate);
  210. } else {
  211. seq_printf(s, "%s (%s) = %lu\n",
  212. fclk_name, fclk_real_name,
  213. fclk_rate);
  214. }
  215. dss_runtime_put();
  216. }
  217. void dss_dump_regs(struct seq_file *s)
  218. {
  219. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  220. if (dss_runtime_get())
  221. return;
  222. DUMPREG(DSS_REVISION);
  223. DUMPREG(DSS_SYSCONFIG);
  224. DUMPREG(DSS_SYSSTATUS);
  225. DUMPREG(DSS_CONTROL);
  226. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  227. OMAP_DISPLAY_TYPE_SDI) {
  228. DUMPREG(DSS_SDI_CONTROL);
  229. DUMPREG(DSS_PLL_CONTROL);
  230. DUMPREG(DSS_SDI_STATUS);
  231. }
  232. dss_runtime_put();
  233. #undef DUMPREG
  234. }
  235. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  236. {
  237. struct platform_device *dsidev;
  238. int b;
  239. u8 start, end;
  240. switch (clk_src) {
  241. case OMAP_DSS_CLK_SRC_FCK:
  242. b = 0;
  243. break;
  244. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  245. b = 1;
  246. dsidev = dsi_get_dsidev_from_id(0);
  247. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  248. break;
  249. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  250. b = 2;
  251. dsidev = dsi_get_dsidev_from_id(1);
  252. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  253. break;
  254. default:
  255. BUG();
  256. }
  257. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  258. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  259. dss.dispc_clk_source = clk_src;
  260. }
  261. void dss_select_dsi_clk_source(int dsi_module,
  262. enum omap_dss_clk_source clk_src)
  263. {
  264. struct platform_device *dsidev;
  265. int b;
  266. switch (clk_src) {
  267. case OMAP_DSS_CLK_SRC_FCK:
  268. b = 0;
  269. break;
  270. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  271. BUG_ON(dsi_module != 0);
  272. b = 1;
  273. dsidev = dsi_get_dsidev_from_id(0);
  274. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  275. break;
  276. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  277. BUG_ON(dsi_module != 1);
  278. b = 1;
  279. dsidev = dsi_get_dsidev_from_id(1);
  280. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  281. break;
  282. default:
  283. BUG();
  284. }
  285. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  286. dss.dsi_clk_source[dsi_module] = clk_src;
  287. }
  288. void dss_select_lcd_clk_source(enum omap_channel channel,
  289. enum omap_dss_clk_source clk_src)
  290. {
  291. struct platform_device *dsidev;
  292. int b, ix, pos;
  293. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  294. return;
  295. switch (clk_src) {
  296. case OMAP_DSS_CLK_SRC_FCK:
  297. b = 0;
  298. break;
  299. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  300. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  301. b = 1;
  302. dsidev = dsi_get_dsidev_from_id(0);
  303. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  304. break;
  305. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  306. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  307. b = 1;
  308. dsidev = dsi_get_dsidev_from_id(1);
  309. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  310. break;
  311. default:
  312. BUG();
  313. }
  314. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  315. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  316. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  317. dss.lcd_clk_source[ix] = clk_src;
  318. }
  319. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  320. {
  321. return dss.dispc_clk_source;
  322. }
  323. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  324. {
  325. return dss.dsi_clk_source[dsi_module];
  326. }
  327. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  328. {
  329. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  330. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  331. return dss.lcd_clk_source[ix];
  332. } else {
  333. /* LCD_CLK source is the same as DISPC_FCLK source for
  334. * OMAP2 and OMAP3 */
  335. return dss.dispc_clk_source;
  336. }
  337. }
  338. /* calculate clock rates using dividers in cinfo */
  339. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  340. {
  341. if (dss.dpll4_m4_ck) {
  342. unsigned long prate;
  343. u16 fck_div_max = 16;
  344. if (cpu_is_omap3630() || cpu_is_omap44xx())
  345. fck_div_max = 32;
  346. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  347. return -EINVAL;
  348. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  349. cinfo->fck = prate / cinfo->fck_div;
  350. } else {
  351. if (cinfo->fck_div != 0)
  352. return -EINVAL;
  353. cinfo->fck = clk_get_rate(dss.dss_clk);
  354. }
  355. return 0;
  356. }
  357. int dss_set_clock_div(struct dss_clock_info *cinfo)
  358. {
  359. if (dss.dpll4_m4_ck) {
  360. unsigned long prate;
  361. int r;
  362. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  363. DSSDBG("dpll4_m4 = %ld\n", prate);
  364. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  365. if (r)
  366. return r;
  367. } else {
  368. if (cinfo->fck_div != 0)
  369. return -EINVAL;
  370. }
  371. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  372. return 0;
  373. }
  374. int dss_get_clock_div(struct dss_clock_info *cinfo)
  375. {
  376. cinfo->fck = clk_get_rate(dss.dss_clk);
  377. if (dss.dpll4_m4_ck) {
  378. unsigned long prate;
  379. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  380. if (cpu_is_omap3630() || cpu_is_omap44xx())
  381. cinfo->fck_div = prate / (cinfo->fck);
  382. else
  383. cinfo->fck_div = prate / (cinfo->fck / 2);
  384. } else {
  385. cinfo->fck_div = 0;
  386. }
  387. return 0;
  388. }
  389. unsigned long dss_get_dpll4_rate(void)
  390. {
  391. if (dss.dpll4_m4_ck)
  392. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  393. else
  394. return 0;
  395. }
  396. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  397. struct dss_clock_info *dss_cinfo,
  398. struct dispc_clock_info *dispc_cinfo)
  399. {
  400. unsigned long prate;
  401. struct dss_clock_info best_dss;
  402. struct dispc_clock_info best_dispc;
  403. unsigned long fck, max_dss_fck;
  404. u16 fck_div, fck_div_max = 16;
  405. int match = 0;
  406. int min_fck_per_pck;
  407. prate = dss_get_dpll4_rate();
  408. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  409. fck = clk_get_rate(dss.dss_clk);
  410. if (req_pck == dss.cache_req_pck &&
  411. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  412. dss.cache_dss_cinfo.fck == fck)) {
  413. DSSDBG("dispc clock info found from cache.\n");
  414. *dss_cinfo = dss.cache_dss_cinfo;
  415. *dispc_cinfo = dss.cache_dispc_cinfo;
  416. return 0;
  417. }
  418. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  419. if (min_fck_per_pck &&
  420. req_pck * min_fck_per_pck > max_dss_fck) {
  421. DSSERR("Requested pixel clock not possible with the current "
  422. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  423. "the constraint off.\n");
  424. min_fck_per_pck = 0;
  425. }
  426. retry:
  427. memset(&best_dss, 0, sizeof(best_dss));
  428. memset(&best_dispc, 0, sizeof(best_dispc));
  429. if (dss.dpll4_m4_ck == NULL) {
  430. struct dispc_clock_info cur_dispc;
  431. /* XXX can we change the clock on omap2? */
  432. fck = clk_get_rate(dss.dss_clk);
  433. fck_div = 1;
  434. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  435. match = 1;
  436. best_dss.fck = fck;
  437. best_dss.fck_div = fck_div;
  438. best_dispc = cur_dispc;
  439. goto found;
  440. } else {
  441. if (cpu_is_omap3630() || cpu_is_omap44xx())
  442. fck_div_max = 32;
  443. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  444. struct dispc_clock_info cur_dispc;
  445. if (fck_div_max == 32)
  446. fck = prate / fck_div;
  447. else
  448. fck = prate / fck_div * 2;
  449. if (fck > max_dss_fck)
  450. continue;
  451. if (min_fck_per_pck &&
  452. fck < req_pck * min_fck_per_pck)
  453. continue;
  454. match = 1;
  455. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  456. if (abs(cur_dispc.pck - req_pck) <
  457. abs(best_dispc.pck - req_pck)) {
  458. best_dss.fck = fck;
  459. best_dss.fck_div = fck_div;
  460. best_dispc = cur_dispc;
  461. if (cur_dispc.pck == req_pck)
  462. goto found;
  463. }
  464. }
  465. }
  466. found:
  467. if (!match) {
  468. if (min_fck_per_pck) {
  469. DSSERR("Could not find suitable clock settings.\n"
  470. "Turning FCK/PCK constraint off and"
  471. "trying again.\n");
  472. min_fck_per_pck = 0;
  473. goto retry;
  474. }
  475. DSSERR("Could not find suitable clock settings.\n");
  476. return -EINVAL;
  477. }
  478. if (dss_cinfo)
  479. *dss_cinfo = best_dss;
  480. if (dispc_cinfo)
  481. *dispc_cinfo = best_dispc;
  482. dss.cache_req_pck = req_pck;
  483. dss.cache_prate = prate;
  484. dss.cache_dss_cinfo = best_dss;
  485. dss.cache_dispc_cinfo = best_dispc;
  486. return 0;
  487. }
  488. void dss_set_venc_output(enum omap_dss_venc_type type)
  489. {
  490. int l = 0;
  491. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  492. l = 0;
  493. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  494. l = 1;
  495. else
  496. BUG();
  497. /* venc out selection. 0 = comp, 1 = svideo */
  498. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  499. }
  500. void dss_set_dac_pwrdn_bgz(bool enable)
  501. {
  502. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  503. }
  504. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  505. {
  506. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  507. }
  508. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  509. {
  510. enum omap_display_type displays;
  511. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  512. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  513. return DSS_VENC_TV_CLK;
  514. return REG_GET(DSS_CONTROL, 15, 15);
  515. }
  516. static int dss_get_clocks(void)
  517. {
  518. struct clk *clk;
  519. int r;
  520. clk = clk_get(&dss.pdev->dev, "fck");
  521. if (IS_ERR(clk)) {
  522. DSSERR("can't get clock fck\n");
  523. r = PTR_ERR(clk);
  524. goto err;
  525. }
  526. dss.dss_clk = clk;
  527. if (cpu_is_omap34xx()) {
  528. clk = clk_get(NULL, "dpll4_m4_ck");
  529. if (IS_ERR(clk)) {
  530. DSSERR("Failed to get dpll4_m4_ck\n");
  531. r = PTR_ERR(clk);
  532. goto err;
  533. }
  534. } else if (cpu_is_omap44xx()) {
  535. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  536. if (IS_ERR(clk)) {
  537. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  538. r = PTR_ERR(clk);
  539. goto err;
  540. }
  541. } else { /* omap24xx */
  542. clk = NULL;
  543. }
  544. dss.dpll4_m4_ck = clk;
  545. return 0;
  546. err:
  547. if (dss.dss_clk)
  548. clk_put(dss.dss_clk);
  549. if (dss.dpll4_m4_ck)
  550. clk_put(dss.dpll4_m4_ck);
  551. return r;
  552. }
  553. static void dss_put_clocks(void)
  554. {
  555. if (dss.dpll4_m4_ck)
  556. clk_put(dss.dpll4_m4_ck);
  557. clk_put(dss.dss_clk);
  558. }
  559. int dss_runtime_get(void)
  560. {
  561. int r;
  562. DSSDBG("dss_runtime_get\n");
  563. r = pm_runtime_get_sync(&dss.pdev->dev);
  564. WARN_ON(r < 0);
  565. return r < 0 ? r : 0;
  566. }
  567. void dss_runtime_put(void)
  568. {
  569. int r;
  570. DSSDBG("dss_runtime_put\n");
  571. r = pm_runtime_put(&dss.pdev->dev);
  572. WARN_ON(r < 0);
  573. }
  574. /* DEBUGFS */
  575. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  576. void dss_debug_dump_clocks(struct seq_file *s)
  577. {
  578. dss_dump_clocks(s);
  579. dispc_dump_clocks(s);
  580. #ifdef CONFIG_OMAP2_DSS_DSI
  581. dsi_dump_clocks(s);
  582. #endif
  583. }
  584. #endif
  585. /* DSS HW IP initialisation */
  586. static int omap_dsshw_probe(struct platform_device *pdev)
  587. {
  588. struct resource *dss_mem;
  589. u32 rev;
  590. int r;
  591. dss.pdev = pdev;
  592. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  593. if (!dss_mem) {
  594. DSSERR("can't get IORESOURCE_MEM DSS\n");
  595. r = -EINVAL;
  596. goto err_ioremap;
  597. }
  598. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  599. if (!dss.base) {
  600. DSSERR("can't ioremap DSS\n");
  601. r = -ENOMEM;
  602. goto err_ioremap;
  603. }
  604. r = dss_get_clocks();
  605. if (r)
  606. goto err_clocks;
  607. pm_runtime_enable(&pdev->dev);
  608. r = dss_runtime_get();
  609. if (r)
  610. goto err_runtime_get;
  611. /* Select DPLL */
  612. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  613. #ifdef CONFIG_OMAP2_DSS_VENC
  614. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  615. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  616. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  617. #endif
  618. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  619. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  620. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  621. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  622. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  623. r = dpi_init();
  624. if (r) {
  625. DSSERR("Failed to initialize DPI\n");
  626. goto err_dpi;
  627. }
  628. r = sdi_init();
  629. if (r) {
  630. DSSERR("Failed to initialize SDI\n");
  631. goto err_sdi;
  632. }
  633. rev = dss_read_reg(DSS_REVISION);
  634. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  635. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  636. dss_runtime_put();
  637. return 0;
  638. err_sdi:
  639. dpi_exit();
  640. err_dpi:
  641. dss_runtime_put();
  642. err_runtime_get:
  643. pm_runtime_disable(&pdev->dev);
  644. dss_put_clocks();
  645. err_clocks:
  646. iounmap(dss.base);
  647. err_ioremap:
  648. return r;
  649. }
  650. static int omap_dsshw_remove(struct platform_device *pdev)
  651. {
  652. dpi_exit();
  653. sdi_exit();
  654. iounmap(dss.base);
  655. pm_runtime_disable(&pdev->dev);
  656. dss_put_clocks();
  657. return 0;
  658. }
  659. static int dss_runtime_suspend(struct device *dev)
  660. {
  661. dss_save_context();
  662. return 0;
  663. }
  664. static int dss_runtime_resume(struct device *dev)
  665. {
  666. dss_restore_context();
  667. return 0;
  668. }
  669. static const struct dev_pm_ops dss_pm_ops = {
  670. .runtime_suspend = dss_runtime_suspend,
  671. .runtime_resume = dss_runtime_resume,
  672. };
  673. static struct platform_driver omap_dsshw_driver = {
  674. .probe = omap_dsshw_probe,
  675. .remove = omap_dsshw_remove,
  676. .driver = {
  677. .name = "omapdss_dss",
  678. .owner = THIS_MODULE,
  679. .pm = &dss_pm_ops,
  680. },
  681. };
  682. int dss_init_platform_driver(void)
  683. {
  684. return platform_driver_register(&omap_dsshw_driver);
  685. }
  686. void dss_uninit_platform_driver(void)
  687. {
  688. return platform_driver_unregister(&omap_dsshw_driver);
  689. }