dispc.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. /* DISPC overlay registers */
  38. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  39. DISPC_BA0_OFFSET(n))
  40. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  41. DISPC_BA1_OFFSET(n))
  42. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  43. DISPC_BA0_UV_OFFSET(n))
  44. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA1_UV_OFFSET(n))
  46. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_POS_OFFSET(n))
  48. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_SIZE_OFFSET(n))
  50. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_ATTR_OFFSET(n))
  52. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_ATTR2_OFFSET(n))
  54. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_FIFO_THRESH_OFFSET(n))
  56. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  58. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_ROW_INC_OFFSET(n))
  60. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_PIX_INC_OFFSET(n))
  62. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_WINDOW_SKIP_OFFSET(n))
  64. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_TABLE_BA_OFFSET(n))
  66. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_FIR_OFFSET(n))
  68. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_FIR2_OFFSET(n))
  70. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_PIC_SIZE_OFFSET(n))
  72. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_ACCU0_OFFSET(n))
  74. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_ACCU1_OFFSET(n))
  76. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_ACCU2_0_OFFSET(n))
  78. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU2_1_OFFSET(n))
  80. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  81. DISPC_FIR_COEF_H_OFFSET(n, i))
  82. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  83. DISPC_FIR_COEF_HV_OFFSET(n, i))
  84. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  85. DISPC_FIR_COEF_H2_OFFSET(n, i))
  86. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  88. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_CONV_COEF_OFFSET(n, i))
  90. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_FIR_COEF_V_OFFSET(n, i))
  92. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_FIR_COEF_V2_OFFSET(n, i))
  94. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  95. DISPC_PRELOAD_OFFSET(n))
  96. /* DISPC manager/channel specific registers */
  97. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  98. {
  99. switch (channel) {
  100. case OMAP_DSS_CHANNEL_LCD:
  101. return 0x004C;
  102. case OMAP_DSS_CHANNEL_DIGIT:
  103. return 0x0050;
  104. case OMAP_DSS_CHANNEL_LCD2:
  105. return 0x03AC;
  106. default:
  107. BUG();
  108. }
  109. }
  110. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  111. {
  112. switch (channel) {
  113. case OMAP_DSS_CHANNEL_LCD:
  114. return 0x0054;
  115. case OMAP_DSS_CHANNEL_DIGIT:
  116. return 0x0058;
  117. case OMAP_DSS_CHANNEL_LCD2:
  118. return 0x03B0;
  119. default:
  120. BUG();
  121. }
  122. }
  123. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  124. {
  125. switch (channel) {
  126. case OMAP_DSS_CHANNEL_LCD:
  127. return 0x0064;
  128. case OMAP_DSS_CHANNEL_DIGIT:
  129. BUG();
  130. case OMAP_DSS_CHANNEL_LCD2:
  131. return 0x0400;
  132. default:
  133. BUG();
  134. }
  135. }
  136. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  137. {
  138. switch (channel) {
  139. case OMAP_DSS_CHANNEL_LCD:
  140. return 0x0068;
  141. case OMAP_DSS_CHANNEL_DIGIT:
  142. BUG();
  143. case OMAP_DSS_CHANNEL_LCD2:
  144. return 0x0404;
  145. default:
  146. BUG();
  147. }
  148. }
  149. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  150. {
  151. switch (channel) {
  152. case OMAP_DSS_CHANNEL_LCD:
  153. return 0x006C;
  154. case OMAP_DSS_CHANNEL_DIGIT:
  155. BUG();
  156. case OMAP_DSS_CHANNEL_LCD2:
  157. return 0x0408;
  158. default:
  159. BUG();
  160. }
  161. }
  162. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  163. {
  164. switch (channel) {
  165. case OMAP_DSS_CHANNEL_LCD:
  166. return 0x0070;
  167. case OMAP_DSS_CHANNEL_DIGIT:
  168. BUG();
  169. case OMAP_DSS_CHANNEL_LCD2:
  170. return 0x040C;
  171. default:
  172. BUG();
  173. }
  174. }
  175. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  176. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  177. {
  178. switch (channel) {
  179. case OMAP_DSS_CHANNEL_LCD:
  180. return 0x007C;
  181. case OMAP_DSS_CHANNEL_DIGIT:
  182. return 0x0078;
  183. case OMAP_DSS_CHANNEL_LCD2:
  184. return 0x03CC;
  185. default:
  186. BUG();
  187. }
  188. }
  189. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  190. {
  191. switch (channel) {
  192. case OMAP_DSS_CHANNEL_LCD:
  193. return 0x01D4;
  194. case OMAP_DSS_CHANNEL_DIGIT:
  195. BUG();
  196. case OMAP_DSS_CHANNEL_LCD2:
  197. return 0x03C0;
  198. default:
  199. BUG();
  200. }
  201. }
  202. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  203. {
  204. switch (channel) {
  205. case OMAP_DSS_CHANNEL_LCD:
  206. return 0x01D8;
  207. case OMAP_DSS_CHANNEL_DIGIT:
  208. BUG();
  209. case OMAP_DSS_CHANNEL_LCD2:
  210. return 0x03C4;
  211. default:
  212. BUG();
  213. }
  214. }
  215. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  216. {
  217. switch (channel) {
  218. case OMAP_DSS_CHANNEL_LCD:
  219. return 0x01DC;
  220. case OMAP_DSS_CHANNEL_DIGIT:
  221. BUG();
  222. case OMAP_DSS_CHANNEL_LCD2:
  223. return 0x03C8;
  224. default:
  225. BUG();
  226. }
  227. }
  228. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  229. {
  230. switch (channel) {
  231. case OMAP_DSS_CHANNEL_LCD:
  232. return 0x0220;
  233. case OMAP_DSS_CHANNEL_DIGIT:
  234. BUG();
  235. case OMAP_DSS_CHANNEL_LCD2:
  236. return 0x03BC;
  237. default:
  238. BUG();
  239. }
  240. }
  241. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  242. {
  243. switch (channel) {
  244. case OMAP_DSS_CHANNEL_LCD:
  245. return 0x0224;
  246. case OMAP_DSS_CHANNEL_DIGIT:
  247. BUG();
  248. case OMAP_DSS_CHANNEL_LCD2:
  249. return 0x03B8;
  250. default:
  251. BUG();
  252. }
  253. }
  254. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  255. {
  256. switch (channel) {
  257. case OMAP_DSS_CHANNEL_LCD:
  258. return 0x0228;
  259. case OMAP_DSS_CHANNEL_DIGIT:
  260. BUG();
  261. case OMAP_DSS_CHANNEL_LCD2:
  262. return 0x03B4;
  263. default:
  264. BUG();
  265. }
  266. }
  267. /* DISPC overlay register base addresses */
  268. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  269. {
  270. switch (plane) {
  271. case OMAP_DSS_GFX:
  272. return 0x0080;
  273. case OMAP_DSS_VIDEO1:
  274. return 0x00BC;
  275. case OMAP_DSS_VIDEO2:
  276. return 0x014C;
  277. case OMAP_DSS_VIDEO3:
  278. return 0x0300;
  279. default:
  280. BUG();
  281. }
  282. }
  283. /* DISPC overlay register offsets */
  284. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  285. {
  286. switch (plane) {
  287. case OMAP_DSS_GFX:
  288. case OMAP_DSS_VIDEO1:
  289. case OMAP_DSS_VIDEO2:
  290. return 0x0000;
  291. case OMAP_DSS_VIDEO3:
  292. return 0x0008;
  293. default:
  294. BUG();
  295. }
  296. }
  297. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  298. {
  299. switch (plane) {
  300. case OMAP_DSS_GFX:
  301. case OMAP_DSS_VIDEO1:
  302. case OMAP_DSS_VIDEO2:
  303. return 0x0004;
  304. case OMAP_DSS_VIDEO3:
  305. return 0x000C;
  306. default:
  307. BUG();
  308. }
  309. }
  310. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  311. {
  312. switch (plane) {
  313. case OMAP_DSS_GFX:
  314. BUG();
  315. case OMAP_DSS_VIDEO1:
  316. return 0x0544;
  317. case OMAP_DSS_VIDEO2:
  318. return 0x04BC;
  319. case OMAP_DSS_VIDEO3:
  320. return 0x0310;
  321. default:
  322. BUG();
  323. }
  324. }
  325. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  326. {
  327. switch (plane) {
  328. case OMAP_DSS_GFX:
  329. BUG();
  330. case OMAP_DSS_VIDEO1:
  331. return 0x0548;
  332. case OMAP_DSS_VIDEO2:
  333. return 0x04C0;
  334. case OMAP_DSS_VIDEO3:
  335. return 0x0314;
  336. default:
  337. BUG();
  338. }
  339. }
  340. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  341. {
  342. switch (plane) {
  343. case OMAP_DSS_GFX:
  344. case OMAP_DSS_VIDEO1:
  345. case OMAP_DSS_VIDEO2:
  346. return 0x0008;
  347. case OMAP_DSS_VIDEO3:
  348. return 0x009C;
  349. default:
  350. BUG();
  351. }
  352. }
  353. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  354. {
  355. switch (plane) {
  356. case OMAP_DSS_GFX:
  357. case OMAP_DSS_VIDEO1:
  358. case OMAP_DSS_VIDEO2:
  359. return 0x000C;
  360. case OMAP_DSS_VIDEO3:
  361. return 0x00A8;
  362. default:
  363. BUG();
  364. }
  365. }
  366. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  367. {
  368. switch (plane) {
  369. case OMAP_DSS_GFX:
  370. return 0x0020;
  371. case OMAP_DSS_VIDEO1:
  372. case OMAP_DSS_VIDEO2:
  373. return 0x0010;
  374. case OMAP_DSS_VIDEO3:
  375. return 0x0070;
  376. default:
  377. BUG();
  378. }
  379. }
  380. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  381. {
  382. switch (plane) {
  383. case OMAP_DSS_GFX:
  384. BUG();
  385. case OMAP_DSS_VIDEO1:
  386. return 0x0568;
  387. case OMAP_DSS_VIDEO2:
  388. return 0x04DC;
  389. case OMAP_DSS_VIDEO3:
  390. return 0x032C;
  391. default:
  392. BUG();
  393. }
  394. }
  395. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  396. {
  397. switch (plane) {
  398. case OMAP_DSS_GFX:
  399. return 0x0024;
  400. case OMAP_DSS_VIDEO1:
  401. case OMAP_DSS_VIDEO2:
  402. return 0x0014;
  403. case OMAP_DSS_VIDEO3:
  404. return 0x008C;
  405. default:
  406. BUG();
  407. }
  408. }
  409. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  410. {
  411. switch (plane) {
  412. case OMAP_DSS_GFX:
  413. return 0x0028;
  414. case OMAP_DSS_VIDEO1:
  415. case OMAP_DSS_VIDEO2:
  416. return 0x0018;
  417. case OMAP_DSS_VIDEO3:
  418. return 0x0088;
  419. default:
  420. BUG();
  421. }
  422. }
  423. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  424. {
  425. switch (plane) {
  426. case OMAP_DSS_GFX:
  427. return 0x002C;
  428. case OMAP_DSS_VIDEO1:
  429. case OMAP_DSS_VIDEO2:
  430. return 0x001C;
  431. case OMAP_DSS_VIDEO3:
  432. return 0x00A4;
  433. default:
  434. BUG();
  435. }
  436. }
  437. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  438. {
  439. switch (plane) {
  440. case OMAP_DSS_GFX:
  441. return 0x0030;
  442. case OMAP_DSS_VIDEO1:
  443. case OMAP_DSS_VIDEO2:
  444. return 0x0020;
  445. case OMAP_DSS_VIDEO3:
  446. return 0x0098;
  447. default:
  448. BUG();
  449. }
  450. }
  451. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  452. {
  453. switch (plane) {
  454. case OMAP_DSS_GFX:
  455. return 0x0034;
  456. case OMAP_DSS_VIDEO1:
  457. case OMAP_DSS_VIDEO2:
  458. case OMAP_DSS_VIDEO3:
  459. BUG();
  460. default:
  461. BUG();
  462. }
  463. }
  464. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  465. {
  466. switch (plane) {
  467. case OMAP_DSS_GFX:
  468. return 0x0038;
  469. case OMAP_DSS_VIDEO1:
  470. case OMAP_DSS_VIDEO2:
  471. case OMAP_DSS_VIDEO3:
  472. BUG();
  473. default:
  474. BUG();
  475. }
  476. }
  477. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  478. {
  479. switch (plane) {
  480. case OMAP_DSS_GFX:
  481. BUG();
  482. case OMAP_DSS_VIDEO1:
  483. case OMAP_DSS_VIDEO2:
  484. return 0x0024;
  485. case OMAP_DSS_VIDEO3:
  486. return 0x0090;
  487. default:
  488. BUG();
  489. }
  490. }
  491. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  492. {
  493. switch (plane) {
  494. case OMAP_DSS_GFX:
  495. BUG();
  496. case OMAP_DSS_VIDEO1:
  497. return 0x0580;
  498. case OMAP_DSS_VIDEO2:
  499. return 0x055C;
  500. case OMAP_DSS_VIDEO3:
  501. return 0x0424;
  502. default:
  503. BUG();
  504. }
  505. }
  506. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  507. {
  508. switch (plane) {
  509. case OMAP_DSS_GFX:
  510. BUG();
  511. case OMAP_DSS_VIDEO1:
  512. case OMAP_DSS_VIDEO2:
  513. return 0x0028;
  514. case OMAP_DSS_VIDEO3:
  515. return 0x0094;
  516. default:
  517. BUG();
  518. }
  519. }
  520. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  521. {
  522. switch (plane) {
  523. case OMAP_DSS_GFX:
  524. BUG();
  525. case OMAP_DSS_VIDEO1:
  526. case OMAP_DSS_VIDEO2:
  527. return 0x002C;
  528. case OMAP_DSS_VIDEO3:
  529. return 0x0000;
  530. default:
  531. BUG();
  532. }
  533. }
  534. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  535. {
  536. switch (plane) {
  537. case OMAP_DSS_GFX:
  538. BUG();
  539. case OMAP_DSS_VIDEO1:
  540. return 0x0584;
  541. case OMAP_DSS_VIDEO2:
  542. return 0x0560;
  543. case OMAP_DSS_VIDEO3:
  544. return 0x0428;
  545. default:
  546. BUG();
  547. }
  548. }
  549. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  550. {
  551. switch (plane) {
  552. case OMAP_DSS_GFX:
  553. BUG();
  554. case OMAP_DSS_VIDEO1:
  555. case OMAP_DSS_VIDEO2:
  556. return 0x0030;
  557. case OMAP_DSS_VIDEO3:
  558. return 0x0004;
  559. default:
  560. BUG();
  561. }
  562. }
  563. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  564. {
  565. switch (plane) {
  566. case OMAP_DSS_GFX:
  567. BUG();
  568. case OMAP_DSS_VIDEO1:
  569. return 0x0588;
  570. case OMAP_DSS_VIDEO2:
  571. return 0x0564;
  572. case OMAP_DSS_VIDEO3:
  573. return 0x042C;
  574. default:
  575. BUG();
  576. }
  577. }
  578. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  579. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  580. {
  581. switch (plane) {
  582. case OMAP_DSS_GFX:
  583. BUG();
  584. case OMAP_DSS_VIDEO1:
  585. case OMAP_DSS_VIDEO2:
  586. return 0x0034 + i * 0x8;
  587. case OMAP_DSS_VIDEO3:
  588. return 0x0010 + i * 0x8;
  589. default:
  590. BUG();
  591. }
  592. }
  593. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  594. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  595. {
  596. switch (plane) {
  597. case OMAP_DSS_GFX:
  598. BUG();
  599. case OMAP_DSS_VIDEO1:
  600. return 0x058C + i * 0x8;
  601. case OMAP_DSS_VIDEO2:
  602. return 0x0568 + i * 0x8;
  603. case OMAP_DSS_VIDEO3:
  604. return 0x0430 + i * 0x8;
  605. default:
  606. BUG();
  607. }
  608. }
  609. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  610. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  611. {
  612. switch (plane) {
  613. case OMAP_DSS_GFX:
  614. BUG();
  615. case OMAP_DSS_VIDEO1:
  616. case OMAP_DSS_VIDEO2:
  617. return 0x0038 + i * 0x8;
  618. case OMAP_DSS_VIDEO3:
  619. return 0x0014 + i * 0x8;
  620. default:
  621. BUG();
  622. }
  623. }
  624. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  625. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  626. {
  627. switch (plane) {
  628. case OMAP_DSS_GFX:
  629. BUG();
  630. case OMAP_DSS_VIDEO1:
  631. return 0x0590 + i * 8;
  632. case OMAP_DSS_VIDEO2:
  633. return 0x056C + i * 0x8;
  634. case OMAP_DSS_VIDEO3:
  635. return 0x0434 + i * 0x8;
  636. default:
  637. BUG();
  638. }
  639. }
  640. /* coef index i = {0, 1, 2, 3, 4,} */
  641. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  642. {
  643. switch (plane) {
  644. case OMAP_DSS_GFX:
  645. BUG();
  646. case OMAP_DSS_VIDEO1:
  647. case OMAP_DSS_VIDEO2:
  648. case OMAP_DSS_VIDEO3:
  649. return 0x0074 + i * 0x4;
  650. default:
  651. BUG();
  652. }
  653. }
  654. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  655. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  656. {
  657. switch (plane) {
  658. case OMAP_DSS_GFX:
  659. BUG();
  660. case OMAP_DSS_VIDEO1:
  661. return 0x0124 + i * 0x4;
  662. case OMAP_DSS_VIDEO2:
  663. return 0x00B4 + i * 0x4;
  664. case OMAP_DSS_VIDEO3:
  665. return 0x0050 + i * 0x4;
  666. default:
  667. BUG();
  668. }
  669. }
  670. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  671. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  672. {
  673. switch (plane) {
  674. case OMAP_DSS_GFX:
  675. BUG();
  676. case OMAP_DSS_VIDEO1:
  677. return 0x05CC + i * 0x4;
  678. case OMAP_DSS_VIDEO2:
  679. return 0x05A8 + i * 0x4;
  680. case OMAP_DSS_VIDEO3:
  681. return 0x0470 + i * 0x4;
  682. default:
  683. BUG();
  684. }
  685. }
  686. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  687. {
  688. switch (plane) {
  689. case OMAP_DSS_GFX:
  690. return 0x01AC;
  691. case OMAP_DSS_VIDEO1:
  692. return 0x0174;
  693. case OMAP_DSS_VIDEO2:
  694. return 0x00E8;
  695. case OMAP_DSS_VIDEO3:
  696. return 0x00A0;
  697. default:
  698. BUG();
  699. }
  700. }
  701. #endif