mx3fb.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <mach/dma.h>
  29. #include <mach/hardware.h>
  30. #include <mach/ipu.h>
  31. #include <mach/mx3fb.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. #define MX3FB_NAME "mx3_sdc_fb"
  35. #define MX3FB_REG_OFFSET 0xB4
  36. /* SDC Registers */
  37. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  38. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  39. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  40. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  41. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  42. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  43. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  44. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  45. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  47. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  48. /* Register bits */
  49. #define SDC_COM_TFT_COLOR 0x00000001UL
  50. #define SDC_COM_FG_EN 0x00000010UL
  51. #define SDC_COM_GWSEL 0x00000020UL
  52. #define SDC_COM_GLB_A 0x00000040UL
  53. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  54. #define SDC_COM_BG_EN 0x00000200UL
  55. #define SDC_COM_SHARP 0x00001000UL
  56. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  57. /* Display Interface registers */
  58. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  59. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  61. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  62. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  65. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  68. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  71. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  72. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  78. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  84. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  90. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  93. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  96. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  97. /* DI_DISP_SIG_POL bits */
  98. #define DI_D3_VSYNC_POL_SHIFT 28
  99. #define DI_D3_HSYNC_POL_SHIFT 27
  100. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  101. #define DI_D3_CLK_POL_SHIFT 25
  102. #define DI_D3_DATA_POL_SHIFT 24
  103. /* DI_DISP_IF_CONF bits */
  104. #define DI_D3_CLK_IDLE_SHIFT 26
  105. #define DI_D3_CLK_SEL_SHIFT 25
  106. #define DI_D3_DATAMSK_SHIFT 24
  107. enum ipu_panel {
  108. IPU_PANEL_SHARP_TFT,
  109. IPU_PANEL_TFT,
  110. };
  111. struct ipu_di_signal_cfg {
  112. unsigned datamask_en:1;
  113. unsigned clksel_en:1;
  114. unsigned clkidle_en:1;
  115. unsigned data_pol:1; /* true = inverted */
  116. unsigned clk_pol:1; /* true = rising edge */
  117. unsigned enable_pol:1;
  118. unsigned Hsync_pol:1; /* true = active high */
  119. unsigned Vsync_pol:1;
  120. };
  121. static const struct fb_videomode mx3fb_modedb[] = {
  122. {
  123. /* 240x320 @ 60 Hz */
  124. .name = "Sharp-QVGA",
  125. .refresh = 60,
  126. .xres = 240,
  127. .yres = 320,
  128. .pixclock = 185925,
  129. .left_margin = 9,
  130. .right_margin = 16,
  131. .upper_margin = 7,
  132. .lower_margin = 9,
  133. .hsync_len = 1,
  134. .vsync_len = 1,
  135. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  136. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  137. FB_SYNC_CLK_IDLE_EN,
  138. .vmode = FB_VMODE_NONINTERLACED,
  139. .flag = 0,
  140. }, {
  141. /* 240x33 @ 60 Hz */
  142. .name = "Sharp-CLI",
  143. .refresh = 60,
  144. .xres = 240,
  145. .yres = 33,
  146. .pixclock = 185925,
  147. .left_margin = 9,
  148. .right_margin = 16,
  149. .upper_margin = 7,
  150. .lower_margin = 9 + 287,
  151. .hsync_len = 1,
  152. .vsync_len = 1,
  153. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  154. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  155. FB_SYNC_CLK_IDLE_EN,
  156. .vmode = FB_VMODE_NONINTERLACED,
  157. .flag = 0,
  158. }, {
  159. /* 640x480 @ 60 Hz */
  160. .name = "NEC-VGA",
  161. .refresh = 60,
  162. .xres = 640,
  163. .yres = 480,
  164. .pixclock = 38255,
  165. .left_margin = 144,
  166. .right_margin = 0,
  167. .upper_margin = 34,
  168. .lower_margin = 40,
  169. .hsync_len = 1,
  170. .vsync_len = 1,
  171. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  172. .vmode = FB_VMODE_NONINTERLACED,
  173. .flag = 0,
  174. }, {
  175. /* NTSC TV output */
  176. .name = "TV-NTSC",
  177. .refresh = 60,
  178. .xres = 640,
  179. .yres = 480,
  180. .pixclock = 37538,
  181. .left_margin = 38,
  182. .right_margin = 858 - 640 - 38 - 3,
  183. .upper_margin = 36,
  184. .lower_margin = 518 - 480 - 36 - 1,
  185. .hsync_len = 3,
  186. .vsync_len = 1,
  187. .sync = 0,
  188. .vmode = FB_VMODE_NONINTERLACED,
  189. .flag = 0,
  190. }, {
  191. /* PAL TV output */
  192. .name = "TV-PAL",
  193. .refresh = 50,
  194. .xres = 640,
  195. .yres = 480,
  196. .pixclock = 37538,
  197. .left_margin = 38,
  198. .right_margin = 960 - 640 - 38 - 32,
  199. .upper_margin = 32,
  200. .lower_margin = 555 - 480 - 32 - 3,
  201. .hsync_len = 32,
  202. .vsync_len = 3,
  203. .sync = 0,
  204. .vmode = FB_VMODE_NONINTERLACED,
  205. .flag = 0,
  206. }, {
  207. /* TV output VGA mode, 640x480 @ 65 Hz */
  208. .name = "TV-VGA",
  209. .refresh = 60,
  210. .xres = 640,
  211. .yres = 480,
  212. .pixclock = 40574,
  213. .left_margin = 35,
  214. .right_margin = 45,
  215. .upper_margin = 9,
  216. .lower_margin = 1,
  217. .hsync_len = 46,
  218. .vsync_len = 5,
  219. .sync = 0,
  220. .vmode = FB_VMODE_NONINTERLACED,
  221. .flag = 0,
  222. },
  223. };
  224. struct mx3fb_data {
  225. struct fb_info *fbi;
  226. int backlight_level;
  227. void __iomem *reg_base;
  228. spinlock_t lock;
  229. struct device *dev;
  230. uint32_t h_start_width;
  231. uint32_t v_start_width;
  232. };
  233. struct dma_chan_request {
  234. struct mx3fb_data *mx3fb;
  235. enum ipu_channel id;
  236. };
  237. /* MX3 specific framebuffer information. */
  238. struct mx3fb_info {
  239. int blank;
  240. enum ipu_channel ipu_ch;
  241. uint32_t cur_ipu_buf;
  242. u32 pseudo_palette[16];
  243. struct completion flip_cmpl;
  244. struct mutex mutex; /* Protects fb-ops */
  245. struct mx3fb_data *mx3fb;
  246. struct idmac_channel *idmac_channel;
  247. struct dma_async_tx_descriptor *txd;
  248. dma_cookie_t cookie;
  249. struct scatterlist sg[2];
  250. u32 sync; /* preserve var->sync flags */
  251. };
  252. static void mx3fb_dma_done(void *);
  253. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  254. static const char *fb_mode;
  255. static unsigned long default_bpp = 16;
  256. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  257. {
  258. return __raw_readl(mx3fb->reg_base + reg);
  259. }
  260. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  261. {
  262. __raw_writel(value, mx3fb->reg_base + reg);
  263. }
  264. static const uint32_t di_mappings[] = {
  265. 0x1600AAAA, 0x00E05555, 0x00070000, 3, /* RGB888 */
  266. 0x0005000F, 0x000B000F, 0x0011000F, 1, /* RGB666 */
  267. 0x0011000F, 0x000B000F, 0x0005000F, 1, /* BGR666 */
  268. 0x0004003F, 0x000A000F, 0x000F003F, 1 /* RGB565 */
  269. };
  270. static void sdc_fb_init(struct mx3fb_info *fbi)
  271. {
  272. struct mx3fb_data *mx3fb = fbi->mx3fb;
  273. uint32_t reg;
  274. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  275. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  276. }
  277. /* Returns enabled flag before uninit */
  278. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  279. {
  280. struct mx3fb_data *mx3fb = fbi->mx3fb;
  281. uint32_t reg;
  282. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  283. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  284. return reg & SDC_COM_BG_EN;
  285. }
  286. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  287. {
  288. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  289. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  290. struct dma_chan *dma_chan = &ichan->dma_chan;
  291. unsigned long flags;
  292. dma_cookie_t cookie;
  293. if (mx3_fbi->txd)
  294. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  295. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  296. else
  297. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  298. /* This enables the channel */
  299. if (mx3_fbi->cookie < 0) {
  300. mx3_fbi->txd = dma_chan->device->device_prep_slave_sg(dma_chan,
  301. &mx3_fbi->sg[0], 1, DMA_TO_DEVICE, DMA_PREP_INTERRUPT);
  302. if (!mx3_fbi->txd) {
  303. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  304. dma_chan->chan_id);
  305. return;
  306. }
  307. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  308. mx3_fbi->txd->callback = mx3fb_dma_done;
  309. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  310. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  311. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  312. } else {
  313. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  314. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  315. dma_chan->chan_id);
  316. return;
  317. }
  318. /* Just re-activate the same buffer */
  319. dma_async_issue_pending(dma_chan);
  320. cookie = mx3_fbi->cookie;
  321. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  322. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  323. }
  324. if (cookie >= 0) {
  325. spin_lock_irqsave(&mx3fb->lock, flags);
  326. sdc_fb_init(mx3_fbi);
  327. mx3_fbi->cookie = cookie;
  328. spin_unlock_irqrestore(&mx3fb->lock, flags);
  329. }
  330. /*
  331. * Attention! Without this msleep the channel keeps generating
  332. * interrupts. Next sdc_set_brightness() is going to be called
  333. * from mx3fb_blank().
  334. */
  335. msleep(2);
  336. }
  337. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  338. {
  339. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  340. uint32_t enabled;
  341. unsigned long flags;
  342. if (mx3_fbi->txd == NULL)
  343. return;
  344. spin_lock_irqsave(&mx3fb->lock, flags);
  345. enabled = sdc_fb_uninit(mx3_fbi);
  346. spin_unlock_irqrestore(&mx3fb->lock, flags);
  347. mx3_fbi->txd->chan->device->device_control(mx3_fbi->txd->chan,
  348. DMA_TERMINATE_ALL, 0);
  349. mx3_fbi->txd = NULL;
  350. mx3_fbi->cookie = -EINVAL;
  351. }
  352. /**
  353. * sdc_set_window_pos() - set window position of the respective plane.
  354. * @mx3fb: mx3fb context.
  355. * @channel: IPU DMAC channel ID.
  356. * @x_pos: X coordinate relative to the top left corner to place window at.
  357. * @y_pos: Y coordinate relative to the top left corner to place window at.
  358. * @return: 0 on success or negative error code on failure.
  359. */
  360. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  361. int16_t x_pos, int16_t y_pos)
  362. {
  363. if (channel != IDMAC_SDC_0)
  364. return -EINVAL;
  365. x_pos += mx3fb->h_start_width;
  366. y_pos += mx3fb->v_start_width;
  367. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  368. return 0;
  369. }
  370. /**
  371. * sdc_init_panel() - initialize a synchronous LCD panel.
  372. * @mx3fb: mx3fb context.
  373. * @panel: panel type.
  374. * @pixel_clk: desired pixel clock frequency in Hz.
  375. * @width: width of panel in pixels.
  376. * @height: height of panel in pixels.
  377. * @pixel_fmt: pixel format of buffer as FOURCC ASCII code.
  378. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  379. * and the start of valid data.
  380. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  381. * @h_end_width: number of pixel clocks between the end of valid data
  382. * and the HSYNC signal for next line.
  383. * @v_start_width: number of lines between the VSYNC signal pulse and the
  384. * start of valid data.
  385. * @v_sync_width: width of the VSYNC signal in units of lines
  386. * @v_end_width: number of lines between the end of valid data and the
  387. * VSYNC signal for next frame.
  388. * @sig: bitfield of signal polarities for LCD interface.
  389. * @return: 0 on success or negative error code on failure.
  390. */
  391. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  392. uint32_t pixel_clk,
  393. uint16_t width, uint16_t height,
  394. enum pixel_fmt pixel_fmt,
  395. uint16_t h_start_width, uint16_t h_sync_width,
  396. uint16_t h_end_width, uint16_t v_start_width,
  397. uint16_t v_sync_width, uint16_t v_end_width,
  398. struct ipu_di_signal_cfg sig)
  399. {
  400. unsigned long lock_flags;
  401. uint32_t reg;
  402. uint32_t old_conf;
  403. uint32_t div;
  404. struct clk *ipu_clk;
  405. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  406. if (v_sync_width == 0 || h_sync_width == 0)
  407. return -EINVAL;
  408. /* Init panel size and blanking periods */
  409. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  410. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  411. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  412. #ifdef DEBUG
  413. printk(KERN_CONT " hor_conf %x,", reg);
  414. #endif
  415. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  416. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  417. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  418. #ifdef DEBUG
  419. printk(KERN_CONT " ver_conf %x\n", reg);
  420. #endif
  421. mx3fb->h_start_width = h_start_width;
  422. mx3fb->v_start_width = v_start_width;
  423. switch (panel) {
  424. case IPU_PANEL_SHARP_TFT:
  425. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  426. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  427. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  428. break;
  429. case IPU_PANEL_TFT:
  430. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  431. break;
  432. default:
  433. return -EINVAL;
  434. }
  435. /* Init clocking */
  436. /*
  437. * Calculate divider: fractional part is 4 bits so simply multiple by
  438. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  439. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  440. */
  441. ipu_clk = clk_get(mx3fb->dev, NULL);
  442. if (!IS_ERR(ipu_clk)) {
  443. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  444. clk_put(ipu_clk);
  445. } else {
  446. div = 0;
  447. }
  448. if (div < 0x40) { /* Divider less than 4 */
  449. dev_dbg(mx3fb->dev,
  450. "InitPanel() - Pixel clock divider less than 4\n");
  451. div = 0x40;
  452. }
  453. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  454. pixel_clk, div >> 4, (div & 7) * 125);
  455. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  456. /*
  457. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  458. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  459. * debug. DISP3_IF_CLK_UP_WR is 0
  460. */
  461. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  462. /* DI settings */
  463. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  464. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  465. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  466. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  467. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  468. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  469. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  470. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  471. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  472. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  473. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  474. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  475. switch (pixel_fmt) {
  476. case IPU_PIX_FMT_RGB24:
  477. mx3fb_write_reg(mx3fb, di_mappings[0], DI_DISP3_B0_MAP);
  478. mx3fb_write_reg(mx3fb, di_mappings[1], DI_DISP3_B1_MAP);
  479. mx3fb_write_reg(mx3fb, di_mappings[2], DI_DISP3_B2_MAP);
  480. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  481. ((di_mappings[3] - 1) << 12), DI_DISP_ACC_CC);
  482. break;
  483. case IPU_PIX_FMT_RGB666:
  484. mx3fb_write_reg(mx3fb, di_mappings[4], DI_DISP3_B0_MAP);
  485. mx3fb_write_reg(mx3fb, di_mappings[5], DI_DISP3_B1_MAP);
  486. mx3fb_write_reg(mx3fb, di_mappings[6], DI_DISP3_B2_MAP);
  487. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  488. ((di_mappings[7] - 1) << 12), DI_DISP_ACC_CC);
  489. break;
  490. case IPU_PIX_FMT_BGR666:
  491. mx3fb_write_reg(mx3fb, di_mappings[8], DI_DISP3_B0_MAP);
  492. mx3fb_write_reg(mx3fb, di_mappings[9], DI_DISP3_B1_MAP);
  493. mx3fb_write_reg(mx3fb, di_mappings[10], DI_DISP3_B2_MAP);
  494. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  495. ((di_mappings[11] - 1) << 12), DI_DISP_ACC_CC);
  496. break;
  497. default:
  498. mx3fb_write_reg(mx3fb, di_mappings[12], DI_DISP3_B0_MAP);
  499. mx3fb_write_reg(mx3fb, di_mappings[13], DI_DISP3_B1_MAP);
  500. mx3fb_write_reg(mx3fb, di_mappings[14], DI_DISP3_B2_MAP);
  501. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  502. ((di_mappings[15] - 1) << 12), DI_DISP_ACC_CC);
  503. break;
  504. }
  505. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  506. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  507. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  508. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  509. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  510. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  511. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  512. return 0;
  513. }
  514. /**
  515. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  516. * @mx3fb: mx3fb context.
  517. * @channel: IPU DMAC channel ID.
  518. * @enable: boolean to enable or disable color keyl.
  519. * @color_key: 24-bit RGB color to use as transparent color key.
  520. * @return: 0 on success or negative error code on failure.
  521. */
  522. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  523. bool enable, uint32_t color_key)
  524. {
  525. uint32_t reg, sdc_conf;
  526. unsigned long lock_flags;
  527. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  528. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  529. if (channel == IDMAC_SDC_0)
  530. sdc_conf &= ~SDC_COM_GWSEL;
  531. else
  532. sdc_conf |= SDC_COM_GWSEL;
  533. if (enable) {
  534. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  535. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  536. SDC_GW_CTRL);
  537. sdc_conf |= SDC_COM_KEY_COLOR_G;
  538. } else {
  539. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  540. }
  541. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  542. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  543. return 0;
  544. }
  545. /**
  546. * sdc_set_global_alpha() - set global alpha blending modes.
  547. * @mx3fb: mx3fb context.
  548. * @enable: boolean to enable or disable global alpha blending. If disabled,
  549. * per pixel blending is used.
  550. * @alpha: global alpha value.
  551. * @return: 0 on success or negative error code on failure.
  552. */
  553. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  554. {
  555. uint32_t reg;
  556. unsigned long lock_flags;
  557. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  558. if (enable) {
  559. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  560. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  561. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  562. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  563. } else {
  564. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  565. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  566. }
  567. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  568. return 0;
  569. }
  570. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  571. {
  572. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  573. /* This might be board-specific */
  574. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  575. return;
  576. }
  577. static uint32_t bpp_to_pixfmt(int bpp)
  578. {
  579. uint32_t pixfmt = 0;
  580. switch (bpp) {
  581. case 24:
  582. pixfmt = IPU_PIX_FMT_BGR24;
  583. break;
  584. case 32:
  585. pixfmt = IPU_PIX_FMT_BGR32;
  586. break;
  587. case 16:
  588. pixfmt = IPU_PIX_FMT_RGB565;
  589. break;
  590. }
  591. return pixfmt;
  592. }
  593. static int mx3fb_blank(int blank, struct fb_info *fbi);
  594. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  595. bool lock);
  596. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  597. /**
  598. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  599. * @info: framebuffer information pointer
  600. * @return: 0 on success or negative error code on failure.
  601. */
  602. static int mx3fb_set_fix(struct fb_info *fbi)
  603. {
  604. struct fb_fix_screeninfo *fix = &fbi->fix;
  605. struct fb_var_screeninfo *var = &fbi->var;
  606. strncpy(fix->id, "DISP3 BG", 8);
  607. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  608. fix->type = FB_TYPE_PACKED_PIXELS;
  609. fix->accel = FB_ACCEL_NONE;
  610. fix->visual = FB_VISUAL_TRUECOLOR;
  611. fix->xpanstep = 1;
  612. fix->ypanstep = 1;
  613. return 0;
  614. }
  615. static void mx3fb_dma_done(void *arg)
  616. {
  617. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  618. struct dma_chan *chan = tx_desc->txd.chan;
  619. struct idmac_channel *ichannel = to_idmac_chan(chan);
  620. struct mx3fb_data *mx3fb = ichannel->client;
  621. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  622. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  623. /* We only need one interrupt, it will be re-enabled as needed */
  624. disable_irq_nosync(ichannel->eof_irq);
  625. complete(&mx3_fbi->flip_cmpl);
  626. }
  627. static int __set_par(struct fb_info *fbi, bool lock)
  628. {
  629. u32 mem_len;
  630. struct ipu_di_signal_cfg sig_cfg;
  631. enum ipu_panel mode = IPU_PANEL_TFT;
  632. struct mx3fb_info *mx3_fbi = fbi->par;
  633. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  634. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  635. struct idmac_video_param *video = &ichan->params.video;
  636. struct scatterlist *sg = mx3_fbi->sg;
  637. /* Total cleanup */
  638. if (mx3_fbi->txd)
  639. sdc_disable_channel(mx3_fbi);
  640. mx3fb_set_fix(fbi);
  641. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  642. if (mem_len > fbi->fix.smem_len) {
  643. if (fbi->fix.smem_start)
  644. mx3fb_unmap_video_memory(fbi);
  645. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  646. return -ENOMEM;
  647. }
  648. sg_init_table(&sg[0], 1);
  649. sg_init_table(&sg[1], 1);
  650. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  651. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  652. fbi->fix.smem_len,
  653. offset_in_page(fbi->screen_base));
  654. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  655. memset(&sig_cfg, 0, sizeof(sig_cfg));
  656. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  657. sig_cfg.Hsync_pol = true;
  658. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  659. sig_cfg.Vsync_pol = true;
  660. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  661. sig_cfg.clk_pol = true;
  662. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  663. sig_cfg.data_pol = true;
  664. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  665. sig_cfg.enable_pol = true;
  666. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  667. sig_cfg.clkidle_en = true;
  668. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  669. sig_cfg.clksel_en = true;
  670. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  671. mode = IPU_PANEL_SHARP_TFT;
  672. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  673. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  674. if (sdc_init_panel(mx3fb, mode,
  675. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  676. fbi->var.xres, fbi->var.yres,
  677. (fbi->var.sync & FB_SYNC_SWAP_RGB) ?
  678. IPU_PIX_FMT_BGR666 : IPU_PIX_FMT_RGB666,
  679. fbi->var.left_margin,
  680. fbi->var.hsync_len,
  681. fbi->var.right_margin +
  682. fbi->var.hsync_len,
  683. fbi->var.upper_margin,
  684. fbi->var.vsync_len,
  685. fbi->var.lower_margin +
  686. fbi->var.vsync_len, sig_cfg) != 0) {
  687. dev_err(fbi->device,
  688. "mx3fb: Error initializing panel.\n");
  689. return -EINVAL;
  690. }
  691. }
  692. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  693. mx3_fbi->cur_ipu_buf = 0;
  694. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  695. video->out_width = fbi->var.xres;
  696. video->out_height = fbi->var.yres;
  697. video->out_stride = fbi->var.xres_virtual;
  698. if (mx3_fbi->blank == FB_BLANK_UNBLANK)
  699. sdc_enable_channel(mx3_fbi);
  700. return 0;
  701. }
  702. /**
  703. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  704. * @fbi: framebuffer information pointer.
  705. * @return: 0 on success or negative error code on failure.
  706. */
  707. static int mx3fb_set_par(struct fb_info *fbi)
  708. {
  709. struct mx3fb_info *mx3_fbi = fbi->par;
  710. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  711. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  712. int ret;
  713. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  714. mutex_lock(&mx3_fbi->mutex);
  715. ret = __set_par(fbi, true);
  716. mutex_unlock(&mx3_fbi->mutex);
  717. return ret;
  718. }
  719. /**
  720. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  721. * @var: framebuffer variable parameters
  722. * @fbi: framebuffer information pointer
  723. */
  724. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  725. {
  726. struct mx3fb_info *mx3_fbi = fbi->par;
  727. u32 vtotal;
  728. u32 htotal;
  729. dev_dbg(fbi->device, "%s\n", __func__);
  730. if (var->xres_virtual < var->xres)
  731. var->xres_virtual = var->xres;
  732. if (var->yres_virtual < var->yres)
  733. var->yres_virtual = var->yres;
  734. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  735. (var->bits_per_pixel != 16))
  736. var->bits_per_pixel = default_bpp;
  737. switch (var->bits_per_pixel) {
  738. case 16:
  739. var->red.length = 5;
  740. var->red.offset = 11;
  741. var->red.msb_right = 0;
  742. var->green.length = 6;
  743. var->green.offset = 5;
  744. var->green.msb_right = 0;
  745. var->blue.length = 5;
  746. var->blue.offset = 0;
  747. var->blue.msb_right = 0;
  748. var->transp.length = 0;
  749. var->transp.offset = 0;
  750. var->transp.msb_right = 0;
  751. break;
  752. case 24:
  753. var->red.length = 8;
  754. var->red.offset = 16;
  755. var->red.msb_right = 0;
  756. var->green.length = 8;
  757. var->green.offset = 8;
  758. var->green.msb_right = 0;
  759. var->blue.length = 8;
  760. var->blue.offset = 0;
  761. var->blue.msb_right = 0;
  762. var->transp.length = 0;
  763. var->transp.offset = 0;
  764. var->transp.msb_right = 0;
  765. break;
  766. case 32:
  767. var->red.length = 8;
  768. var->red.offset = 16;
  769. var->red.msb_right = 0;
  770. var->green.length = 8;
  771. var->green.offset = 8;
  772. var->green.msb_right = 0;
  773. var->blue.length = 8;
  774. var->blue.offset = 0;
  775. var->blue.msb_right = 0;
  776. var->transp.length = 8;
  777. var->transp.offset = 24;
  778. var->transp.msb_right = 0;
  779. break;
  780. }
  781. if (var->pixclock < 1000) {
  782. htotal = var->xres + var->right_margin + var->hsync_len +
  783. var->left_margin;
  784. vtotal = var->yres + var->lower_margin + var->vsync_len +
  785. var->upper_margin;
  786. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  787. var->pixclock = KHZ2PICOS(var->pixclock);
  788. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  789. var->pixclock);
  790. }
  791. var->height = -1;
  792. var->width = -1;
  793. var->grayscale = 0;
  794. /* Preserve sync flags */
  795. var->sync |= mx3_fbi->sync;
  796. mx3_fbi->sync |= var->sync;
  797. return 0;
  798. }
  799. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  800. {
  801. chan &= 0xffff;
  802. chan >>= 16 - bf->length;
  803. return chan << bf->offset;
  804. }
  805. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  806. unsigned int green, unsigned int blue,
  807. unsigned int trans, struct fb_info *fbi)
  808. {
  809. struct mx3fb_info *mx3_fbi = fbi->par;
  810. u32 val;
  811. int ret = 1;
  812. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  813. mutex_lock(&mx3_fbi->mutex);
  814. /*
  815. * If greyscale is true, then we convert the RGB value
  816. * to greyscale no matter what visual we are using.
  817. */
  818. if (fbi->var.grayscale)
  819. red = green = blue = (19595 * red + 38470 * green +
  820. 7471 * blue) >> 16;
  821. switch (fbi->fix.visual) {
  822. case FB_VISUAL_TRUECOLOR:
  823. /*
  824. * 16-bit True Colour. We encode the RGB value
  825. * according to the RGB bitfield information.
  826. */
  827. if (regno < 16) {
  828. u32 *pal = fbi->pseudo_palette;
  829. val = chan_to_field(red, &fbi->var.red);
  830. val |= chan_to_field(green, &fbi->var.green);
  831. val |= chan_to_field(blue, &fbi->var.blue);
  832. pal[regno] = val;
  833. ret = 0;
  834. }
  835. break;
  836. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  837. case FB_VISUAL_PSEUDOCOLOR:
  838. break;
  839. }
  840. mutex_unlock(&mx3_fbi->mutex);
  841. return ret;
  842. }
  843. static void __blank(int blank, struct fb_info *fbi)
  844. {
  845. struct mx3fb_info *mx3_fbi = fbi->par;
  846. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  847. int was_blank = mx3_fbi->blank;
  848. mx3_fbi->blank = blank;
  849. /* Attention!
  850. * Do not call sdc_disable_channel() for a channel that is disabled
  851. * already! This will result in a kernel NULL pointer dereference
  852. * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
  853. * handled equally by this driver.
  854. */
  855. if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
  856. return;
  857. switch (blank) {
  858. case FB_BLANK_POWERDOWN:
  859. case FB_BLANK_VSYNC_SUSPEND:
  860. case FB_BLANK_HSYNC_SUSPEND:
  861. case FB_BLANK_NORMAL:
  862. sdc_set_brightness(mx3fb, 0);
  863. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  864. /* Give LCD time to update - enough for 50 and 60 Hz */
  865. msleep(25);
  866. sdc_disable_channel(mx3_fbi);
  867. break;
  868. case FB_BLANK_UNBLANK:
  869. sdc_enable_channel(mx3_fbi);
  870. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  871. break;
  872. }
  873. }
  874. /**
  875. * mx3fb_blank() - blank the display.
  876. */
  877. static int mx3fb_blank(int blank, struct fb_info *fbi)
  878. {
  879. struct mx3fb_info *mx3_fbi = fbi->par;
  880. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  881. blank, fbi->screen_base, fbi->fix.smem_len);
  882. if (mx3_fbi->blank == blank)
  883. return 0;
  884. mutex_lock(&mx3_fbi->mutex);
  885. __blank(blank, fbi);
  886. mutex_unlock(&mx3_fbi->mutex);
  887. return 0;
  888. }
  889. /**
  890. * mx3fb_pan_display() - pan or wrap the display
  891. * @var: variable screen buffer information.
  892. * @info: framebuffer information pointer.
  893. *
  894. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  895. */
  896. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  897. struct fb_info *fbi)
  898. {
  899. struct mx3fb_info *mx3_fbi = fbi->par;
  900. u32 y_bottom;
  901. unsigned long base;
  902. off_t offset;
  903. dma_cookie_t cookie;
  904. struct scatterlist *sg = mx3_fbi->sg;
  905. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  906. struct dma_async_tx_descriptor *txd;
  907. int ret;
  908. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  909. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  910. if (var->xoffset > 0) {
  911. dev_dbg(fbi->device, "x panning not supported\n");
  912. return -EINVAL;
  913. }
  914. if (fbi->var.xoffset == var->xoffset &&
  915. fbi->var.yoffset == var->yoffset)
  916. return 0; /* No change, do nothing */
  917. y_bottom = var->yoffset;
  918. if (!(var->vmode & FB_VMODE_YWRAP))
  919. y_bottom += fbi->var.yres;
  920. if (y_bottom > fbi->var.yres_virtual)
  921. return -EINVAL;
  922. mutex_lock(&mx3_fbi->mutex);
  923. offset = var->yoffset * fbi->fix.line_length
  924. + var->xoffset * (fbi->var.bits_per_pixel / 8);
  925. base = fbi->fix.smem_start + offset;
  926. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  927. mx3_fbi->cur_ipu_buf, base);
  928. /*
  929. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  930. * which we will need for the next device_prep_slave_sg(). The
  931. * IRQ-handler will disable the IRQ again.
  932. */
  933. init_completion(&mx3_fbi->flip_cmpl);
  934. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  935. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  936. if (ret <= 0) {
  937. mutex_unlock(&mx3_fbi->mutex);
  938. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  939. "user interrupt" : "timeout");
  940. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  941. return ret ? : -ETIMEDOUT;
  942. }
  943. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  944. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  945. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  946. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  947. offset_in_page(fbi->screen_base + offset));
  948. if (mx3_fbi->txd)
  949. async_tx_ack(mx3_fbi->txd);
  950. txd = dma_chan->device->device_prep_slave_sg(dma_chan, sg +
  951. mx3_fbi->cur_ipu_buf, 1, DMA_TO_DEVICE, DMA_PREP_INTERRUPT);
  952. if (!txd) {
  953. dev_err(fbi->device,
  954. "Error preparing a DMA transaction descriptor.\n");
  955. mutex_unlock(&mx3_fbi->mutex);
  956. return -EIO;
  957. }
  958. txd->callback_param = txd;
  959. txd->callback = mx3fb_dma_done;
  960. /*
  961. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  962. * should switch to another buffer
  963. */
  964. cookie = txd->tx_submit(txd);
  965. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  966. if (cookie < 0) {
  967. dev_err(fbi->device,
  968. "Error updating SDC buf %d to address=0x%08lX\n",
  969. mx3_fbi->cur_ipu_buf, base);
  970. mutex_unlock(&mx3_fbi->mutex);
  971. return -EIO;
  972. }
  973. mx3_fbi->txd = txd;
  974. fbi->var.xoffset = var->xoffset;
  975. fbi->var.yoffset = var->yoffset;
  976. if (var->vmode & FB_VMODE_YWRAP)
  977. fbi->var.vmode |= FB_VMODE_YWRAP;
  978. else
  979. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  980. mutex_unlock(&mx3_fbi->mutex);
  981. dev_dbg(fbi->device, "Update complete\n");
  982. return 0;
  983. }
  984. /*
  985. * This structure contains the pointers to the control functions that are
  986. * invoked by the core framebuffer driver to perform operations like
  987. * blitting, rectangle filling, copy regions and cursor definition.
  988. */
  989. static struct fb_ops mx3fb_ops = {
  990. .owner = THIS_MODULE,
  991. .fb_set_par = mx3fb_set_par,
  992. .fb_check_var = mx3fb_check_var,
  993. .fb_setcolreg = mx3fb_setcolreg,
  994. .fb_pan_display = mx3fb_pan_display,
  995. .fb_fillrect = cfb_fillrect,
  996. .fb_copyarea = cfb_copyarea,
  997. .fb_imageblit = cfb_imageblit,
  998. .fb_blank = mx3fb_blank,
  999. };
  1000. #ifdef CONFIG_PM
  1001. /*
  1002. * Power management hooks. Note that we won't be called from IRQ context,
  1003. * unlike the blank functions above, so we may sleep.
  1004. */
  1005. /*
  1006. * Suspends the framebuffer and blanks the screen. Power management support
  1007. */
  1008. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  1009. {
  1010. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1011. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1012. console_lock();
  1013. fb_set_suspend(mx3fb->fbi, 1);
  1014. console_unlock();
  1015. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1016. sdc_disable_channel(mx3_fbi);
  1017. sdc_set_brightness(mx3fb, 0);
  1018. }
  1019. return 0;
  1020. }
  1021. /*
  1022. * Resumes the framebuffer and unblanks the screen. Power management support
  1023. */
  1024. static int mx3fb_resume(struct platform_device *pdev)
  1025. {
  1026. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1027. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1028. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1029. sdc_enable_channel(mx3_fbi);
  1030. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1031. }
  1032. console_lock();
  1033. fb_set_suspend(mx3fb->fbi, 0);
  1034. console_unlock();
  1035. return 0;
  1036. }
  1037. #else
  1038. #define mx3fb_suspend NULL
  1039. #define mx3fb_resume NULL
  1040. #endif
  1041. /*
  1042. * Main framebuffer functions
  1043. */
  1044. /**
  1045. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1046. * @fbi: framebuffer information pointer
  1047. * @mem_len: length of mapped memory
  1048. * @lock: do not lock during initialisation
  1049. * @return: Error code indicating success or failure
  1050. *
  1051. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1052. * allow palette and pixel writes to occur without flushing the cache. Once this
  1053. * area is remapped, all virtual memory access to the video memory should occur
  1054. * at the new region.
  1055. */
  1056. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1057. bool lock)
  1058. {
  1059. int retval = 0;
  1060. dma_addr_t addr;
  1061. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1062. mem_len,
  1063. &addr, GFP_DMA);
  1064. if (!fbi->screen_base) {
  1065. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1066. mem_len);
  1067. retval = -EBUSY;
  1068. goto err0;
  1069. }
  1070. if (lock)
  1071. mutex_lock(&fbi->mm_lock);
  1072. fbi->fix.smem_start = addr;
  1073. fbi->fix.smem_len = mem_len;
  1074. if (lock)
  1075. mutex_unlock(&fbi->mm_lock);
  1076. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1077. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1078. fbi->screen_size = fbi->fix.smem_len;
  1079. /* Clear the screen */
  1080. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1081. return 0;
  1082. err0:
  1083. fbi->fix.smem_len = 0;
  1084. fbi->fix.smem_start = 0;
  1085. fbi->screen_base = NULL;
  1086. return retval;
  1087. }
  1088. /**
  1089. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1090. * @fbi: framebuffer information pointer
  1091. * @return: error code indicating success or failure
  1092. */
  1093. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1094. {
  1095. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1096. fbi->screen_base, fbi->fix.smem_start);
  1097. fbi->screen_base = 0;
  1098. mutex_lock(&fbi->mm_lock);
  1099. fbi->fix.smem_start = 0;
  1100. fbi->fix.smem_len = 0;
  1101. mutex_unlock(&fbi->mm_lock);
  1102. return 0;
  1103. }
  1104. /**
  1105. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1106. * @return: initialized framebuffer structure.
  1107. */
  1108. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1109. {
  1110. struct fb_info *fbi;
  1111. struct mx3fb_info *mx3fbi;
  1112. int ret;
  1113. /* Allocate sufficient memory for the fb structure */
  1114. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1115. if (!fbi)
  1116. return NULL;
  1117. mx3fbi = fbi->par;
  1118. mx3fbi->cookie = -EINVAL;
  1119. mx3fbi->cur_ipu_buf = 0;
  1120. fbi->var.activate = FB_ACTIVATE_NOW;
  1121. fbi->fbops = ops;
  1122. fbi->flags = FBINFO_FLAG_DEFAULT;
  1123. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1124. mutex_init(&mx3fbi->mutex);
  1125. /* Allocate colormap */
  1126. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1127. if (ret < 0) {
  1128. framebuffer_release(fbi);
  1129. return NULL;
  1130. }
  1131. return fbi;
  1132. }
  1133. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1134. {
  1135. struct device *dev = mx3fb->dev;
  1136. struct mx3fb_platform_data *mx3fb_pdata = dev->platform_data;
  1137. const char *name = mx3fb_pdata->name;
  1138. unsigned int irq;
  1139. struct fb_info *fbi;
  1140. struct mx3fb_info *mx3fbi;
  1141. const struct fb_videomode *mode;
  1142. int ret, num_modes;
  1143. ichan->client = mx3fb;
  1144. irq = ichan->eof_irq;
  1145. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1146. return -EINVAL;
  1147. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1148. if (!fbi)
  1149. return -ENOMEM;
  1150. if (!fb_mode)
  1151. fb_mode = name;
  1152. if (!fb_mode) {
  1153. ret = -EINVAL;
  1154. goto emode;
  1155. }
  1156. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1157. mode = mx3fb_pdata->mode;
  1158. num_modes = mx3fb_pdata->num_modes;
  1159. } else {
  1160. mode = mx3fb_modedb;
  1161. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1162. }
  1163. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1164. num_modes, NULL, default_bpp)) {
  1165. ret = -EBUSY;
  1166. goto emode;
  1167. }
  1168. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1169. /* Default Y virtual size is 2x panel size */
  1170. fbi->var.yres_virtual = fbi->var.yres * 2;
  1171. mx3fb->fbi = fbi;
  1172. /* set Display Interface clock period */
  1173. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1174. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1175. sdc_set_brightness(mx3fb, 255);
  1176. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1177. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1178. mx3fbi = fbi->par;
  1179. mx3fbi->idmac_channel = ichan;
  1180. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1181. mx3fbi->mx3fb = mx3fb;
  1182. mx3fbi->blank = FB_BLANK_NORMAL;
  1183. init_completion(&mx3fbi->flip_cmpl);
  1184. disable_irq(ichan->eof_irq);
  1185. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1186. ret = __set_par(fbi, false);
  1187. if (ret < 0)
  1188. goto esetpar;
  1189. __blank(FB_BLANK_UNBLANK, fbi);
  1190. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1191. ret = register_framebuffer(fbi);
  1192. if (ret < 0)
  1193. goto erfb;
  1194. return 0;
  1195. erfb:
  1196. esetpar:
  1197. emode:
  1198. fb_dealloc_cmap(&fbi->cmap);
  1199. framebuffer_release(fbi);
  1200. return ret;
  1201. }
  1202. static bool chan_filter(struct dma_chan *chan, void *arg)
  1203. {
  1204. struct dma_chan_request *rq = arg;
  1205. struct device *dev;
  1206. struct mx3fb_platform_data *mx3fb_pdata;
  1207. if (!imx_dma_is_ipu(chan))
  1208. return false;
  1209. if (!rq)
  1210. return false;
  1211. dev = rq->mx3fb->dev;
  1212. mx3fb_pdata = dev->platform_data;
  1213. return rq->id == chan->chan_id &&
  1214. mx3fb_pdata->dma_dev == chan->device->dev;
  1215. }
  1216. static void release_fbi(struct fb_info *fbi)
  1217. {
  1218. mx3fb_unmap_video_memory(fbi);
  1219. fb_dealloc_cmap(&fbi->cmap);
  1220. unregister_framebuffer(fbi);
  1221. framebuffer_release(fbi);
  1222. }
  1223. static int mx3fb_probe(struct platform_device *pdev)
  1224. {
  1225. struct device *dev = &pdev->dev;
  1226. int ret;
  1227. struct resource *sdc_reg;
  1228. struct mx3fb_data *mx3fb;
  1229. dma_cap_mask_t mask;
  1230. struct dma_chan *chan;
  1231. struct dma_chan_request rq;
  1232. /*
  1233. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1234. * registers
  1235. */
  1236. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1237. if (!sdc_reg)
  1238. return -EINVAL;
  1239. mx3fb = kzalloc(sizeof(*mx3fb), GFP_KERNEL);
  1240. if (!mx3fb)
  1241. return -ENOMEM;
  1242. spin_lock_init(&mx3fb->lock);
  1243. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1244. if (!mx3fb->reg_base) {
  1245. ret = -ENOMEM;
  1246. goto eremap;
  1247. }
  1248. pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
  1249. /* IDMAC interface */
  1250. dmaengine_get();
  1251. mx3fb->dev = dev;
  1252. platform_set_drvdata(pdev, mx3fb);
  1253. rq.mx3fb = mx3fb;
  1254. dma_cap_zero(mask);
  1255. dma_cap_set(DMA_SLAVE, mask);
  1256. dma_cap_set(DMA_PRIVATE, mask);
  1257. rq.id = IDMAC_SDC_0;
  1258. chan = dma_request_channel(mask, chan_filter, &rq);
  1259. if (!chan) {
  1260. ret = -EBUSY;
  1261. goto ersdc0;
  1262. }
  1263. mx3fb->backlight_level = 255;
  1264. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1265. if (ret < 0)
  1266. goto eisdc0;
  1267. return 0;
  1268. eisdc0:
  1269. dma_release_channel(chan);
  1270. ersdc0:
  1271. dmaengine_put();
  1272. iounmap(mx3fb->reg_base);
  1273. eremap:
  1274. kfree(mx3fb);
  1275. dev_err(dev, "mx3fb: failed to register fb\n");
  1276. return ret;
  1277. }
  1278. static int mx3fb_remove(struct platform_device *dev)
  1279. {
  1280. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1281. struct fb_info *fbi = mx3fb->fbi;
  1282. struct mx3fb_info *mx3_fbi = fbi->par;
  1283. struct dma_chan *chan;
  1284. chan = &mx3_fbi->idmac_channel->dma_chan;
  1285. release_fbi(fbi);
  1286. dma_release_channel(chan);
  1287. dmaengine_put();
  1288. iounmap(mx3fb->reg_base);
  1289. kfree(mx3fb);
  1290. return 0;
  1291. }
  1292. static struct platform_driver mx3fb_driver = {
  1293. .driver = {
  1294. .name = MX3FB_NAME,
  1295. },
  1296. .probe = mx3fb_probe,
  1297. .remove = mx3fb_remove,
  1298. .suspend = mx3fb_suspend,
  1299. .resume = mx3fb_resume,
  1300. };
  1301. /*
  1302. * Parse user specified options (`video=mx3fb:')
  1303. * example:
  1304. * video=mx3fb:bpp=16
  1305. */
  1306. static int __init mx3fb_setup(void)
  1307. {
  1308. #ifndef MODULE
  1309. char *opt, *options = NULL;
  1310. if (fb_get_options("mx3fb", &options))
  1311. return -ENODEV;
  1312. if (!options || !*options)
  1313. return 0;
  1314. while ((opt = strsep(&options, ",")) != NULL) {
  1315. if (!*opt)
  1316. continue;
  1317. if (!strncmp(opt, "bpp=", 4))
  1318. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1319. else
  1320. fb_mode = opt;
  1321. }
  1322. #endif
  1323. return 0;
  1324. }
  1325. static int __init mx3fb_init(void)
  1326. {
  1327. int ret = mx3fb_setup();
  1328. if (ret < 0)
  1329. return ret;
  1330. ret = platform_driver_register(&mx3fb_driver);
  1331. return ret;
  1332. }
  1333. static void __exit mx3fb_exit(void)
  1334. {
  1335. platform_driver_unregister(&mx3fb_driver);
  1336. }
  1337. module_init(mx3fb_init);
  1338. module_exit(mx3fb_exit);
  1339. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1340. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1341. MODULE_ALIAS("platform:" MX3FB_NAME);
  1342. MODULE_LICENSE("GPL v2");