langwell_udc.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. */
  9. /* #undef DEBUG */
  10. /* #undef VERBOSE_DEBUG */
  11. #if defined(CONFIG_USB_LANGWELL_OTG)
  12. #define OTG_TRANSCEIVER
  13. #endif
  14. #include <linux/module.h>
  15. #include <linux/pci.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/kernel.h>
  18. #include <linux/delay.h>
  19. #include <linux/ioport.h>
  20. #include <linux/sched.h>
  21. #include <linux/slab.h>
  22. #include <linux/errno.h>
  23. #include <linux/init.h>
  24. #include <linux/timer.h>
  25. #include <linux/list.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/device.h>
  29. #include <linux/usb/ch9.h>
  30. #include <linux/usb/gadget.h>
  31. #include <linux/usb/otg.h>
  32. #include <linux/pm.h>
  33. #include <linux/io.h>
  34. #include <linux/irq.h>
  35. #include <asm/system.h>
  36. #include <asm/unaligned.h>
  37. #include "langwell_udc.h"
  38. #define DRIVER_DESC "Intel Langwell USB Device Controller driver"
  39. #define DRIVER_VERSION "16 May 2009"
  40. static const char driver_name[] = "langwell_udc";
  41. static const char driver_desc[] = DRIVER_DESC;
  42. /* for endpoint 0 operations */
  43. static const struct usb_endpoint_descriptor
  44. langwell_ep0_desc = {
  45. .bLength = USB_DT_ENDPOINT_SIZE,
  46. .bDescriptorType = USB_DT_ENDPOINT,
  47. .bEndpointAddress = 0,
  48. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  49. .wMaxPacketSize = EP0_MAX_PKT_SIZE,
  50. };
  51. /*-------------------------------------------------------------------------*/
  52. /* debugging */
  53. #ifdef VERBOSE_DEBUG
  54. static inline void print_all_registers(struct langwell_udc *dev)
  55. {
  56. int i;
  57. /* Capability Registers */
  58. dev_dbg(&dev->pdev->dev,
  59. "Capability Registers (offset: 0x%04x, length: 0x%08x)\n",
  60. CAP_REG_OFFSET, (u32)sizeof(struct langwell_cap_regs));
  61. dev_dbg(&dev->pdev->dev, "caplength=0x%02x\n",
  62. readb(&dev->cap_regs->caplength));
  63. dev_dbg(&dev->pdev->dev, "hciversion=0x%04x\n",
  64. readw(&dev->cap_regs->hciversion));
  65. dev_dbg(&dev->pdev->dev, "hcsparams=0x%08x\n",
  66. readl(&dev->cap_regs->hcsparams));
  67. dev_dbg(&dev->pdev->dev, "hccparams=0x%08x\n",
  68. readl(&dev->cap_regs->hccparams));
  69. dev_dbg(&dev->pdev->dev, "dciversion=0x%04x\n",
  70. readw(&dev->cap_regs->dciversion));
  71. dev_dbg(&dev->pdev->dev, "dccparams=0x%08x\n",
  72. readl(&dev->cap_regs->dccparams));
  73. /* Operational Registers */
  74. dev_dbg(&dev->pdev->dev,
  75. "Operational Registers (offset: 0x%04x, length: 0x%08x)\n",
  76. OP_REG_OFFSET, (u32)sizeof(struct langwell_op_regs));
  77. dev_dbg(&dev->pdev->dev, "extsts=0x%08x\n",
  78. readl(&dev->op_regs->extsts));
  79. dev_dbg(&dev->pdev->dev, "extintr=0x%08x\n",
  80. readl(&dev->op_regs->extintr));
  81. dev_dbg(&dev->pdev->dev, "usbcmd=0x%08x\n",
  82. readl(&dev->op_regs->usbcmd));
  83. dev_dbg(&dev->pdev->dev, "usbsts=0x%08x\n",
  84. readl(&dev->op_regs->usbsts));
  85. dev_dbg(&dev->pdev->dev, "usbintr=0x%08x\n",
  86. readl(&dev->op_regs->usbintr));
  87. dev_dbg(&dev->pdev->dev, "frindex=0x%08x\n",
  88. readl(&dev->op_regs->frindex));
  89. dev_dbg(&dev->pdev->dev, "ctrldssegment=0x%08x\n",
  90. readl(&dev->op_regs->ctrldssegment));
  91. dev_dbg(&dev->pdev->dev, "deviceaddr=0x%08x\n",
  92. readl(&dev->op_regs->deviceaddr));
  93. dev_dbg(&dev->pdev->dev, "endpointlistaddr=0x%08x\n",
  94. readl(&dev->op_regs->endpointlistaddr));
  95. dev_dbg(&dev->pdev->dev, "ttctrl=0x%08x\n",
  96. readl(&dev->op_regs->ttctrl));
  97. dev_dbg(&dev->pdev->dev, "burstsize=0x%08x\n",
  98. readl(&dev->op_regs->burstsize));
  99. dev_dbg(&dev->pdev->dev, "txfilltuning=0x%08x\n",
  100. readl(&dev->op_regs->txfilltuning));
  101. dev_dbg(&dev->pdev->dev, "txttfilltuning=0x%08x\n",
  102. readl(&dev->op_regs->txttfilltuning));
  103. dev_dbg(&dev->pdev->dev, "ic_usb=0x%08x\n",
  104. readl(&dev->op_regs->ic_usb));
  105. dev_dbg(&dev->pdev->dev, "ulpi_viewport=0x%08x\n",
  106. readl(&dev->op_regs->ulpi_viewport));
  107. dev_dbg(&dev->pdev->dev, "configflag=0x%08x\n",
  108. readl(&dev->op_regs->configflag));
  109. dev_dbg(&dev->pdev->dev, "portsc1=0x%08x\n",
  110. readl(&dev->op_regs->portsc1));
  111. dev_dbg(&dev->pdev->dev, "devlc=0x%08x\n",
  112. readl(&dev->op_regs->devlc));
  113. dev_dbg(&dev->pdev->dev, "otgsc=0x%08x\n",
  114. readl(&dev->op_regs->otgsc));
  115. dev_dbg(&dev->pdev->dev, "usbmode=0x%08x\n",
  116. readl(&dev->op_regs->usbmode));
  117. dev_dbg(&dev->pdev->dev, "endptnak=0x%08x\n",
  118. readl(&dev->op_regs->endptnak));
  119. dev_dbg(&dev->pdev->dev, "endptnaken=0x%08x\n",
  120. readl(&dev->op_regs->endptnaken));
  121. dev_dbg(&dev->pdev->dev, "endptsetupstat=0x%08x\n",
  122. readl(&dev->op_regs->endptsetupstat));
  123. dev_dbg(&dev->pdev->dev, "endptprime=0x%08x\n",
  124. readl(&dev->op_regs->endptprime));
  125. dev_dbg(&dev->pdev->dev, "endptflush=0x%08x\n",
  126. readl(&dev->op_regs->endptflush));
  127. dev_dbg(&dev->pdev->dev, "endptstat=0x%08x\n",
  128. readl(&dev->op_regs->endptstat));
  129. dev_dbg(&dev->pdev->dev, "endptcomplete=0x%08x\n",
  130. readl(&dev->op_regs->endptcomplete));
  131. for (i = 0; i < dev->ep_max / 2; i++) {
  132. dev_dbg(&dev->pdev->dev, "endptctrl[%d]=0x%08x\n",
  133. i, readl(&dev->op_regs->endptctrl[i]));
  134. }
  135. }
  136. #else
  137. #define print_all_registers(dev) do { } while (0)
  138. #endif /* VERBOSE_DEBUG */
  139. /*-------------------------------------------------------------------------*/
  140. #define is_in(ep) (((ep)->ep_num == 0) ? ((ep)->dev->ep0_dir == \
  141. USB_DIR_IN) : (usb_endpoint_dir_in((ep)->desc)))
  142. #define DIR_STRING(ep) (is_in(ep) ? "in" : "out")
  143. static char *type_string(const struct usb_endpoint_descriptor *desc)
  144. {
  145. switch (usb_endpoint_type(desc)) {
  146. case USB_ENDPOINT_XFER_BULK:
  147. return "bulk";
  148. case USB_ENDPOINT_XFER_ISOC:
  149. return "iso";
  150. case USB_ENDPOINT_XFER_INT:
  151. return "int";
  152. };
  153. return "control";
  154. }
  155. /* configure endpoint control registers */
  156. static void ep_reset(struct langwell_ep *ep, unsigned char ep_num,
  157. unsigned char is_in, unsigned char ep_type)
  158. {
  159. struct langwell_udc *dev;
  160. u32 endptctrl;
  161. dev = ep->dev;
  162. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  163. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  164. if (is_in) { /* TX */
  165. if (ep_num)
  166. endptctrl |= EPCTRL_TXR;
  167. endptctrl |= EPCTRL_TXE;
  168. endptctrl |= ep_type << EPCTRL_TXT_SHIFT;
  169. } else { /* RX */
  170. if (ep_num)
  171. endptctrl |= EPCTRL_RXR;
  172. endptctrl |= EPCTRL_RXE;
  173. endptctrl |= ep_type << EPCTRL_RXT_SHIFT;
  174. }
  175. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  176. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  177. }
  178. /* reset ep0 dQH and endptctrl */
  179. static void ep0_reset(struct langwell_udc *dev)
  180. {
  181. struct langwell_ep *ep;
  182. int i;
  183. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  184. /* ep0 in and out */
  185. for (i = 0; i < 2; i++) {
  186. ep = &dev->ep[i];
  187. ep->dev = dev;
  188. /* ep0 dQH */
  189. ep->dqh = &dev->ep_dqh[i];
  190. /* configure ep0 endpoint capabilities in dQH */
  191. ep->dqh->dqh_ios = 1;
  192. ep->dqh->dqh_mpl = EP0_MAX_PKT_SIZE;
  193. /* enable ep0-in HW zero length termination select */
  194. if (is_in(ep))
  195. ep->dqh->dqh_zlt = 0;
  196. ep->dqh->dqh_mult = 0;
  197. ep->dqh->dtd_next = DTD_TERM;
  198. /* configure ep0 control registers */
  199. ep_reset(&dev->ep[0], 0, i, USB_ENDPOINT_XFER_CONTROL);
  200. }
  201. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  202. }
  203. /*-------------------------------------------------------------------------*/
  204. /* endpoints operations */
  205. /* configure endpoint, making it usable */
  206. static int langwell_ep_enable(struct usb_ep *_ep,
  207. const struct usb_endpoint_descriptor *desc)
  208. {
  209. struct langwell_udc *dev;
  210. struct langwell_ep *ep;
  211. u16 max = 0;
  212. unsigned long flags;
  213. int i, retval = 0;
  214. unsigned char zlt, ios = 0, mult = 0;
  215. ep = container_of(_ep, struct langwell_ep, ep);
  216. dev = ep->dev;
  217. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  218. if (!_ep || !desc || ep->desc
  219. || desc->bDescriptorType != USB_DT_ENDPOINT)
  220. return -EINVAL;
  221. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  222. return -ESHUTDOWN;
  223. max = usb_endpoint_maxp(desc);
  224. /*
  225. * disable HW zero length termination select
  226. * driver handles zero length packet through req->req.zero
  227. */
  228. zlt = 1;
  229. /*
  230. * sanity check type, direction, address, and then
  231. * initialize the endpoint capabilities fields in dQH
  232. */
  233. switch (usb_endpoint_type(desc)) {
  234. case USB_ENDPOINT_XFER_CONTROL:
  235. ios = 1;
  236. break;
  237. case USB_ENDPOINT_XFER_BULK:
  238. if ((dev->gadget.speed == USB_SPEED_HIGH
  239. && max != 512)
  240. || (dev->gadget.speed == USB_SPEED_FULL
  241. && max > 64)) {
  242. goto done;
  243. }
  244. break;
  245. case USB_ENDPOINT_XFER_INT:
  246. if (strstr(ep->ep.name, "-iso")) /* bulk is ok */
  247. goto done;
  248. switch (dev->gadget.speed) {
  249. case USB_SPEED_HIGH:
  250. if (max <= 1024)
  251. break;
  252. case USB_SPEED_FULL:
  253. if (max <= 64)
  254. break;
  255. default:
  256. if (max <= 8)
  257. break;
  258. goto done;
  259. }
  260. break;
  261. case USB_ENDPOINT_XFER_ISOC:
  262. if (strstr(ep->ep.name, "-bulk")
  263. || strstr(ep->ep.name, "-int"))
  264. goto done;
  265. switch (dev->gadget.speed) {
  266. case USB_SPEED_HIGH:
  267. if (max <= 1024)
  268. break;
  269. case USB_SPEED_FULL:
  270. if (max <= 1023)
  271. break;
  272. default:
  273. goto done;
  274. }
  275. /*
  276. * FIXME:
  277. * calculate transactions needed for high bandwidth iso
  278. */
  279. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  280. max = max & 0x8ff; /* bit 0~10 */
  281. /* 3 transactions at most */
  282. if (mult > 3)
  283. goto done;
  284. break;
  285. default:
  286. goto done;
  287. }
  288. spin_lock_irqsave(&dev->lock, flags);
  289. ep->ep.maxpacket = max;
  290. ep->desc = desc;
  291. ep->stopped = 0;
  292. ep->ep_num = usb_endpoint_num(desc);
  293. /* ep_type */
  294. ep->ep_type = usb_endpoint_type(desc);
  295. /* configure endpoint control registers */
  296. ep_reset(ep, ep->ep_num, is_in(ep), ep->ep_type);
  297. /* configure endpoint capabilities in dQH */
  298. i = ep->ep_num * 2 + is_in(ep);
  299. ep->dqh = &dev->ep_dqh[i];
  300. ep->dqh->dqh_ios = ios;
  301. ep->dqh->dqh_mpl = cpu_to_le16(max);
  302. ep->dqh->dqh_zlt = zlt;
  303. ep->dqh->dqh_mult = mult;
  304. ep->dqh->dtd_next = DTD_TERM;
  305. dev_dbg(&dev->pdev->dev, "enabled %s (ep%d%s-%s), max %04x\n",
  306. _ep->name,
  307. ep->ep_num,
  308. DIR_STRING(ep),
  309. type_string(desc),
  310. max);
  311. spin_unlock_irqrestore(&dev->lock, flags);
  312. done:
  313. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  314. return retval;
  315. }
  316. /*-------------------------------------------------------------------------*/
  317. /* retire a request */
  318. static void done(struct langwell_ep *ep, struct langwell_request *req,
  319. int status)
  320. {
  321. struct langwell_udc *dev = ep->dev;
  322. unsigned stopped = ep->stopped;
  323. struct langwell_dtd *curr_dtd, *next_dtd;
  324. int i;
  325. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  326. /* remove the req from ep->queue */
  327. list_del_init(&req->queue);
  328. if (req->req.status == -EINPROGRESS)
  329. req->req.status = status;
  330. else
  331. status = req->req.status;
  332. /* free dTD for the request */
  333. next_dtd = req->head;
  334. for (i = 0; i < req->dtd_count; i++) {
  335. curr_dtd = next_dtd;
  336. if (i != req->dtd_count - 1)
  337. next_dtd = curr_dtd->next_dtd_virt;
  338. dma_pool_free(dev->dtd_pool, curr_dtd, curr_dtd->dtd_dma);
  339. }
  340. if (req->mapped) {
  341. dma_unmap_single(&dev->pdev->dev,
  342. req->req.dma, req->req.length,
  343. is_in(ep) ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  344. req->req.dma = DMA_ADDR_INVALID;
  345. req->mapped = 0;
  346. } else
  347. dma_sync_single_for_cpu(&dev->pdev->dev, req->req.dma,
  348. req->req.length,
  349. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  350. if (status != -ESHUTDOWN)
  351. dev_dbg(&dev->pdev->dev,
  352. "complete %s, req %p, stat %d, len %u/%u\n",
  353. ep->ep.name, &req->req, status,
  354. req->req.actual, req->req.length);
  355. /* don't modify queue heads during completion callback */
  356. ep->stopped = 1;
  357. spin_unlock(&dev->lock);
  358. /* complete routine from gadget driver */
  359. if (req->req.complete)
  360. req->req.complete(&ep->ep, &req->req);
  361. spin_lock(&dev->lock);
  362. ep->stopped = stopped;
  363. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  364. }
  365. static void langwell_ep_fifo_flush(struct usb_ep *_ep);
  366. /* delete all endpoint requests, called with spinlock held */
  367. static void nuke(struct langwell_ep *ep, int status)
  368. {
  369. /* called with spinlock held */
  370. ep->stopped = 1;
  371. /* endpoint fifo flush */
  372. if (&ep->ep && ep->desc)
  373. langwell_ep_fifo_flush(&ep->ep);
  374. while (!list_empty(&ep->queue)) {
  375. struct langwell_request *req = NULL;
  376. req = list_entry(ep->queue.next, struct langwell_request,
  377. queue);
  378. done(ep, req, status);
  379. }
  380. }
  381. /*-------------------------------------------------------------------------*/
  382. /* endpoint is no longer usable */
  383. static int langwell_ep_disable(struct usb_ep *_ep)
  384. {
  385. struct langwell_ep *ep;
  386. unsigned long flags;
  387. struct langwell_udc *dev;
  388. int ep_num;
  389. u32 endptctrl;
  390. ep = container_of(_ep, struct langwell_ep, ep);
  391. dev = ep->dev;
  392. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  393. if (!_ep || !ep->desc)
  394. return -EINVAL;
  395. spin_lock_irqsave(&dev->lock, flags);
  396. /* disable endpoint control register */
  397. ep_num = ep->ep_num;
  398. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  399. if (is_in(ep))
  400. endptctrl &= ~EPCTRL_TXE;
  401. else
  402. endptctrl &= ~EPCTRL_RXE;
  403. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  404. /* nuke all pending requests (does flush) */
  405. nuke(ep, -ESHUTDOWN);
  406. ep->desc = NULL;
  407. ep->stopped = 1;
  408. spin_unlock_irqrestore(&dev->lock, flags);
  409. dev_dbg(&dev->pdev->dev, "disabled %s\n", _ep->name);
  410. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  411. return 0;
  412. }
  413. /* allocate a request object to use with this endpoint */
  414. static struct usb_request *langwell_alloc_request(struct usb_ep *_ep,
  415. gfp_t gfp_flags)
  416. {
  417. struct langwell_ep *ep;
  418. struct langwell_udc *dev;
  419. struct langwell_request *req = NULL;
  420. if (!_ep)
  421. return NULL;
  422. ep = container_of(_ep, struct langwell_ep, ep);
  423. dev = ep->dev;
  424. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  425. req = kzalloc(sizeof(*req), gfp_flags);
  426. if (!req)
  427. return NULL;
  428. req->req.dma = DMA_ADDR_INVALID;
  429. INIT_LIST_HEAD(&req->queue);
  430. dev_vdbg(&dev->pdev->dev, "alloc request for %s\n", _ep->name);
  431. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  432. return &req->req;
  433. }
  434. /* free a request object */
  435. static void langwell_free_request(struct usb_ep *_ep,
  436. struct usb_request *_req)
  437. {
  438. struct langwell_ep *ep;
  439. struct langwell_udc *dev;
  440. struct langwell_request *req = NULL;
  441. ep = container_of(_ep, struct langwell_ep, ep);
  442. dev = ep->dev;
  443. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  444. if (!_ep || !_req)
  445. return;
  446. req = container_of(_req, struct langwell_request, req);
  447. WARN_ON(!list_empty(&req->queue));
  448. if (_req)
  449. kfree(req);
  450. dev_vdbg(&dev->pdev->dev, "free request for %s\n", _ep->name);
  451. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  452. }
  453. /*-------------------------------------------------------------------------*/
  454. /* queue dTD and PRIME endpoint */
  455. static int queue_dtd(struct langwell_ep *ep, struct langwell_request *req)
  456. {
  457. u32 bit_mask, usbcmd, endptstat, dtd_dma;
  458. u8 dtd_status;
  459. int i;
  460. struct langwell_dqh *dqh;
  461. struct langwell_udc *dev;
  462. dev = ep->dev;
  463. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  464. i = ep->ep_num * 2 + is_in(ep);
  465. dqh = &dev->ep_dqh[i];
  466. if (ep->ep_num)
  467. dev_vdbg(&dev->pdev->dev, "%s\n", ep->name);
  468. else
  469. /* ep0 */
  470. dev_vdbg(&dev->pdev->dev, "%s-%s\n", ep->name, DIR_STRING(ep));
  471. dev_vdbg(&dev->pdev->dev, "ep_dqh[%d] addr: 0x%p\n",
  472. i, &(dev->ep_dqh[i]));
  473. bit_mask = is_in(ep) ?
  474. (1 << (ep->ep_num + 16)) : (1 << (ep->ep_num));
  475. dev_vdbg(&dev->pdev->dev, "bit_mask = 0x%08x\n", bit_mask);
  476. /* check if the pipe is empty */
  477. if (!(list_empty(&ep->queue))) {
  478. /* add dTD to the end of linked list */
  479. struct langwell_request *lastreq;
  480. lastreq = list_entry(ep->queue.prev,
  481. struct langwell_request, queue);
  482. lastreq->tail->dtd_next =
  483. cpu_to_le32(req->head->dtd_dma & DTD_NEXT_MASK);
  484. /* read prime bit, if 1 goto out */
  485. if (readl(&dev->op_regs->endptprime) & bit_mask)
  486. goto out;
  487. do {
  488. /* set ATDTW bit in USBCMD */
  489. usbcmd = readl(&dev->op_regs->usbcmd);
  490. writel(usbcmd | CMD_ATDTW, &dev->op_regs->usbcmd);
  491. /* read correct status bit */
  492. endptstat = readl(&dev->op_regs->endptstat) & bit_mask;
  493. } while (!(readl(&dev->op_regs->usbcmd) & CMD_ATDTW));
  494. /* write ATDTW bit to 0 */
  495. usbcmd = readl(&dev->op_regs->usbcmd);
  496. writel(usbcmd & ~CMD_ATDTW, &dev->op_regs->usbcmd);
  497. if (endptstat)
  498. goto out;
  499. }
  500. /* write dQH next pointer and terminate bit to 0 */
  501. dtd_dma = req->head->dtd_dma & DTD_NEXT_MASK;
  502. dqh->dtd_next = cpu_to_le32(dtd_dma);
  503. /* clear active and halt bit */
  504. dtd_status = (u8) ~(DTD_STS_ACTIVE | DTD_STS_HALTED);
  505. dqh->dtd_status &= dtd_status;
  506. dev_vdbg(&dev->pdev->dev, "dqh->dtd_status = 0x%x\n", dqh->dtd_status);
  507. /* ensure that updates to the dQH will occur before priming */
  508. wmb();
  509. /* write 1 to endptprime register to PRIME endpoint */
  510. bit_mask = is_in(ep) ? (1 << (ep->ep_num + 16)) : (1 << ep->ep_num);
  511. dev_vdbg(&dev->pdev->dev, "endprime bit_mask = 0x%08x\n", bit_mask);
  512. writel(bit_mask, &dev->op_regs->endptprime);
  513. out:
  514. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  515. return 0;
  516. }
  517. /* fill in the dTD structure to build a transfer descriptor */
  518. static struct langwell_dtd *build_dtd(struct langwell_request *req,
  519. unsigned *length, dma_addr_t *dma, int *is_last)
  520. {
  521. u32 buf_ptr;
  522. struct langwell_dtd *dtd;
  523. struct langwell_udc *dev;
  524. int i;
  525. dev = req->ep->dev;
  526. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  527. /* the maximum transfer length, up to 16k bytes */
  528. *length = min(req->req.length - req->req.actual,
  529. (unsigned)DTD_MAX_TRANSFER_LENGTH);
  530. /* create dTD dma_pool resource */
  531. dtd = dma_pool_alloc(dev->dtd_pool, GFP_KERNEL, dma);
  532. if (dtd == NULL)
  533. return dtd;
  534. dtd->dtd_dma = *dma;
  535. /* initialize buffer page pointers */
  536. buf_ptr = (u32)(req->req.dma + req->req.actual);
  537. for (i = 0; i < 5; i++)
  538. dtd->dtd_buf[i] = cpu_to_le32(buf_ptr + i * PAGE_SIZE);
  539. req->req.actual += *length;
  540. /* fill in total bytes with transfer size */
  541. dtd->dtd_total = cpu_to_le16(*length);
  542. dev_vdbg(&dev->pdev->dev, "dtd->dtd_total = %d\n", dtd->dtd_total);
  543. /* set is_last flag if req->req.zero is set or not */
  544. if (req->req.zero) {
  545. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  546. *is_last = 1;
  547. else
  548. *is_last = 0;
  549. } else if (req->req.length == req->req.actual) {
  550. *is_last = 1;
  551. } else
  552. *is_last = 0;
  553. if (*is_last == 0)
  554. dev_vdbg(&dev->pdev->dev, "multi-dtd request!\n");
  555. /* set interrupt on complete bit for the last dTD */
  556. if (*is_last && !req->req.no_interrupt)
  557. dtd->dtd_ioc = 1;
  558. /* set multiplier override 0 for non-ISO and non-TX endpoint */
  559. dtd->dtd_multo = 0;
  560. /* set the active bit of status field to 1 */
  561. dtd->dtd_status = DTD_STS_ACTIVE;
  562. dev_vdbg(&dev->pdev->dev, "dtd->dtd_status = 0x%02x\n",
  563. dtd->dtd_status);
  564. dev_vdbg(&dev->pdev->dev, "length = %d, dma addr= 0x%08x\n",
  565. *length, (int)*dma);
  566. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  567. return dtd;
  568. }
  569. /* generate dTD linked list for a request */
  570. static int req_to_dtd(struct langwell_request *req)
  571. {
  572. unsigned count;
  573. int is_last, is_first = 1;
  574. struct langwell_dtd *dtd, *last_dtd = NULL;
  575. struct langwell_udc *dev;
  576. dma_addr_t dma;
  577. dev = req->ep->dev;
  578. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  579. do {
  580. dtd = build_dtd(req, &count, &dma, &is_last);
  581. if (dtd == NULL)
  582. return -ENOMEM;
  583. if (is_first) {
  584. is_first = 0;
  585. req->head = dtd;
  586. } else {
  587. last_dtd->dtd_next = cpu_to_le32(dma);
  588. last_dtd->next_dtd_virt = dtd;
  589. }
  590. last_dtd = dtd;
  591. req->dtd_count++;
  592. } while (!is_last);
  593. /* set terminate bit to 1 for the last dTD */
  594. dtd->dtd_next = DTD_TERM;
  595. req->tail = dtd;
  596. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  597. return 0;
  598. }
  599. /*-------------------------------------------------------------------------*/
  600. /* queue (submits) an I/O requests to an endpoint */
  601. static int langwell_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  602. gfp_t gfp_flags)
  603. {
  604. struct langwell_request *req;
  605. struct langwell_ep *ep;
  606. struct langwell_udc *dev;
  607. unsigned long flags;
  608. int is_iso = 0, zlflag = 0;
  609. /* always require a cpu-view buffer */
  610. req = container_of(_req, struct langwell_request, req);
  611. ep = container_of(_ep, struct langwell_ep, ep);
  612. if (!_req || !_req->complete || !_req->buf
  613. || !list_empty(&req->queue)) {
  614. return -EINVAL;
  615. }
  616. if (unlikely(!_ep || !ep->desc))
  617. return -EINVAL;
  618. dev = ep->dev;
  619. req->ep = ep;
  620. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  621. if (usb_endpoint_xfer_isoc(ep->desc)) {
  622. if (req->req.length > ep->ep.maxpacket)
  623. return -EMSGSIZE;
  624. is_iso = 1;
  625. }
  626. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN))
  627. return -ESHUTDOWN;
  628. /* set up dma mapping in case the caller didn't */
  629. if (_req->dma == DMA_ADDR_INVALID) {
  630. /* WORKAROUND: WARN_ON(size == 0) */
  631. if (_req->length == 0) {
  632. dev_vdbg(&dev->pdev->dev, "req->length: 0->1\n");
  633. zlflag = 1;
  634. _req->length++;
  635. }
  636. _req->dma = dma_map_single(&dev->pdev->dev,
  637. _req->buf, _req->length,
  638. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  639. if (zlflag && (_req->length == 1)) {
  640. dev_vdbg(&dev->pdev->dev, "req->length: 1->0\n");
  641. zlflag = 0;
  642. _req->length = 0;
  643. }
  644. req->mapped = 1;
  645. dev_vdbg(&dev->pdev->dev, "req->mapped = 1\n");
  646. } else {
  647. dma_sync_single_for_device(&dev->pdev->dev,
  648. _req->dma, _req->length,
  649. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  650. req->mapped = 0;
  651. dev_vdbg(&dev->pdev->dev, "req->mapped = 0\n");
  652. }
  653. dev_dbg(&dev->pdev->dev,
  654. "%s queue req %p, len %u, buf %p, dma 0x%08x\n",
  655. _ep->name,
  656. _req, _req->length, _req->buf, (int)_req->dma);
  657. _req->status = -EINPROGRESS;
  658. _req->actual = 0;
  659. req->dtd_count = 0;
  660. spin_lock_irqsave(&dev->lock, flags);
  661. /* build and put dTDs to endpoint queue */
  662. if (!req_to_dtd(req)) {
  663. queue_dtd(ep, req);
  664. } else {
  665. spin_unlock_irqrestore(&dev->lock, flags);
  666. return -ENOMEM;
  667. }
  668. /* update ep0 state */
  669. if (ep->ep_num == 0)
  670. dev->ep0_state = DATA_STATE_XMIT;
  671. if (likely(req != NULL)) {
  672. list_add_tail(&req->queue, &ep->queue);
  673. dev_vdbg(&dev->pdev->dev, "list_add_tail()\n");
  674. }
  675. spin_unlock_irqrestore(&dev->lock, flags);
  676. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  677. return 0;
  678. }
  679. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  680. static int langwell_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  681. {
  682. struct langwell_ep *ep;
  683. struct langwell_udc *dev;
  684. struct langwell_request *req;
  685. unsigned long flags;
  686. int stopped, ep_num, retval = 0;
  687. u32 endptctrl;
  688. ep = container_of(_ep, struct langwell_ep, ep);
  689. dev = ep->dev;
  690. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  691. if (!_ep || !ep->desc || !_req)
  692. return -EINVAL;
  693. if (!dev->driver)
  694. return -ESHUTDOWN;
  695. spin_lock_irqsave(&dev->lock, flags);
  696. stopped = ep->stopped;
  697. /* quiesce dma while we patch the queue */
  698. ep->stopped = 1;
  699. ep_num = ep->ep_num;
  700. /* disable endpoint control register */
  701. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  702. if (is_in(ep))
  703. endptctrl &= ~EPCTRL_TXE;
  704. else
  705. endptctrl &= ~EPCTRL_RXE;
  706. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  707. /* make sure it's still queued on this endpoint */
  708. list_for_each_entry(req, &ep->queue, queue) {
  709. if (&req->req == _req)
  710. break;
  711. }
  712. if (&req->req != _req) {
  713. retval = -EINVAL;
  714. goto done;
  715. }
  716. /* queue head may be partially complete. */
  717. if (ep->queue.next == &req->queue) {
  718. dev_dbg(&dev->pdev->dev, "unlink (%s) dma\n", _ep->name);
  719. _req->status = -ECONNRESET;
  720. langwell_ep_fifo_flush(&ep->ep);
  721. /* not the last request in endpoint queue */
  722. if (likely(ep->queue.next == &req->queue)) {
  723. struct langwell_dqh *dqh;
  724. struct langwell_request *next_req;
  725. dqh = ep->dqh;
  726. next_req = list_entry(req->queue.next,
  727. struct langwell_request, queue);
  728. /* point the dQH to the first dTD of next request */
  729. writel((u32) next_req->head, &dqh->dqh_current);
  730. }
  731. } else {
  732. struct langwell_request *prev_req;
  733. prev_req = list_entry(req->queue.prev,
  734. struct langwell_request, queue);
  735. writel(readl(&req->tail->dtd_next),
  736. &prev_req->tail->dtd_next);
  737. }
  738. done(ep, req, -ECONNRESET);
  739. done:
  740. /* enable endpoint again */
  741. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  742. if (is_in(ep))
  743. endptctrl |= EPCTRL_TXE;
  744. else
  745. endptctrl |= EPCTRL_RXE;
  746. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  747. ep->stopped = stopped;
  748. spin_unlock_irqrestore(&dev->lock, flags);
  749. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  750. return retval;
  751. }
  752. /*-------------------------------------------------------------------------*/
  753. /* endpoint set/clear halt */
  754. static void ep_set_halt(struct langwell_ep *ep, int value)
  755. {
  756. u32 endptctrl = 0;
  757. int ep_num;
  758. struct langwell_udc *dev = ep->dev;
  759. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  760. ep_num = ep->ep_num;
  761. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  762. /* value: 1 - set halt, 0 - clear halt */
  763. if (value) {
  764. /* set the stall bit */
  765. if (is_in(ep))
  766. endptctrl |= EPCTRL_TXS;
  767. else
  768. endptctrl |= EPCTRL_RXS;
  769. } else {
  770. /* clear the stall bit and reset data toggle */
  771. if (is_in(ep)) {
  772. endptctrl &= ~EPCTRL_TXS;
  773. endptctrl |= EPCTRL_TXR;
  774. } else {
  775. endptctrl &= ~EPCTRL_RXS;
  776. endptctrl |= EPCTRL_RXR;
  777. }
  778. }
  779. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  780. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  781. }
  782. /* set the endpoint halt feature */
  783. static int langwell_ep_set_halt(struct usb_ep *_ep, int value)
  784. {
  785. struct langwell_ep *ep;
  786. struct langwell_udc *dev;
  787. unsigned long flags;
  788. int retval = 0;
  789. ep = container_of(_ep, struct langwell_ep, ep);
  790. dev = ep->dev;
  791. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  792. if (!_ep || !ep->desc)
  793. return -EINVAL;
  794. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  795. return -ESHUTDOWN;
  796. if (usb_endpoint_xfer_isoc(ep->desc))
  797. return -EOPNOTSUPP;
  798. spin_lock_irqsave(&dev->lock, flags);
  799. /*
  800. * attempt to halt IN ep will fail if any transfer requests
  801. * are still queue
  802. */
  803. if (!list_empty(&ep->queue) && is_in(ep) && value) {
  804. /* IN endpoint FIFO holds bytes */
  805. dev_dbg(&dev->pdev->dev, "%s FIFO holds bytes\n", _ep->name);
  806. retval = -EAGAIN;
  807. goto done;
  808. }
  809. /* endpoint set/clear halt */
  810. if (ep->ep_num) {
  811. ep_set_halt(ep, value);
  812. } else { /* endpoint 0 */
  813. dev->ep0_state = WAIT_FOR_SETUP;
  814. dev->ep0_dir = USB_DIR_OUT;
  815. }
  816. done:
  817. spin_unlock_irqrestore(&dev->lock, flags);
  818. dev_dbg(&dev->pdev->dev, "%s %s halt\n",
  819. _ep->name, value ? "set" : "clear");
  820. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  821. return retval;
  822. }
  823. /* set the halt feature and ignores clear requests */
  824. static int langwell_ep_set_wedge(struct usb_ep *_ep)
  825. {
  826. struct langwell_ep *ep;
  827. struct langwell_udc *dev;
  828. ep = container_of(_ep, struct langwell_ep, ep);
  829. dev = ep->dev;
  830. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  831. if (!_ep || !ep->desc)
  832. return -EINVAL;
  833. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  834. return usb_ep_set_halt(_ep);
  835. }
  836. /* flush contents of a fifo */
  837. static void langwell_ep_fifo_flush(struct usb_ep *_ep)
  838. {
  839. struct langwell_ep *ep;
  840. struct langwell_udc *dev;
  841. u32 flush_bit;
  842. unsigned long timeout;
  843. ep = container_of(_ep, struct langwell_ep, ep);
  844. dev = ep->dev;
  845. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  846. if (!_ep || !ep->desc) {
  847. dev_vdbg(&dev->pdev->dev, "ep or ep->desc is NULL\n");
  848. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  849. return;
  850. }
  851. dev_vdbg(&dev->pdev->dev, "%s-%s fifo flush\n",
  852. _ep->name, DIR_STRING(ep));
  853. /* flush endpoint buffer */
  854. if (ep->ep_num == 0)
  855. flush_bit = (1 << 16) | 1;
  856. else if (is_in(ep))
  857. flush_bit = 1 << (ep->ep_num + 16); /* TX */
  858. else
  859. flush_bit = 1 << ep->ep_num; /* RX */
  860. /* wait until flush complete */
  861. timeout = jiffies + FLUSH_TIMEOUT;
  862. do {
  863. writel(flush_bit, &dev->op_regs->endptflush);
  864. while (readl(&dev->op_regs->endptflush)) {
  865. if (time_after(jiffies, timeout)) {
  866. dev_err(&dev->pdev->dev, "ep flush timeout\n");
  867. goto done;
  868. }
  869. cpu_relax();
  870. }
  871. } while (readl(&dev->op_regs->endptstat) & flush_bit);
  872. done:
  873. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  874. }
  875. /* endpoints operations structure */
  876. static const struct usb_ep_ops langwell_ep_ops = {
  877. /* configure endpoint, making it usable */
  878. .enable = langwell_ep_enable,
  879. /* endpoint is no longer usable */
  880. .disable = langwell_ep_disable,
  881. /* allocate a request object to use with this endpoint */
  882. .alloc_request = langwell_alloc_request,
  883. /* free a request object */
  884. .free_request = langwell_free_request,
  885. /* queue (submits) an I/O requests to an endpoint */
  886. .queue = langwell_ep_queue,
  887. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  888. .dequeue = langwell_ep_dequeue,
  889. /* set the endpoint halt feature */
  890. .set_halt = langwell_ep_set_halt,
  891. /* set the halt feature and ignores clear requests */
  892. .set_wedge = langwell_ep_set_wedge,
  893. /* flush contents of a fifo */
  894. .fifo_flush = langwell_ep_fifo_flush,
  895. };
  896. /*-------------------------------------------------------------------------*/
  897. /* device controller usb_gadget_ops structure */
  898. /* returns the current frame number */
  899. static int langwell_get_frame(struct usb_gadget *_gadget)
  900. {
  901. struct langwell_udc *dev;
  902. u16 retval;
  903. if (!_gadget)
  904. return -ENODEV;
  905. dev = container_of(_gadget, struct langwell_udc, gadget);
  906. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  907. retval = readl(&dev->op_regs->frindex) & FRINDEX_MASK;
  908. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  909. return retval;
  910. }
  911. /* enter or exit PHY low power state */
  912. static void langwell_phy_low_power(struct langwell_udc *dev, bool flag)
  913. {
  914. u32 devlc;
  915. u8 devlc_byte2;
  916. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  917. devlc = readl(&dev->op_regs->devlc);
  918. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  919. if (flag)
  920. devlc |= LPM_PHCD;
  921. else
  922. devlc &= ~LPM_PHCD;
  923. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  924. devlc_byte2 = (devlc >> 16) & 0xff;
  925. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  926. devlc = readl(&dev->op_regs->devlc);
  927. dev_vdbg(&dev->pdev->dev,
  928. "%s PHY low power suspend, devlc = 0x%08x\n",
  929. flag ? "enter" : "exit", devlc);
  930. }
  931. /* tries to wake up the host connected to this gadget */
  932. static int langwell_wakeup(struct usb_gadget *_gadget)
  933. {
  934. struct langwell_udc *dev;
  935. u32 portsc1;
  936. unsigned long flags;
  937. if (!_gadget)
  938. return 0;
  939. dev = container_of(_gadget, struct langwell_udc, gadget);
  940. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  941. /* remote wakeup feature not enabled by host */
  942. if (!dev->remote_wakeup) {
  943. dev_info(&dev->pdev->dev, "remote wakeup is disabled\n");
  944. return -ENOTSUPP;
  945. }
  946. spin_lock_irqsave(&dev->lock, flags);
  947. portsc1 = readl(&dev->op_regs->portsc1);
  948. if (!(portsc1 & PORTS_SUSP)) {
  949. spin_unlock_irqrestore(&dev->lock, flags);
  950. return 0;
  951. }
  952. /* LPM L1 to L0 or legacy remote wakeup */
  953. if (dev->lpm && dev->lpm_state == LPM_L1)
  954. dev_info(&dev->pdev->dev, "LPM L1 to L0 remote wakeup\n");
  955. else
  956. dev_info(&dev->pdev->dev, "device remote wakeup\n");
  957. /* exit PHY low power suspend */
  958. if (dev->pdev->device != 0x0829)
  959. langwell_phy_low_power(dev, 0);
  960. /* force port resume */
  961. portsc1 |= PORTS_FPR;
  962. writel(portsc1, &dev->op_regs->portsc1);
  963. spin_unlock_irqrestore(&dev->lock, flags);
  964. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  965. return 0;
  966. }
  967. /* notify controller that VBUS is powered or not */
  968. static int langwell_vbus_session(struct usb_gadget *_gadget, int is_active)
  969. {
  970. struct langwell_udc *dev;
  971. unsigned long flags;
  972. u32 usbcmd;
  973. if (!_gadget)
  974. return -ENODEV;
  975. dev = container_of(_gadget, struct langwell_udc, gadget);
  976. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  977. spin_lock_irqsave(&dev->lock, flags);
  978. dev_vdbg(&dev->pdev->dev, "VBUS status: %s\n",
  979. is_active ? "on" : "off");
  980. dev->vbus_active = (is_active != 0);
  981. if (dev->driver && dev->softconnected && dev->vbus_active) {
  982. usbcmd = readl(&dev->op_regs->usbcmd);
  983. usbcmd |= CMD_RUNSTOP;
  984. writel(usbcmd, &dev->op_regs->usbcmd);
  985. } else {
  986. usbcmd = readl(&dev->op_regs->usbcmd);
  987. usbcmd &= ~CMD_RUNSTOP;
  988. writel(usbcmd, &dev->op_regs->usbcmd);
  989. }
  990. spin_unlock_irqrestore(&dev->lock, flags);
  991. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  992. return 0;
  993. }
  994. /* constrain controller's VBUS power usage */
  995. static int langwell_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  996. {
  997. struct langwell_udc *dev;
  998. if (!_gadget)
  999. return -ENODEV;
  1000. dev = container_of(_gadget, struct langwell_udc, gadget);
  1001. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1002. if (dev->transceiver) {
  1003. dev_vdbg(&dev->pdev->dev, "otg_set_power\n");
  1004. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1005. return otg_set_power(dev->transceiver, mA);
  1006. }
  1007. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1008. return -ENOTSUPP;
  1009. }
  1010. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1011. static int langwell_pullup(struct usb_gadget *_gadget, int is_on)
  1012. {
  1013. struct langwell_udc *dev;
  1014. u32 usbcmd;
  1015. unsigned long flags;
  1016. if (!_gadget)
  1017. return -ENODEV;
  1018. dev = container_of(_gadget, struct langwell_udc, gadget);
  1019. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1020. spin_lock_irqsave(&dev->lock, flags);
  1021. dev->softconnected = (is_on != 0);
  1022. if (dev->driver && dev->softconnected && dev->vbus_active) {
  1023. usbcmd = readl(&dev->op_regs->usbcmd);
  1024. usbcmd |= CMD_RUNSTOP;
  1025. writel(usbcmd, &dev->op_regs->usbcmd);
  1026. } else {
  1027. usbcmd = readl(&dev->op_regs->usbcmd);
  1028. usbcmd &= ~CMD_RUNSTOP;
  1029. writel(usbcmd, &dev->op_regs->usbcmd);
  1030. }
  1031. spin_unlock_irqrestore(&dev->lock, flags);
  1032. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1033. return 0;
  1034. }
  1035. static int langwell_start(struct usb_gadget *g,
  1036. struct usb_gadget_driver *driver);
  1037. static int langwell_stop(struct usb_gadget *g,
  1038. struct usb_gadget_driver *driver);
  1039. /* device controller usb_gadget_ops structure */
  1040. static const struct usb_gadget_ops langwell_ops = {
  1041. /* returns the current frame number */
  1042. .get_frame = langwell_get_frame,
  1043. /* tries to wake up the host connected to this gadget */
  1044. .wakeup = langwell_wakeup,
  1045. /* set the device selfpowered feature, always selfpowered */
  1046. /* .set_selfpowered = langwell_set_selfpowered, */
  1047. /* notify controller that VBUS is powered or not */
  1048. .vbus_session = langwell_vbus_session,
  1049. /* constrain controller's VBUS power usage */
  1050. .vbus_draw = langwell_vbus_draw,
  1051. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1052. .pullup = langwell_pullup,
  1053. .udc_start = langwell_start,
  1054. .udc_stop = langwell_stop,
  1055. };
  1056. /*-------------------------------------------------------------------------*/
  1057. /* device controller operations */
  1058. /* reset device controller */
  1059. static int langwell_udc_reset(struct langwell_udc *dev)
  1060. {
  1061. u32 usbcmd, usbmode, devlc, endpointlistaddr;
  1062. u8 devlc_byte0, devlc_byte2;
  1063. unsigned long timeout;
  1064. if (!dev)
  1065. return -EINVAL;
  1066. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1067. /* set controller to stop state */
  1068. usbcmd = readl(&dev->op_regs->usbcmd);
  1069. usbcmd &= ~CMD_RUNSTOP;
  1070. writel(usbcmd, &dev->op_regs->usbcmd);
  1071. /* reset device controller */
  1072. usbcmd = readl(&dev->op_regs->usbcmd);
  1073. usbcmd |= CMD_RST;
  1074. writel(usbcmd, &dev->op_regs->usbcmd);
  1075. /* wait for reset to complete */
  1076. timeout = jiffies + RESET_TIMEOUT;
  1077. while (readl(&dev->op_regs->usbcmd) & CMD_RST) {
  1078. if (time_after(jiffies, timeout)) {
  1079. dev_err(&dev->pdev->dev, "device reset timeout\n");
  1080. return -ETIMEDOUT;
  1081. }
  1082. cpu_relax();
  1083. }
  1084. /* set controller to device mode */
  1085. usbmode = readl(&dev->op_regs->usbmode);
  1086. usbmode |= MODE_DEVICE;
  1087. /* turn setup lockout off, require setup tripwire in usbcmd */
  1088. usbmode |= MODE_SLOM;
  1089. writel(usbmode, &dev->op_regs->usbmode);
  1090. usbmode = readl(&dev->op_regs->usbmode);
  1091. dev_vdbg(&dev->pdev->dev, "usbmode=0x%08x\n", usbmode);
  1092. /* Write-Clear setup status */
  1093. writel(0, &dev->op_regs->usbsts);
  1094. /* if support USB LPM, ACK all LPM token */
  1095. if (dev->lpm) {
  1096. devlc = readl(&dev->op_regs->devlc);
  1097. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  1098. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  1099. devlc &= ~LPM_STL; /* don't STALL LPM token */
  1100. devlc &= ~LPM_NYT_ACK; /* ACK LPM token */
  1101. devlc_byte0 = devlc & 0xff;
  1102. devlc_byte2 = (devlc >> 16) & 0xff;
  1103. writeb(devlc_byte0, (u8 *)&dev->op_regs->devlc);
  1104. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  1105. devlc = readl(&dev->op_regs->devlc);
  1106. dev_vdbg(&dev->pdev->dev,
  1107. "ACK LPM token, devlc = 0x%08x\n", devlc);
  1108. }
  1109. /* fill endpointlistaddr register */
  1110. endpointlistaddr = dev->ep_dqh_dma;
  1111. endpointlistaddr &= ENDPOINTLISTADDR_MASK;
  1112. writel(endpointlistaddr, &dev->op_regs->endpointlistaddr);
  1113. dev_vdbg(&dev->pdev->dev,
  1114. "dQH base (vir: %p, phy: 0x%08x), endpointlistaddr=0x%08x\n",
  1115. dev->ep_dqh, endpointlistaddr,
  1116. readl(&dev->op_regs->endpointlistaddr));
  1117. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1118. return 0;
  1119. }
  1120. /* reinitialize device controller endpoints */
  1121. static int eps_reinit(struct langwell_udc *dev)
  1122. {
  1123. struct langwell_ep *ep;
  1124. char name[14];
  1125. int i;
  1126. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1127. /* initialize ep0 */
  1128. ep = &dev->ep[0];
  1129. ep->dev = dev;
  1130. strncpy(ep->name, "ep0", sizeof(ep->name));
  1131. ep->ep.name = ep->name;
  1132. ep->ep.ops = &langwell_ep_ops;
  1133. ep->stopped = 0;
  1134. ep->ep.maxpacket = EP0_MAX_PKT_SIZE;
  1135. ep->ep_num = 0;
  1136. ep->desc = &langwell_ep0_desc;
  1137. INIT_LIST_HEAD(&ep->queue);
  1138. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1139. /* initialize other endpoints */
  1140. for (i = 2; i < dev->ep_max; i++) {
  1141. ep = &dev->ep[i];
  1142. if (i % 2)
  1143. snprintf(name, sizeof(name), "ep%din", i / 2);
  1144. else
  1145. snprintf(name, sizeof(name), "ep%dout", i / 2);
  1146. ep->dev = dev;
  1147. strncpy(ep->name, name, sizeof(ep->name));
  1148. ep->ep.name = ep->name;
  1149. ep->ep.ops = &langwell_ep_ops;
  1150. ep->stopped = 0;
  1151. ep->ep.maxpacket = (unsigned short) ~0;
  1152. ep->ep_num = i / 2;
  1153. INIT_LIST_HEAD(&ep->queue);
  1154. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  1155. }
  1156. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1157. return 0;
  1158. }
  1159. /* enable interrupt and set controller to run state */
  1160. static void langwell_udc_start(struct langwell_udc *dev)
  1161. {
  1162. u32 usbintr, usbcmd;
  1163. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1164. /* enable interrupts */
  1165. usbintr = INTR_ULPIE /* ULPI */
  1166. | INTR_SLE /* suspend */
  1167. /* | INTR_SRE SOF received */
  1168. | INTR_URE /* USB reset */
  1169. | INTR_AAE /* async advance */
  1170. | INTR_SEE /* system error */
  1171. | INTR_FRE /* frame list rollover */
  1172. | INTR_PCE /* port change detect */
  1173. | INTR_UEE /* USB error interrupt */
  1174. | INTR_UE; /* USB interrupt */
  1175. writel(usbintr, &dev->op_regs->usbintr);
  1176. /* clear stopped bit */
  1177. dev->stopped = 0;
  1178. /* set controller to run */
  1179. usbcmd = readl(&dev->op_regs->usbcmd);
  1180. usbcmd |= CMD_RUNSTOP;
  1181. writel(usbcmd, &dev->op_regs->usbcmd);
  1182. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1183. }
  1184. /* disable interrupt and set controller to stop state */
  1185. static void langwell_udc_stop(struct langwell_udc *dev)
  1186. {
  1187. u32 usbcmd;
  1188. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1189. /* disable all interrupts */
  1190. writel(0, &dev->op_regs->usbintr);
  1191. /* set stopped bit */
  1192. dev->stopped = 1;
  1193. /* set controller to stop state */
  1194. usbcmd = readl(&dev->op_regs->usbcmd);
  1195. usbcmd &= ~CMD_RUNSTOP;
  1196. writel(usbcmd, &dev->op_regs->usbcmd);
  1197. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1198. }
  1199. /* stop all USB activities */
  1200. static void stop_activity(struct langwell_udc *dev,
  1201. struct usb_gadget_driver *driver)
  1202. {
  1203. struct langwell_ep *ep;
  1204. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1205. nuke(&dev->ep[0], -ESHUTDOWN);
  1206. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1207. nuke(ep, -ESHUTDOWN);
  1208. }
  1209. /* report disconnect; the driver is already quiesced */
  1210. if (driver) {
  1211. spin_unlock(&dev->lock);
  1212. driver->disconnect(&dev->gadget);
  1213. spin_lock(&dev->lock);
  1214. }
  1215. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1216. }
  1217. /*-------------------------------------------------------------------------*/
  1218. /* device "function" sysfs attribute file */
  1219. static ssize_t show_function(struct device *_dev,
  1220. struct device_attribute *attr, char *buf)
  1221. {
  1222. struct langwell_udc *dev = dev_get_drvdata(_dev);
  1223. if (!dev->driver || !dev->driver->function
  1224. || strlen(dev->driver->function) > PAGE_SIZE)
  1225. return 0;
  1226. return scnprintf(buf, PAGE_SIZE, "%s\n", dev->driver->function);
  1227. }
  1228. static DEVICE_ATTR(function, S_IRUGO, show_function, NULL);
  1229. static inline enum usb_device_speed lpm_device_speed(u32 reg)
  1230. {
  1231. switch (LPM_PSPD(reg)) {
  1232. case LPM_SPEED_HIGH:
  1233. return USB_SPEED_HIGH;
  1234. case LPM_SPEED_FULL:
  1235. return USB_SPEED_FULL;
  1236. case LPM_SPEED_LOW:
  1237. return USB_SPEED_LOW;
  1238. default:
  1239. return USB_SPEED_UNKNOWN;
  1240. }
  1241. }
  1242. /* device "langwell_udc" sysfs attribute file */
  1243. static ssize_t show_langwell_udc(struct device *_dev,
  1244. struct device_attribute *attr, char *buf)
  1245. {
  1246. struct langwell_udc *dev = dev_get_drvdata(_dev);
  1247. struct langwell_request *req;
  1248. struct langwell_ep *ep = NULL;
  1249. char *next;
  1250. unsigned size;
  1251. unsigned t;
  1252. unsigned i;
  1253. unsigned long flags;
  1254. u32 tmp_reg;
  1255. next = buf;
  1256. size = PAGE_SIZE;
  1257. spin_lock_irqsave(&dev->lock, flags);
  1258. /* driver basic information */
  1259. t = scnprintf(next, size,
  1260. DRIVER_DESC "\n"
  1261. "%s version: %s\n"
  1262. "Gadget driver: %s\n\n",
  1263. driver_name, DRIVER_VERSION,
  1264. dev->driver ? dev->driver->driver.name : "(none)");
  1265. size -= t;
  1266. next += t;
  1267. /* device registers */
  1268. tmp_reg = readl(&dev->op_regs->usbcmd);
  1269. t = scnprintf(next, size,
  1270. "USBCMD reg:\n"
  1271. "SetupTW: %d\n"
  1272. "Run/Stop: %s\n\n",
  1273. (tmp_reg & CMD_SUTW) ? 1 : 0,
  1274. (tmp_reg & CMD_RUNSTOP) ? "Run" : "Stop");
  1275. size -= t;
  1276. next += t;
  1277. tmp_reg = readl(&dev->op_regs->usbsts);
  1278. t = scnprintf(next, size,
  1279. "USB Status Reg:\n"
  1280. "Device Suspend: %d\n"
  1281. "Reset Received: %d\n"
  1282. "System Error: %s\n"
  1283. "USB Error Interrupt: %s\n\n",
  1284. (tmp_reg & STS_SLI) ? 1 : 0,
  1285. (tmp_reg & STS_URI) ? 1 : 0,
  1286. (tmp_reg & STS_SEI) ? "Error" : "No error",
  1287. (tmp_reg & STS_UEI) ? "Error detected" : "No error");
  1288. size -= t;
  1289. next += t;
  1290. tmp_reg = readl(&dev->op_regs->usbintr);
  1291. t = scnprintf(next, size,
  1292. "USB Intrrupt Enable Reg:\n"
  1293. "Sleep Enable: %d\n"
  1294. "SOF Received Enable: %d\n"
  1295. "Reset Enable: %d\n"
  1296. "System Error Enable: %d\n"
  1297. "Port Change Dectected Enable: %d\n"
  1298. "USB Error Intr Enable: %d\n"
  1299. "USB Intr Enable: %d\n\n",
  1300. (tmp_reg & INTR_SLE) ? 1 : 0,
  1301. (tmp_reg & INTR_SRE) ? 1 : 0,
  1302. (tmp_reg & INTR_URE) ? 1 : 0,
  1303. (tmp_reg & INTR_SEE) ? 1 : 0,
  1304. (tmp_reg & INTR_PCE) ? 1 : 0,
  1305. (tmp_reg & INTR_UEE) ? 1 : 0,
  1306. (tmp_reg & INTR_UE) ? 1 : 0);
  1307. size -= t;
  1308. next += t;
  1309. tmp_reg = readl(&dev->op_regs->frindex);
  1310. t = scnprintf(next, size,
  1311. "USB Frame Index Reg:\n"
  1312. "Frame Number is 0x%08x\n\n",
  1313. (tmp_reg & FRINDEX_MASK));
  1314. size -= t;
  1315. next += t;
  1316. tmp_reg = readl(&dev->op_regs->deviceaddr);
  1317. t = scnprintf(next, size,
  1318. "USB Device Address Reg:\n"
  1319. "Device Addr is 0x%x\n\n",
  1320. USBADR(tmp_reg));
  1321. size -= t;
  1322. next += t;
  1323. tmp_reg = readl(&dev->op_regs->endpointlistaddr);
  1324. t = scnprintf(next, size,
  1325. "USB Endpoint List Address Reg:\n"
  1326. "Endpoint List Pointer is 0x%x\n\n",
  1327. EPBASE(tmp_reg));
  1328. size -= t;
  1329. next += t;
  1330. tmp_reg = readl(&dev->op_regs->portsc1);
  1331. t = scnprintf(next, size,
  1332. "USB Port Status & Control Reg:\n"
  1333. "Port Reset: %s\n"
  1334. "Port Suspend Mode: %s\n"
  1335. "Over-current Change: %s\n"
  1336. "Port Enable/Disable Change: %s\n"
  1337. "Port Enabled/Disabled: %s\n"
  1338. "Current Connect Status: %s\n"
  1339. "LPM Suspend Status: %s\n\n",
  1340. (tmp_reg & PORTS_PR) ? "Reset" : "Not Reset",
  1341. (tmp_reg & PORTS_SUSP) ? "Suspend " : "Not Suspend",
  1342. (tmp_reg & PORTS_OCC) ? "Detected" : "No",
  1343. (tmp_reg & PORTS_PEC) ? "Changed" : "Not Changed",
  1344. (tmp_reg & PORTS_PE) ? "Enable" : "Not Correct",
  1345. (tmp_reg & PORTS_CCS) ? "Attached" : "Not Attached",
  1346. (tmp_reg & PORTS_SLP) ? "LPM L1" : "LPM L0");
  1347. size -= t;
  1348. next += t;
  1349. tmp_reg = readl(&dev->op_regs->devlc);
  1350. t = scnprintf(next, size,
  1351. "Device LPM Control Reg:\n"
  1352. "Parallel Transceiver : %d\n"
  1353. "Serial Transceiver : %d\n"
  1354. "Port Speed: %s\n"
  1355. "Port Force Full Speed Connenct: %s\n"
  1356. "PHY Low Power Suspend Clock: %s\n"
  1357. "BmAttributes: %d\n\n",
  1358. LPM_PTS(tmp_reg),
  1359. (tmp_reg & LPM_STS) ? 1 : 0,
  1360. usb_speed_string(lpm_device_speed(tmp_reg)),
  1361. (tmp_reg & LPM_PFSC) ? "Force Full Speed" : "Not Force",
  1362. (tmp_reg & LPM_PHCD) ? "Disabled" : "Enabled",
  1363. LPM_BA(tmp_reg));
  1364. size -= t;
  1365. next += t;
  1366. tmp_reg = readl(&dev->op_regs->usbmode);
  1367. t = scnprintf(next, size,
  1368. "USB Mode Reg:\n"
  1369. "Controller Mode is : %s\n\n", ({
  1370. char *s;
  1371. switch (MODE_CM(tmp_reg)) {
  1372. case MODE_IDLE:
  1373. s = "Idle"; break;
  1374. case MODE_DEVICE:
  1375. s = "Device Controller"; break;
  1376. case MODE_HOST:
  1377. s = "Host Controller"; break;
  1378. default:
  1379. s = "None"; break;
  1380. }
  1381. s;
  1382. }));
  1383. size -= t;
  1384. next += t;
  1385. tmp_reg = readl(&dev->op_regs->endptsetupstat);
  1386. t = scnprintf(next, size,
  1387. "Endpoint Setup Status Reg:\n"
  1388. "SETUP on ep 0x%04x\n\n",
  1389. tmp_reg & SETUPSTAT_MASK);
  1390. size -= t;
  1391. next += t;
  1392. for (i = 0; i < dev->ep_max / 2; i++) {
  1393. tmp_reg = readl(&dev->op_regs->endptctrl[i]);
  1394. t = scnprintf(next, size, "EP Ctrl Reg [%d]: 0x%08x\n",
  1395. i, tmp_reg);
  1396. size -= t;
  1397. next += t;
  1398. }
  1399. tmp_reg = readl(&dev->op_regs->endptprime);
  1400. t = scnprintf(next, size, "EP Prime Reg: 0x%08x\n\n", tmp_reg);
  1401. size -= t;
  1402. next += t;
  1403. /* langwell_udc, langwell_ep, langwell_request structure information */
  1404. ep = &dev->ep[0];
  1405. t = scnprintf(next, size, "%s MaxPacketSize: 0x%x, ep_num: %d\n",
  1406. ep->ep.name, ep->ep.maxpacket, ep->ep_num);
  1407. size -= t;
  1408. next += t;
  1409. if (list_empty(&ep->queue)) {
  1410. t = scnprintf(next, size, "its req queue is empty\n\n");
  1411. size -= t;
  1412. next += t;
  1413. } else {
  1414. list_for_each_entry(req, &ep->queue, queue) {
  1415. t = scnprintf(next, size,
  1416. "req %p actual 0x%x length 0x%x buf %p\n",
  1417. &req->req, req->req.actual,
  1418. req->req.length, req->req.buf);
  1419. size -= t;
  1420. next += t;
  1421. }
  1422. }
  1423. /* other gadget->eplist ep */
  1424. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1425. if (ep->desc) {
  1426. t = scnprintf(next, size,
  1427. "\n%s MaxPacketSize: 0x%x, "
  1428. "ep_num: %d\n",
  1429. ep->ep.name, ep->ep.maxpacket,
  1430. ep->ep_num);
  1431. size -= t;
  1432. next += t;
  1433. if (list_empty(&ep->queue)) {
  1434. t = scnprintf(next, size,
  1435. "its req queue is empty\n\n");
  1436. size -= t;
  1437. next += t;
  1438. } else {
  1439. list_for_each_entry(req, &ep->queue, queue) {
  1440. t = scnprintf(next, size,
  1441. "req %p actual 0x%x length "
  1442. "0x%x buf %p\n",
  1443. &req->req, req->req.actual,
  1444. req->req.length, req->req.buf);
  1445. size -= t;
  1446. next += t;
  1447. }
  1448. }
  1449. }
  1450. }
  1451. spin_unlock_irqrestore(&dev->lock, flags);
  1452. return PAGE_SIZE - size;
  1453. }
  1454. static DEVICE_ATTR(langwell_udc, S_IRUGO, show_langwell_udc, NULL);
  1455. /* device "remote_wakeup" sysfs attribute file */
  1456. static ssize_t store_remote_wakeup(struct device *_dev,
  1457. struct device_attribute *attr, const char *buf, size_t count)
  1458. {
  1459. struct langwell_udc *dev = dev_get_drvdata(_dev);
  1460. unsigned long flags;
  1461. ssize_t rc = count;
  1462. if (count > 2)
  1463. return -EINVAL;
  1464. if (count > 0 && buf[count-1] == '\n')
  1465. ((char *) buf)[count-1] = 0;
  1466. if (buf[0] != '1')
  1467. return -EINVAL;
  1468. /* force remote wakeup enabled in case gadget driver doesn't support */
  1469. spin_lock_irqsave(&dev->lock, flags);
  1470. dev->remote_wakeup = 1;
  1471. dev->dev_status |= (1 << USB_DEVICE_REMOTE_WAKEUP);
  1472. spin_unlock_irqrestore(&dev->lock, flags);
  1473. langwell_wakeup(&dev->gadget);
  1474. return rc;
  1475. }
  1476. static DEVICE_ATTR(remote_wakeup, S_IWUSR, NULL, store_remote_wakeup);
  1477. /*-------------------------------------------------------------------------*/
  1478. /*
  1479. * when a driver is successfully registered, it will receive
  1480. * control requests including set_configuration(), which enables
  1481. * non-control requests. then usb traffic follows until a
  1482. * disconnect is reported. then a host may connect again, or
  1483. * the driver might get unbound.
  1484. */
  1485. static int langwell_start(struct usb_gadget *g,
  1486. struct usb_gadget_driver *driver)
  1487. {
  1488. struct langwell_udc *dev = gadget_to_langwell(g);
  1489. unsigned long flags;
  1490. int retval;
  1491. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1492. spin_lock_irqsave(&dev->lock, flags);
  1493. /* hook up the driver ... */
  1494. driver->driver.bus = NULL;
  1495. dev->driver = driver;
  1496. dev->gadget.dev.driver = &driver->driver;
  1497. spin_unlock_irqrestore(&dev->lock, flags);
  1498. retval = device_create_file(&dev->pdev->dev, &dev_attr_function);
  1499. if (retval)
  1500. goto err;
  1501. dev->usb_state = USB_STATE_ATTACHED;
  1502. dev->ep0_state = WAIT_FOR_SETUP;
  1503. dev->ep0_dir = USB_DIR_OUT;
  1504. /* enable interrupt and set controller to run state */
  1505. if (dev->got_irq)
  1506. langwell_udc_start(dev);
  1507. dev_vdbg(&dev->pdev->dev,
  1508. "After langwell_udc_start(), print all registers:\n");
  1509. print_all_registers(dev);
  1510. dev_info(&dev->pdev->dev, "register driver: %s\n",
  1511. driver->driver.name);
  1512. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1513. return 0;
  1514. err:
  1515. dev->gadget.dev.driver = NULL;
  1516. dev->driver = NULL;
  1517. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1518. return retval;
  1519. }
  1520. /* unregister gadget driver */
  1521. static int langwell_stop(struct usb_gadget *g,
  1522. struct usb_gadget_driver *driver)
  1523. {
  1524. struct langwell_udc *dev = gadget_to_langwell(g);
  1525. unsigned long flags;
  1526. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1527. /* exit PHY low power suspend */
  1528. if (dev->pdev->device != 0x0829)
  1529. langwell_phy_low_power(dev, 0);
  1530. /* unbind OTG transceiver */
  1531. if (dev->transceiver)
  1532. (void)otg_set_peripheral(dev->transceiver, 0);
  1533. /* disable interrupt and set controller to stop state */
  1534. langwell_udc_stop(dev);
  1535. dev->usb_state = USB_STATE_ATTACHED;
  1536. dev->ep0_state = WAIT_FOR_SETUP;
  1537. dev->ep0_dir = USB_DIR_OUT;
  1538. spin_lock_irqsave(&dev->lock, flags);
  1539. /* stop all usb activities */
  1540. dev->gadget.speed = USB_SPEED_UNKNOWN;
  1541. stop_activity(dev, driver);
  1542. spin_unlock_irqrestore(&dev->lock, flags);
  1543. dev->gadget.dev.driver = NULL;
  1544. dev->driver = NULL;
  1545. device_remove_file(&dev->pdev->dev, &dev_attr_function);
  1546. dev_info(&dev->pdev->dev, "unregistered driver '%s'\n",
  1547. driver->driver.name);
  1548. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1549. return 0;
  1550. }
  1551. /*-------------------------------------------------------------------------*/
  1552. /*
  1553. * setup tripwire is used as a semaphore to ensure that the setup data
  1554. * payload is extracted from a dQH without being corrupted
  1555. */
  1556. static void setup_tripwire(struct langwell_udc *dev)
  1557. {
  1558. u32 usbcmd,
  1559. endptsetupstat;
  1560. unsigned long timeout;
  1561. struct langwell_dqh *dqh;
  1562. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1563. /* ep0 OUT dQH */
  1564. dqh = &dev->ep_dqh[EP_DIR_OUT];
  1565. /* Write-Clear endptsetupstat */
  1566. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  1567. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  1568. /* wait until endptsetupstat is cleared */
  1569. timeout = jiffies + SETUPSTAT_TIMEOUT;
  1570. while (readl(&dev->op_regs->endptsetupstat)) {
  1571. if (time_after(jiffies, timeout)) {
  1572. dev_err(&dev->pdev->dev, "setup_tripwire timeout\n");
  1573. break;
  1574. }
  1575. cpu_relax();
  1576. }
  1577. /* while a hazard exists when setup packet arrives */
  1578. do {
  1579. /* set setup tripwire bit */
  1580. usbcmd = readl(&dev->op_regs->usbcmd);
  1581. writel(usbcmd | CMD_SUTW, &dev->op_regs->usbcmd);
  1582. /* copy the setup packet to local buffer */
  1583. memcpy(&dev->local_setup_buff, &dqh->dqh_setup, 8);
  1584. } while (!(readl(&dev->op_regs->usbcmd) & CMD_SUTW));
  1585. /* Write-Clear setup tripwire bit */
  1586. usbcmd = readl(&dev->op_regs->usbcmd);
  1587. writel(usbcmd & ~CMD_SUTW, &dev->op_regs->usbcmd);
  1588. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1589. }
  1590. /* protocol ep0 stall, will automatically be cleared on new transaction */
  1591. static void ep0_stall(struct langwell_udc *dev)
  1592. {
  1593. u32 endptctrl;
  1594. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1595. /* set TX and RX to stall */
  1596. endptctrl = readl(&dev->op_regs->endptctrl[0]);
  1597. endptctrl |= EPCTRL_TXS | EPCTRL_RXS;
  1598. writel(endptctrl, &dev->op_regs->endptctrl[0]);
  1599. /* update ep0 state */
  1600. dev->ep0_state = WAIT_FOR_SETUP;
  1601. dev->ep0_dir = USB_DIR_OUT;
  1602. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1603. }
  1604. /* PRIME a status phase for ep0 */
  1605. static int prime_status_phase(struct langwell_udc *dev, int dir)
  1606. {
  1607. struct langwell_request *req;
  1608. struct langwell_ep *ep;
  1609. int status = 0;
  1610. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1611. if (dir == EP_DIR_IN)
  1612. dev->ep0_dir = USB_DIR_IN;
  1613. else
  1614. dev->ep0_dir = USB_DIR_OUT;
  1615. ep = &dev->ep[0];
  1616. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1617. req = dev->status_req;
  1618. req->ep = ep;
  1619. req->req.length = 0;
  1620. req->req.status = -EINPROGRESS;
  1621. req->req.actual = 0;
  1622. req->req.complete = NULL;
  1623. req->dtd_count = 0;
  1624. if (!req_to_dtd(req))
  1625. status = queue_dtd(ep, req);
  1626. else
  1627. return -ENOMEM;
  1628. if (status)
  1629. dev_err(&dev->pdev->dev, "can't queue ep0 status request\n");
  1630. list_add_tail(&req->queue, &ep->queue);
  1631. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1632. return status;
  1633. }
  1634. /* SET_ADDRESS request routine */
  1635. static void set_address(struct langwell_udc *dev, u16 value,
  1636. u16 index, u16 length)
  1637. {
  1638. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1639. /* save the new address to device struct */
  1640. dev->dev_addr = (u8) value;
  1641. dev_vdbg(&dev->pdev->dev, "dev->dev_addr = %d\n", dev->dev_addr);
  1642. /* update usb state */
  1643. dev->usb_state = USB_STATE_ADDRESS;
  1644. /* STATUS phase */
  1645. if (prime_status_phase(dev, EP_DIR_IN))
  1646. ep0_stall(dev);
  1647. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1648. }
  1649. /* return endpoint by windex */
  1650. static struct langwell_ep *get_ep_by_windex(struct langwell_udc *dev,
  1651. u16 wIndex)
  1652. {
  1653. struct langwell_ep *ep;
  1654. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1655. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  1656. return &dev->ep[0];
  1657. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1658. u8 bEndpointAddress;
  1659. if (!ep->desc)
  1660. continue;
  1661. bEndpointAddress = ep->desc->bEndpointAddress;
  1662. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  1663. continue;
  1664. if ((wIndex & USB_ENDPOINT_NUMBER_MASK)
  1665. == (bEndpointAddress & USB_ENDPOINT_NUMBER_MASK))
  1666. return ep;
  1667. }
  1668. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1669. return NULL;
  1670. }
  1671. /* return whether endpoint is stalled, 0: not stalled; 1: stalled */
  1672. static int ep_is_stall(struct langwell_ep *ep)
  1673. {
  1674. struct langwell_udc *dev = ep->dev;
  1675. u32 endptctrl;
  1676. int retval;
  1677. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1678. endptctrl = readl(&dev->op_regs->endptctrl[ep->ep_num]);
  1679. if (is_in(ep))
  1680. retval = endptctrl & EPCTRL_TXS ? 1 : 0;
  1681. else
  1682. retval = endptctrl & EPCTRL_RXS ? 1 : 0;
  1683. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1684. return retval;
  1685. }
  1686. /* GET_STATUS request routine */
  1687. static void get_status(struct langwell_udc *dev, u8 request_type, u16 value,
  1688. u16 index, u16 length)
  1689. {
  1690. struct langwell_request *req;
  1691. struct langwell_ep *ep;
  1692. u16 status_data = 0; /* 16 bits cpu view status data */
  1693. int status = 0;
  1694. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1695. ep = &dev->ep[0];
  1696. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1697. /* get device status */
  1698. status_data = dev->dev_status;
  1699. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1700. /* get interface status */
  1701. status_data = 0;
  1702. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1703. /* get endpoint status */
  1704. struct langwell_ep *epn;
  1705. epn = get_ep_by_windex(dev, index);
  1706. /* stall if endpoint doesn't exist */
  1707. if (!epn)
  1708. goto stall;
  1709. status_data = ep_is_stall(epn) << USB_ENDPOINT_HALT;
  1710. }
  1711. dev_dbg(&dev->pdev->dev, "get status data: 0x%04x\n", status_data);
  1712. dev->ep0_dir = USB_DIR_IN;
  1713. /* borrow the per device status_req */
  1714. req = dev->status_req;
  1715. /* fill in the reqest structure */
  1716. *((u16 *) req->req.buf) = cpu_to_le16(status_data);
  1717. req->ep = ep;
  1718. req->req.length = 2;
  1719. req->req.status = -EINPROGRESS;
  1720. req->req.actual = 0;
  1721. req->req.complete = NULL;
  1722. req->dtd_count = 0;
  1723. /* prime the data phase */
  1724. if (!req_to_dtd(req))
  1725. status = queue_dtd(ep, req);
  1726. else /* no mem */
  1727. goto stall;
  1728. if (status) {
  1729. dev_err(&dev->pdev->dev,
  1730. "response error on GET_STATUS request\n");
  1731. goto stall;
  1732. }
  1733. list_add_tail(&req->queue, &ep->queue);
  1734. dev->ep0_state = DATA_STATE_XMIT;
  1735. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1736. return;
  1737. stall:
  1738. ep0_stall(dev);
  1739. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1740. }
  1741. /* setup packet interrupt handler */
  1742. static void handle_setup_packet(struct langwell_udc *dev,
  1743. struct usb_ctrlrequest *setup)
  1744. {
  1745. u16 wValue = le16_to_cpu(setup->wValue);
  1746. u16 wIndex = le16_to_cpu(setup->wIndex);
  1747. u16 wLength = le16_to_cpu(setup->wLength);
  1748. u32 portsc1;
  1749. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1750. /* ep0 fifo flush */
  1751. nuke(&dev->ep[0], -ESHUTDOWN);
  1752. dev_dbg(&dev->pdev->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1753. setup->bRequestType, setup->bRequest,
  1754. wValue, wIndex, wLength);
  1755. /* RNDIS gadget delegate */
  1756. if ((setup->bRequestType == 0x21) && (setup->bRequest == 0x00)) {
  1757. /* USB_CDC_SEND_ENCAPSULATED_COMMAND */
  1758. goto delegate;
  1759. }
  1760. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1761. if ((setup->bRequestType == 0xa1) && (setup->bRequest == 0x01)) {
  1762. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1763. goto delegate;
  1764. }
  1765. /* We process some stardard setup requests here */
  1766. switch (setup->bRequest) {
  1767. case USB_REQ_GET_STATUS:
  1768. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_GET_STATUS\n");
  1769. /* get status, DATA and STATUS phase */
  1770. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1771. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1772. break;
  1773. get_status(dev, setup->bRequestType, wValue, wIndex, wLength);
  1774. goto end;
  1775. case USB_REQ_SET_ADDRESS:
  1776. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_SET_ADDRESS\n");
  1777. /* STATUS phase */
  1778. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1779. | USB_RECIP_DEVICE))
  1780. break;
  1781. set_address(dev, wValue, wIndex, wLength);
  1782. goto end;
  1783. case USB_REQ_CLEAR_FEATURE:
  1784. case USB_REQ_SET_FEATURE:
  1785. /* STATUS phase */
  1786. {
  1787. int rc = -EOPNOTSUPP;
  1788. if (setup->bRequest == USB_REQ_SET_FEATURE)
  1789. dev_dbg(&dev->pdev->dev,
  1790. "SETUP: USB_REQ_SET_FEATURE\n");
  1791. else if (setup->bRequest == USB_REQ_CLEAR_FEATURE)
  1792. dev_dbg(&dev->pdev->dev,
  1793. "SETUP: USB_REQ_CLEAR_FEATURE\n");
  1794. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1795. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1796. struct langwell_ep *epn;
  1797. epn = get_ep_by_windex(dev, wIndex);
  1798. /* stall if endpoint doesn't exist */
  1799. if (!epn) {
  1800. ep0_stall(dev);
  1801. goto end;
  1802. }
  1803. if (wValue != 0 || wLength != 0
  1804. || epn->ep_num > dev->ep_max)
  1805. break;
  1806. spin_unlock(&dev->lock);
  1807. rc = langwell_ep_set_halt(&epn->ep,
  1808. (setup->bRequest == USB_REQ_SET_FEATURE)
  1809. ? 1 : 0);
  1810. spin_lock(&dev->lock);
  1811. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1812. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1813. | USB_TYPE_STANDARD)) {
  1814. rc = 0;
  1815. switch (wValue) {
  1816. case USB_DEVICE_REMOTE_WAKEUP:
  1817. if (setup->bRequest == USB_REQ_SET_FEATURE) {
  1818. dev->remote_wakeup = 1;
  1819. dev->dev_status |= (1 << wValue);
  1820. } else {
  1821. dev->remote_wakeup = 0;
  1822. dev->dev_status &= ~(1 << wValue);
  1823. }
  1824. break;
  1825. case USB_DEVICE_TEST_MODE:
  1826. dev_dbg(&dev->pdev->dev, "SETUP: TEST MODE\n");
  1827. if ((wIndex & 0xff) ||
  1828. (dev->gadget.speed != USB_SPEED_HIGH))
  1829. ep0_stall(dev);
  1830. switch (wIndex >> 8) {
  1831. case TEST_J:
  1832. case TEST_K:
  1833. case TEST_SE0_NAK:
  1834. case TEST_PACKET:
  1835. case TEST_FORCE_EN:
  1836. if (prime_status_phase(dev, EP_DIR_IN))
  1837. ep0_stall(dev);
  1838. portsc1 = readl(&dev->op_regs->portsc1);
  1839. portsc1 |= (wIndex & 0xf00) << 8;
  1840. writel(portsc1, &dev->op_regs->portsc1);
  1841. goto end;
  1842. default:
  1843. rc = -EOPNOTSUPP;
  1844. }
  1845. break;
  1846. default:
  1847. rc = -EOPNOTSUPP;
  1848. break;
  1849. }
  1850. if (!gadget_is_otg(&dev->gadget))
  1851. break;
  1852. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE) {
  1853. dev->gadget.b_hnp_enable = 1;
  1854. #ifdef OTG_TRANSCEIVER
  1855. if (!dev->lotg->otg.default_a)
  1856. dev->lotg->hsm.b_hnp_enable = 1;
  1857. #endif
  1858. } else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1859. dev->gadget.a_hnp_support = 1;
  1860. else if (setup->bRequest ==
  1861. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1862. dev->gadget.a_alt_hnp_support = 1;
  1863. else
  1864. break;
  1865. } else
  1866. break;
  1867. if (rc == 0) {
  1868. if (prime_status_phase(dev, EP_DIR_IN))
  1869. ep0_stall(dev);
  1870. }
  1871. goto end;
  1872. }
  1873. case USB_REQ_GET_DESCRIPTOR:
  1874. dev_dbg(&dev->pdev->dev,
  1875. "SETUP: USB_REQ_GET_DESCRIPTOR\n");
  1876. goto delegate;
  1877. case USB_REQ_SET_DESCRIPTOR:
  1878. dev_dbg(&dev->pdev->dev,
  1879. "SETUP: USB_REQ_SET_DESCRIPTOR unsupported\n");
  1880. goto delegate;
  1881. case USB_REQ_GET_CONFIGURATION:
  1882. dev_dbg(&dev->pdev->dev,
  1883. "SETUP: USB_REQ_GET_CONFIGURATION\n");
  1884. goto delegate;
  1885. case USB_REQ_SET_CONFIGURATION:
  1886. dev_dbg(&dev->pdev->dev,
  1887. "SETUP: USB_REQ_SET_CONFIGURATION\n");
  1888. goto delegate;
  1889. case USB_REQ_GET_INTERFACE:
  1890. dev_dbg(&dev->pdev->dev,
  1891. "SETUP: USB_REQ_GET_INTERFACE\n");
  1892. goto delegate;
  1893. case USB_REQ_SET_INTERFACE:
  1894. dev_dbg(&dev->pdev->dev,
  1895. "SETUP: USB_REQ_SET_INTERFACE\n");
  1896. goto delegate;
  1897. case USB_REQ_SYNCH_FRAME:
  1898. dev_dbg(&dev->pdev->dev,
  1899. "SETUP: USB_REQ_SYNCH_FRAME unsupported\n");
  1900. goto delegate;
  1901. default:
  1902. /* delegate USB standard requests to the gadget driver */
  1903. goto delegate;
  1904. delegate:
  1905. /* USB requests handled by gadget */
  1906. if (wLength) {
  1907. /* DATA phase from gadget, STATUS phase from udc */
  1908. dev->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1909. ? USB_DIR_IN : USB_DIR_OUT;
  1910. dev_vdbg(&dev->pdev->dev,
  1911. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1912. dev->ep0_dir, wLength);
  1913. spin_unlock(&dev->lock);
  1914. if (dev->driver->setup(&dev->gadget,
  1915. &dev->local_setup_buff) < 0)
  1916. ep0_stall(dev);
  1917. spin_lock(&dev->lock);
  1918. dev->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1919. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1920. } else {
  1921. /* no DATA phase, IN STATUS phase from gadget */
  1922. dev->ep0_dir = USB_DIR_IN;
  1923. dev_vdbg(&dev->pdev->dev,
  1924. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1925. dev->ep0_dir, wLength);
  1926. spin_unlock(&dev->lock);
  1927. if (dev->driver->setup(&dev->gadget,
  1928. &dev->local_setup_buff) < 0)
  1929. ep0_stall(dev);
  1930. spin_lock(&dev->lock);
  1931. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1932. }
  1933. break;
  1934. }
  1935. end:
  1936. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1937. }
  1938. /* transfer completion, process endpoint request and free the completed dTDs
  1939. * for this request
  1940. */
  1941. static int process_ep_req(struct langwell_udc *dev, int index,
  1942. struct langwell_request *curr_req)
  1943. {
  1944. struct langwell_dtd *curr_dtd;
  1945. struct langwell_dqh *curr_dqh;
  1946. int td_complete, actual, remaining_length;
  1947. int i, dir;
  1948. u8 dtd_status = 0;
  1949. int retval = 0;
  1950. curr_dqh = &dev->ep_dqh[index];
  1951. dir = index % 2;
  1952. curr_dtd = curr_req->head;
  1953. td_complete = 0;
  1954. actual = curr_req->req.length;
  1955. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1956. for (i = 0; i < curr_req->dtd_count; i++) {
  1957. /* command execution states by dTD */
  1958. dtd_status = curr_dtd->dtd_status;
  1959. barrier();
  1960. remaining_length = le16_to_cpu(curr_dtd->dtd_total);
  1961. actual -= remaining_length;
  1962. if (!dtd_status) {
  1963. /* transfers completed successfully */
  1964. if (!remaining_length) {
  1965. td_complete++;
  1966. dev_vdbg(&dev->pdev->dev,
  1967. "dTD transmitted successfully\n");
  1968. } else {
  1969. if (dir) {
  1970. dev_vdbg(&dev->pdev->dev,
  1971. "TX dTD remains data\n");
  1972. retval = -EPROTO;
  1973. break;
  1974. } else {
  1975. td_complete++;
  1976. break;
  1977. }
  1978. }
  1979. } else {
  1980. /* transfers completed with errors */
  1981. if (dtd_status & DTD_STS_ACTIVE) {
  1982. dev_dbg(&dev->pdev->dev,
  1983. "dTD status ACTIVE dQH[%d]\n", index);
  1984. retval = 1;
  1985. return retval;
  1986. } else if (dtd_status & DTD_STS_HALTED) {
  1987. dev_err(&dev->pdev->dev,
  1988. "dTD error %08x dQH[%d]\n",
  1989. dtd_status, index);
  1990. /* clear the errors and halt condition */
  1991. curr_dqh->dtd_status = 0;
  1992. retval = -EPIPE;
  1993. break;
  1994. } else if (dtd_status & DTD_STS_DBE) {
  1995. dev_dbg(&dev->pdev->dev,
  1996. "data buffer (overflow) error\n");
  1997. retval = -EPROTO;
  1998. break;
  1999. } else if (dtd_status & DTD_STS_TRE) {
  2000. dev_dbg(&dev->pdev->dev,
  2001. "transaction(ISO) error\n");
  2002. retval = -EILSEQ;
  2003. break;
  2004. } else
  2005. dev_err(&dev->pdev->dev,
  2006. "unknown error (0x%x)!\n",
  2007. dtd_status);
  2008. }
  2009. if (i != curr_req->dtd_count - 1)
  2010. curr_dtd = (struct langwell_dtd *)
  2011. curr_dtd->next_dtd_virt;
  2012. }
  2013. if (retval)
  2014. return retval;
  2015. curr_req->req.actual = actual;
  2016. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2017. return 0;
  2018. }
  2019. /* complete DATA or STATUS phase of ep0 prime status phase if needed */
  2020. static void ep0_req_complete(struct langwell_udc *dev,
  2021. struct langwell_ep *ep0, struct langwell_request *req)
  2022. {
  2023. u32 new_addr;
  2024. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2025. if (dev->usb_state == USB_STATE_ADDRESS) {
  2026. /* set the new address */
  2027. new_addr = (u32)dev->dev_addr;
  2028. writel(new_addr << USBADR_SHIFT, &dev->op_regs->deviceaddr);
  2029. new_addr = USBADR(readl(&dev->op_regs->deviceaddr));
  2030. dev_vdbg(&dev->pdev->dev, "new_addr = %d\n", new_addr);
  2031. }
  2032. done(ep0, req, 0);
  2033. switch (dev->ep0_state) {
  2034. case DATA_STATE_XMIT:
  2035. /* receive status phase */
  2036. if (prime_status_phase(dev, EP_DIR_OUT))
  2037. ep0_stall(dev);
  2038. break;
  2039. case DATA_STATE_RECV:
  2040. /* send status phase */
  2041. if (prime_status_phase(dev, EP_DIR_IN))
  2042. ep0_stall(dev);
  2043. break;
  2044. case WAIT_FOR_OUT_STATUS:
  2045. dev->ep0_state = WAIT_FOR_SETUP;
  2046. break;
  2047. case WAIT_FOR_SETUP:
  2048. dev_err(&dev->pdev->dev, "unexpect ep0 packets\n");
  2049. break;
  2050. default:
  2051. ep0_stall(dev);
  2052. break;
  2053. }
  2054. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2055. }
  2056. /* USB transfer completion interrupt */
  2057. static void handle_trans_complete(struct langwell_udc *dev)
  2058. {
  2059. u32 complete_bits;
  2060. int i, ep_num, dir, bit_mask, status;
  2061. struct langwell_ep *epn;
  2062. struct langwell_request *curr_req, *temp_req;
  2063. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2064. complete_bits = readl(&dev->op_regs->endptcomplete);
  2065. dev_vdbg(&dev->pdev->dev, "endptcomplete register: 0x%08x\n",
  2066. complete_bits);
  2067. /* Write-Clear the bits in endptcomplete register */
  2068. writel(complete_bits, &dev->op_regs->endptcomplete);
  2069. if (!complete_bits) {
  2070. dev_dbg(&dev->pdev->dev, "complete_bits = 0\n");
  2071. goto done;
  2072. }
  2073. for (i = 0; i < dev->ep_max; i++) {
  2074. ep_num = i / 2;
  2075. dir = i % 2;
  2076. bit_mask = 1 << (ep_num + 16 * dir);
  2077. if (!(complete_bits & bit_mask))
  2078. continue;
  2079. /* ep0 */
  2080. if (i == 1)
  2081. epn = &dev->ep[0];
  2082. else
  2083. epn = &dev->ep[i];
  2084. if (epn->name == NULL) {
  2085. dev_warn(&dev->pdev->dev, "invalid endpoint\n");
  2086. continue;
  2087. }
  2088. if (i < 2)
  2089. /* ep0 in and out */
  2090. dev_dbg(&dev->pdev->dev, "%s-%s transfer completed\n",
  2091. epn->name,
  2092. is_in(epn) ? "in" : "out");
  2093. else
  2094. dev_dbg(&dev->pdev->dev, "%s transfer completed\n",
  2095. epn->name);
  2096. /* process the req queue until an uncomplete request */
  2097. list_for_each_entry_safe(curr_req, temp_req,
  2098. &epn->queue, queue) {
  2099. status = process_ep_req(dev, i, curr_req);
  2100. dev_vdbg(&dev->pdev->dev, "%s req status: %d\n",
  2101. epn->name, status);
  2102. if (status)
  2103. break;
  2104. /* write back status to req */
  2105. curr_req->req.status = status;
  2106. /* ep0 request completion */
  2107. if (ep_num == 0) {
  2108. ep0_req_complete(dev, epn, curr_req);
  2109. break;
  2110. } else {
  2111. done(epn, curr_req, status);
  2112. }
  2113. }
  2114. }
  2115. done:
  2116. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2117. }
  2118. /* port change detect interrupt handler */
  2119. static void handle_port_change(struct langwell_udc *dev)
  2120. {
  2121. u32 portsc1, devlc;
  2122. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2123. if (dev->bus_reset)
  2124. dev->bus_reset = 0;
  2125. portsc1 = readl(&dev->op_regs->portsc1);
  2126. devlc = readl(&dev->op_regs->devlc);
  2127. dev_vdbg(&dev->pdev->dev, "portsc1 = 0x%08x, devlc = 0x%08x\n",
  2128. portsc1, devlc);
  2129. /* bus reset is finished */
  2130. if (!(portsc1 & PORTS_PR)) {
  2131. /* get the speed */
  2132. dev->gadget.speed = lpm_device_speed(devlc);
  2133. dev_vdbg(&dev->pdev->dev, "dev->gadget.speed = %d\n",
  2134. dev->gadget.speed);
  2135. }
  2136. /* LPM L0 to L1 */
  2137. if (dev->lpm && dev->lpm_state == LPM_L0)
  2138. if (portsc1 & PORTS_SUSP && portsc1 & PORTS_SLP) {
  2139. dev_info(&dev->pdev->dev, "LPM L0 to L1\n");
  2140. dev->lpm_state = LPM_L1;
  2141. }
  2142. /* LPM L1 to L0, force resume or remote wakeup finished */
  2143. if (dev->lpm && dev->lpm_state == LPM_L1)
  2144. if (!(portsc1 & PORTS_SUSP)) {
  2145. dev_info(&dev->pdev->dev, "LPM L1 to L0\n");
  2146. dev->lpm_state = LPM_L0;
  2147. }
  2148. /* update USB state */
  2149. if (!dev->resume_state)
  2150. dev->usb_state = USB_STATE_DEFAULT;
  2151. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2152. }
  2153. /* USB reset interrupt handler */
  2154. static void handle_usb_reset(struct langwell_udc *dev)
  2155. {
  2156. u32 deviceaddr,
  2157. endptsetupstat,
  2158. endptcomplete;
  2159. unsigned long timeout;
  2160. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2161. /* Write-Clear the device address */
  2162. deviceaddr = readl(&dev->op_regs->deviceaddr);
  2163. writel(deviceaddr & ~USBADR_MASK, &dev->op_regs->deviceaddr);
  2164. dev->dev_addr = 0;
  2165. /* clear usb state */
  2166. dev->resume_state = 0;
  2167. /* LPM L1 to L0, reset */
  2168. if (dev->lpm)
  2169. dev->lpm_state = LPM_L0;
  2170. dev->ep0_dir = USB_DIR_OUT;
  2171. dev->ep0_state = WAIT_FOR_SETUP;
  2172. /* remote wakeup reset to 0 when the device is reset */
  2173. dev->remote_wakeup = 0;
  2174. dev->dev_status = 1 << USB_DEVICE_SELF_POWERED;
  2175. dev->gadget.b_hnp_enable = 0;
  2176. dev->gadget.a_hnp_support = 0;
  2177. dev->gadget.a_alt_hnp_support = 0;
  2178. /* Write-Clear all the setup token semaphores */
  2179. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  2180. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  2181. /* Write-Clear all the endpoint complete status bits */
  2182. endptcomplete = readl(&dev->op_regs->endptcomplete);
  2183. writel(endptcomplete, &dev->op_regs->endptcomplete);
  2184. /* wait until all endptprime bits cleared */
  2185. timeout = jiffies + PRIME_TIMEOUT;
  2186. while (readl(&dev->op_regs->endptprime)) {
  2187. if (time_after(jiffies, timeout)) {
  2188. dev_err(&dev->pdev->dev, "USB reset timeout\n");
  2189. break;
  2190. }
  2191. cpu_relax();
  2192. }
  2193. /* write 1s to endptflush register to clear any primed buffers */
  2194. writel((u32) ~0, &dev->op_regs->endptflush);
  2195. if (readl(&dev->op_regs->portsc1) & PORTS_PR) {
  2196. dev_vdbg(&dev->pdev->dev, "USB bus reset\n");
  2197. /* bus is reseting */
  2198. dev->bus_reset = 1;
  2199. /* reset all the queues, stop all USB activities */
  2200. stop_activity(dev, dev->driver);
  2201. dev->usb_state = USB_STATE_DEFAULT;
  2202. } else {
  2203. dev_vdbg(&dev->pdev->dev, "device controller reset\n");
  2204. /* controller reset */
  2205. langwell_udc_reset(dev);
  2206. /* reset all the queues, stop all USB activities */
  2207. stop_activity(dev, dev->driver);
  2208. /* reset ep0 dQH and endptctrl */
  2209. ep0_reset(dev);
  2210. /* enable interrupt and set controller to run state */
  2211. langwell_udc_start(dev);
  2212. dev->usb_state = USB_STATE_ATTACHED;
  2213. }
  2214. #ifdef OTG_TRANSCEIVER
  2215. /* refer to USB OTG 6.6.2.3 b_hnp_en is cleared */
  2216. if (!dev->lotg->otg.default_a)
  2217. dev->lotg->hsm.b_hnp_enable = 0;
  2218. #endif
  2219. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2220. }
  2221. /* USB bus suspend/resume interrupt */
  2222. static void handle_bus_suspend(struct langwell_udc *dev)
  2223. {
  2224. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2225. dev->resume_state = dev->usb_state;
  2226. dev->usb_state = USB_STATE_SUSPENDED;
  2227. #ifdef OTG_TRANSCEIVER
  2228. if (dev->lotg->otg.default_a) {
  2229. if (dev->lotg->hsm.b_bus_suspend_vld == 1) {
  2230. dev->lotg->hsm.b_bus_suspend = 1;
  2231. /* notify transceiver the state changes */
  2232. if (spin_trylock(&dev->lotg->wq_lock)) {
  2233. langwell_update_transceiver();
  2234. spin_unlock(&dev->lotg->wq_lock);
  2235. }
  2236. }
  2237. dev->lotg->hsm.b_bus_suspend_vld++;
  2238. } else {
  2239. if (!dev->lotg->hsm.a_bus_suspend) {
  2240. dev->lotg->hsm.a_bus_suspend = 1;
  2241. /* notify transceiver the state changes */
  2242. if (spin_trylock(&dev->lotg->wq_lock)) {
  2243. langwell_update_transceiver();
  2244. spin_unlock(&dev->lotg->wq_lock);
  2245. }
  2246. }
  2247. }
  2248. #endif
  2249. /* report suspend to the driver */
  2250. if (dev->driver) {
  2251. if (dev->driver->suspend) {
  2252. spin_unlock(&dev->lock);
  2253. dev->driver->suspend(&dev->gadget);
  2254. spin_lock(&dev->lock);
  2255. dev_dbg(&dev->pdev->dev, "suspend %s\n",
  2256. dev->driver->driver.name);
  2257. }
  2258. }
  2259. /* enter PHY low power suspend */
  2260. if (dev->pdev->device != 0x0829)
  2261. langwell_phy_low_power(dev, 0);
  2262. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2263. }
  2264. static void handle_bus_resume(struct langwell_udc *dev)
  2265. {
  2266. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2267. dev->usb_state = dev->resume_state;
  2268. dev->resume_state = 0;
  2269. /* exit PHY low power suspend */
  2270. if (dev->pdev->device != 0x0829)
  2271. langwell_phy_low_power(dev, 0);
  2272. #ifdef OTG_TRANSCEIVER
  2273. if (dev->lotg->otg.default_a == 0)
  2274. dev->lotg->hsm.a_bus_suspend = 0;
  2275. #endif
  2276. /* report resume to the driver */
  2277. if (dev->driver) {
  2278. if (dev->driver->resume) {
  2279. spin_unlock(&dev->lock);
  2280. dev->driver->resume(&dev->gadget);
  2281. spin_lock(&dev->lock);
  2282. dev_dbg(&dev->pdev->dev, "resume %s\n",
  2283. dev->driver->driver.name);
  2284. }
  2285. }
  2286. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2287. }
  2288. /* USB device controller interrupt handler */
  2289. static irqreturn_t langwell_irq(int irq, void *_dev)
  2290. {
  2291. struct langwell_udc *dev = _dev;
  2292. u32 usbsts,
  2293. usbintr,
  2294. irq_sts,
  2295. portsc1;
  2296. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2297. if (dev->stopped) {
  2298. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2299. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2300. return IRQ_NONE;
  2301. }
  2302. spin_lock(&dev->lock);
  2303. /* USB status */
  2304. usbsts = readl(&dev->op_regs->usbsts);
  2305. /* USB interrupt enable */
  2306. usbintr = readl(&dev->op_regs->usbintr);
  2307. irq_sts = usbsts & usbintr;
  2308. dev_vdbg(&dev->pdev->dev,
  2309. "usbsts = 0x%08x, usbintr = 0x%08x, irq_sts = 0x%08x\n",
  2310. usbsts, usbintr, irq_sts);
  2311. if (!irq_sts) {
  2312. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2313. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2314. spin_unlock(&dev->lock);
  2315. return IRQ_NONE;
  2316. }
  2317. /* Write-Clear interrupt status bits */
  2318. writel(irq_sts, &dev->op_regs->usbsts);
  2319. /* resume from suspend */
  2320. portsc1 = readl(&dev->op_regs->portsc1);
  2321. if (dev->usb_state == USB_STATE_SUSPENDED)
  2322. if (!(portsc1 & PORTS_SUSP))
  2323. handle_bus_resume(dev);
  2324. /* USB interrupt */
  2325. if (irq_sts & STS_UI) {
  2326. dev_vdbg(&dev->pdev->dev, "USB interrupt\n");
  2327. /* setup packet received from ep0 */
  2328. if (readl(&dev->op_regs->endptsetupstat)
  2329. & EP0SETUPSTAT_MASK) {
  2330. dev_vdbg(&dev->pdev->dev,
  2331. "USB SETUP packet received interrupt\n");
  2332. /* setup tripwire semaphone */
  2333. setup_tripwire(dev);
  2334. handle_setup_packet(dev, &dev->local_setup_buff);
  2335. }
  2336. /* USB transfer completion */
  2337. if (readl(&dev->op_regs->endptcomplete)) {
  2338. dev_vdbg(&dev->pdev->dev,
  2339. "USB transfer completion interrupt\n");
  2340. handle_trans_complete(dev);
  2341. }
  2342. }
  2343. /* SOF received interrupt (for ISO transfer) */
  2344. if (irq_sts & STS_SRI) {
  2345. /* FIXME */
  2346. /* dev_vdbg(&dev->pdev->dev, "SOF received interrupt\n"); */
  2347. }
  2348. /* port change detect interrupt */
  2349. if (irq_sts & STS_PCI) {
  2350. dev_vdbg(&dev->pdev->dev, "port change detect interrupt\n");
  2351. handle_port_change(dev);
  2352. }
  2353. /* suspend interrupt */
  2354. if (irq_sts & STS_SLI) {
  2355. dev_vdbg(&dev->pdev->dev, "suspend interrupt\n");
  2356. handle_bus_suspend(dev);
  2357. }
  2358. /* USB reset interrupt */
  2359. if (irq_sts & STS_URI) {
  2360. dev_vdbg(&dev->pdev->dev, "USB reset interrupt\n");
  2361. handle_usb_reset(dev);
  2362. }
  2363. /* USB error or system error interrupt */
  2364. if (irq_sts & (STS_UEI | STS_SEI)) {
  2365. /* FIXME */
  2366. dev_warn(&dev->pdev->dev, "error IRQ, irq_sts: %x\n", irq_sts);
  2367. }
  2368. spin_unlock(&dev->lock);
  2369. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2370. return IRQ_HANDLED;
  2371. }
  2372. /*-------------------------------------------------------------------------*/
  2373. /* release device structure */
  2374. static void gadget_release(struct device *_dev)
  2375. {
  2376. struct langwell_udc *dev = dev_get_drvdata(_dev);
  2377. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2378. complete(dev->done);
  2379. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2380. kfree(dev);
  2381. }
  2382. /* enable SRAM caching if SRAM detected */
  2383. static void sram_init(struct langwell_udc *dev)
  2384. {
  2385. struct pci_dev *pdev = dev->pdev;
  2386. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2387. dev->sram_addr = pci_resource_start(pdev, 1);
  2388. dev->sram_size = pci_resource_len(pdev, 1);
  2389. dev_info(&dev->pdev->dev, "Found private SRAM at %x size:%x\n",
  2390. dev->sram_addr, dev->sram_size);
  2391. dev->got_sram = 1;
  2392. if (pci_request_region(pdev, 1, kobject_name(&pdev->dev.kobj))) {
  2393. dev_warn(&dev->pdev->dev, "SRAM request failed\n");
  2394. dev->got_sram = 0;
  2395. } else if (!dma_declare_coherent_memory(&pdev->dev, dev->sram_addr,
  2396. dev->sram_addr, dev->sram_size, DMA_MEMORY_MAP)) {
  2397. dev_warn(&dev->pdev->dev, "SRAM DMA declare failed\n");
  2398. pci_release_region(pdev, 1);
  2399. dev->got_sram = 0;
  2400. }
  2401. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2402. }
  2403. /* release SRAM caching */
  2404. static void sram_deinit(struct langwell_udc *dev)
  2405. {
  2406. struct pci_dev *pdev = dev->pdev;
  2407. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2408. dma_release_declared_memory(&pdev->dev);
  2409. pci_release_region(pdev, 1);
  2410. dev->got_sram = 0;
  2411. dev_info(&dev->pdev->dev, "release SRAM caching\n");
  2412. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2413. }
  2414. /* tear down the binding between this driver and the pci device */
  2415. static void langwell_udc_remove(struct pci_dev *pdev)
  2416. {
  2417. struct langwell_udc *dev = pci_get_drvdata(pdev);
  2418. DECLARE_COMPLETION(done);
  2419. BUG_ON(dev->driver);
  2420. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2421. dev->done = &done;
  2422. #ifndef OTG_TRANSCEIVER
  2423. /* free dTD dma_pool and dQH */
  2424. if (dev->dtd_pool)
  2425. dma_pool_destroy(dev->dtd_pool);
  2426. if (dev->ep_dqh)
  2427. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2428. dev->ep_dqh, dev->ep_dqh_dma);
  2429. /* release SRAM caching */
  2430. if (dev->has_sram && dev->got_sram)
  2431. sram_deinit(dev);
  2432. #endif
  2433. if (dev->status_req) {
  2434. kfree(dev->status_req->req.buf);
  2435. kfree(dev->status_req);
  2436. }
  2437. kfree(dev->ep);
  2438. /* disable IRQ handler */
  2439. if (dev->got_irq)
  2440. free_irq(pdev->irq, dev);
  2441. #ifndef OTG_TRANSCEIVER
  2442. if (dev->cap_regs)
  2443. iounmap(dev->cap_regs);
  2444. if (dev->region)
  2445. release_mem_region(pci_resource_start(pdev, 0),
  2446. pci_resource_len(pdev, 0));
  2447. if (dev->enabled)
  2448. pci_disable_device(pdev);
  2449. #else
  2450. if (dev->transceiver) {
  2451. otg_put_transceiver(dev->transceiver);
  2452. dev->transceiver = NULL;
  2453. dev->lotg = NULL;
  2454. }
  2455. #endif
  2456. dev->cap_regs = NULL;
  2457. dev_info(&dev->pdev->dev, "unbind\n");
  2458. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2459. device_unregister(&dev->gadget.dev);
  2460. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2461. device_remove_file(&pdev->dev, &dev_attr_remote_wakeup);
  2462. #ifndef OTG_TRANSCEIVER
  2463. pci_set_drvdata(pdev, NULL);
  2464. #endif
  2465. /* free dev, wait for the release() finished */
  2466. wait_for_completion(&done);
  2467. }
  2468. /*
  2469. * wrap this driver around the specified device, but
  2470. * don't respond over USB until a gadget driver binds to us.
  2471. */
  2472. static int langwell_udc_probe(struct pci_dev *pdev,
  2473. const struct pci_device_id *id)
  2474. {
  2475. struct langwell_udc *dev;
  2476. #ifndef OTG_TRANSCEIVER
  2477. unsigned long resource, len;
  2478. #endif
  2479. void __iomem *base = NULL;
  2480. size_t size;
  2481. int retval;
  2482. /* alloc, and start init */
  2483. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  2484. if (dev == NULL) {
  2485. retval = -ENOMEM;
  2486. goto error;
  2487. }
  2488. /* initialize device spinlock */
  2489. spin_lock_init(&dev->lock);
  2490. dev->pdev = pdev;
  2491. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2492. #ifdef OTG_TRANSCEIVER
  2493. /* PCI device is already enabled by otg_transceiver driver */
  2494. dev->enabled = 1;
  2495. /* mem region and register base */
  2496. dev->region = 1;
  2497. dev->transceiver = otg_get_transceiver();
  2498. dev->lotg = otg_to_langwell(dev->transceiver);
  2499. base = dev->lotg->regs;
  2500. #else
  2501. pci_set_drvdata(pdev, dev);
  2502. /* now all the pci goodies ... */
  2503. if (pci_enable_device(pdev) < 0) {
  2504. retval = -ENODEV;
  2505. goto error;
  2506. }
  2507. dev->enabled = 1;
  2508. /* control register: BAR 0 */
  2509. resource = pci_resource_start(pdev, 0);
  2510. len = pci_resource_len(pdev, 0);
  2511. if (!request_mem_region(resource, len, driver_name)) {
  2512. dev_err(&dev->pdev->dev, "controller already in use\n");
  2513. retval = -EBUSY;
  2514. goto error;
  2515. }
  2516. dev->region = 1;
  2517. base = ioremap_nocache(resource, len);
  2518. #endif
  2519. if (base == NULL) {
  2520. dev_err(&dev->pdev->dev, "can't map memory\n");
  2521. retval = -EFAULT;
  2522. goto error;
  2523. }
  2524. dev->cap_regs = (struct langwell_cap_regs __iomem *) base;
  2525. dev_vdbg(&dev->pdev->dev, "dev->cap_regs: %p\n", dev->cap_regs);
  2526. dev->op_regs = (struct langwell_op_regs __iomem *)
  2527. (base + OP_REG_OFFSET);
  2528. dev_vdbg(&dev->pdev->dev, "dev->op_regs: %p\n", dev->op_regs);
  2529. /* irq setup after old hardware is cleaned up */
  2530. if (!pdev->irq) {
  2531. dev_err(&dev->pdev->dev, "No IRQ. Check PCI setup!\n");
  2532. retval = -ENODEV;
  2533. goto error;
  2534. }
  2535. dev->has_sram = 1;
  2536. dev->got_sram = 0;
  2537. dev_vdbg(&dev->pdev->dev, "dev->has_sram: %d\n", dev->has_sram);
  2538. #ifndef OTG_TRANSCEIVER
  2539. /* enable SRAM caching if detected */
  2540. if (dev->has_sram && !dev->got_sram)
  2541. sram_init(dev);
  2542. dev_info(&dev->pdev->dev,
  2543. "irq %d, io mem: 0x%08lx, len: 0x%08lx, pci mem 0x%p\n",
  2544. pdev->irq, resource, len, base);
  2545. /* enables bus-mastering for device dev */
  2546. pci_set_master(pdev);
  2547. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2548. driver_name, dev) != 0) {
  2549. dev_err(&dev->pdev->dev,
  2550. "request interrupt %d failed\n", pdev->irq);
  2551. retval = -EBUSY;
  2552. goto error;
  2553. }
  2554. dev->got_irq = 1;
  2555. #endif
  2556. /* set stopped bit */
  2557. dev->stopped = 1;
  2558. /* capabilities and endpoint number */
  2559. dev->lpm = (readl(&dev->cap_regs->hccparams) & HCC_LEN) ? 1 : 0;
  2560. dev->dciversion = readw(&dev->cap_regs->dciversion);
  2561. dev->devcap = (readl(&dev->cap_regs->dccparams) & DEVCAP) ? 1 : 0;
  2562. dev_vdbg(&dev->pdev->dev, "dev->lpm: %d\n", dev->lpm);
  2563. dev_vdbg(&dev->pdev->dev, "dev->dciversion: 0x%04x\n",
  2564. dev->dciversion);
  2565. dev_vdbg(&dev->pdev->dev, "dccparams: 0x%08x\n",
  2566. readl(&dev->cap_regs->dccparams));
  2567. dev_vdbg(&dev->pdev->dev, "dev->devcap: %d\n", dev->devcap);
  2568. if (!dev->devcap) {
  2569. dev_err(&dev->pdev->dev, "can't support device mode\n");
  2570. retval = -ENODEV;
  2571. goto error;
  2572. }
  2573. /* a pair of endpoints (out/in) for each address */
  2574. dev->ep_max = DEN(readl(&dev->cap_regs->dccparams)) * 2;
  2575. dev_vdbg(&dev->pdev->dev, "dev->ep_max: %d\n", dev->ep_max);
  2576. /* allocate endpoints memory */
  2577. dev->ep = kzalloc(sizeof(struct langwell_ep) * dev->ep_max,
  2578. GFP_KERNEL);
  2579. if (!dev->ep) {
  2580. dev_err(&dev->pdev->dev, "allocate endpoints memory failed\n");
  2581. retval = -ENOMEM;
  2582. goto error;
  2583. }
  2584. /* allocate device dQH memory */
  2585. size = dev->ep_max * sizeof(struct langwell_dqh);
  2586. dev_vdbg(&dev->pdev->dev, "orig size = %zd\n", size);
  2587. if (size < DQH_ALIGNMENT)
  2588. size = DQH_ALIGNMENT;
  2589. else if ((size % DQH_ALIGNMENT) != 0) {
  2590. size += DQH_ALIGNMENT + 1;
  2591. size &= ~(DQH_ALIGNMENT - 1);
  2592. }
  2593. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2594. &dev->ep_dqh_dma, GFP_KERNEL);
  2595. if (!dev->ep_dqh) {
  2596. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2597. retval = -ENOMEM;
  2598. goto error;
  2599. }
  2600. dev->ep_dqh_size = size;
  2601. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %zd\n", dev->ep_dqh_size);
  2602. /* initialize ep0 status request structure */
  2603. dev->status_req = kzalloc(sizeof(struct langwell_request), GFP_KERNEL);
  2604. if (!dev->status_req) {
  2605. dev_err(&dev->pdev->dev,
  2606. "allocate status_req memory failed\n");
  2607. retval = -ENOMEM;
  2608. goto error;
  2609. }
  2610. INIT_LIST_HEAD(&dev->status_req->queue);
  2611. /* allocate a small amount of memory to get valid address */
  2612. dev->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2613. dev->status_req->req.dma = virt_to_phys(dev->status_req->req.buf);
  2614. dev->resume_state = USB_STATE_NOTATTACHED;
  2615. dev->usb_state = USB_STATE_POWERED;
  2616. dev->ep0_dir = USB_DIR_OUT;
  2617. /* remote wakeup reset to 0 when the device is reset */
  2618. dev->remote_wakeup = 0;
  2619. dev->dev_status = 1 << USB_DEVICE_SELF_POWERED;
  2620. #ifndef OTG_TRANSCEIVER
  2621. /* reset device controller */
  2622. langwell_udc_reset(dev);
  2623. #endif
  2624. /* initialize gadget structure */
  2625. dev->gadget.ops = &langwell_ops; /* usb_gadget_ops */
  2626. dev->gadget.ep0 = &dev->ep[0].ep; /* gadget ep0 */
  2627. INIT_LIST_HEAD(&dev->gadget.ep_list); /* ep_list */
  2628. dev->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  2629. dev->gadget.is_dualspeed = 1; /* support dual speed */
  2630. #ifdef OTG_TRANSCEIVER
  2631. dev->gadget.is_otg = 1; /* support otg mode */
  2632. #endif
  2633. /* the "gadget" abstracts/virtualizes the controller */
  2634. dev_set_name(&dev->gadget.dev, "gadget");
  2635. dev->gadget.dev.parent = &pdev->dev;
  2636. dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
  2637. dev->gadget.dev.release = gadget_release;
  2638. dev->gadget.name = driver_name; /* gadget name */
  2639. /* controller endpoints reinit */
  2640. eps_reinit(dev);
  2641. #ifndef OTG_TRANSCEIVER
  2642. /* reset ep0 dQH and endptctrl */
  2643. ep0_reset(dev);
  2644. #endif
  2645. /* create dTD dma_pool resource */
  2646. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2647. &dev->pdev->dev,
  2648. sizeof(struct langwell_dtd),
  2649. DTD_ALIGNMENT,
  2650. DMA_BOUNDARY);
  2651. if (!dev->dtd_pool) {
  2652. retval = -ENOMEM;
  2653. goto error;
  2654. }
  2655. /* done */
  2656. dev_info(&dev->pdev->dev, "%s\n", driver_desc);
  2657. dev_info(&dev->pdev->dev, "irq %d, pci mem %p\n", pdev->irq, base);
  2658. dev_info(&dev->pdev->dev, "Driver version: " DRIVER_VERSION "\n");
  2659. dev_info(&dev->pdev->dev, "Support (max) %d endpoints\n", dev->ep_max);
  2660. dev_info(&dev->pdev->dev, "Device interface version: 0x%04x\n",
  2661. dev->dciversion);
  2662. dev_info(&dev->pdev->dev, "Controller mode: %s\n",
  2663. dev->devcap ? "Device" : "Host");
  2664. dev_info(&dev->pdev->dev, "Support USB LPM: %s\n",
  2665. dev->lpm ? "Yes" : "No");
  2666. dev_vdbg(&dev->pdev->dev,
  2667. "After langwell_udc_probe(), print all registers:\n");
  2668. print_all_registers(dev);
  2669. retval = device_register(&dev->gadget.dev);
  2670. if (retval)
  2671. goto error;
  2672. retval = usb_add_gadget_udc(&pdev->dev, &dev->gadget);
  2673. if (retval)
  2674. goto error;
  2675. retval = device_create_file(&pdev->dev, &dev_attr_langwell_udc);
  2676. if (retval)
  2677. goto error;
  2678. retval = device_create_file(&pdev->dev, &dev_attr_remote_wakeup);
  2679. if (retval)
  2680. goto error_attr1;
  2681. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2682. return 0;
  2683. error_attr1:
  2684. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2685. error:
  2686. if (dev) {
  2687. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2688. langwell_udc_remove(pdev);
  2689. }
  2690. return retval;
  2691. }
  2692. /* device controller suspend */
  2693. static int langwell_udc_suspend(struct pci_dev *pdev, pm_message_t state)
  2694. {
  2695. struct langwell_udc *dev = pci_get_drvdata(pdev);
  2696. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2697. usb_del_gadget_udc(&dev->gadget);
  2698. /* disable interrupt and set controller to stop state */
  2699. langwell_udc_stop(dev);
  2700. /* disable IRQ handler */
  2701. if (dev->got_irq)
  2702. free_irq(pdev->irq, dev);
  2703. dev->got_irq = 0;
  2704. /* save PCI state */
  2705. pci_save_state(pdev);
  2706. spin_lock_irq(&dev->lock);
  2707. /* stop all usb activities */
  2708. stop_activity(dev, dev->driver);
  2709. spin_unlock_irq(&dev->lock);
  2710. /* free dTD dma_pool and dQH */
  2711. if (dev->dtd_pool)
  2712. dma_pool_destroy(dev->dtd_pool);
  2713. if (dev->ep_dqh)
  2714. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2715. dev->ep_dqh, dev->ep_dqh_dma);
  2716. /* release SRAM caching */
  2717. if (dev->has_sram && dev->got_sram)
  2718. sram_deinit(dev);
  2719. /* set device power state */
  2720. pci_set_power_state(pdev, PCI_D3hot);
  2721. /* enter PHY low power suspend */
  2722. if (dev->pdev->device != 0x0829)
  2723. langwell_phy_low_power(dev, 1);
  2724. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2725. return 0;
  2726. }
  2727. /* device controller resume */
  2728. static int langwell_udc_resume(struct pci_dev *pdev)
  2729. {
  2730. struct langwell_udc *dev = pci_get_drvdata(pdev);
  2731. size_t size;
  2732. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2733. /* exit PHY low power suspend */
  2734. if (dev->pdev->device != 0x0829)
  2735. langwell_phy_low_power(dev, 0);
  2736. /* set device D0 power state */
  2737. pci_set_power_state(pdev, PCI_D0);
  2738. /* enable SRAM caching if detected */
  2739. if (dev->has_sram && !dev->got_sram)
  2740. sram_init(dev);
  2741. /* allocate device dQH memory */
  2742. size = dev->ep_max * sizeof(struct langwell_dqh);
  2743. dev_vdbg(&dev->pdev->dev, "orig size = %zd\n", size);
  2744. if (size < DQH_ALIGNMENT)
  2745. size = DQH_ALIGNMENT;
  2746. else if ((size % DQH_ALIGNMENT) != 0) {
  2747. size += DQH_ALIGNMENT + 1;
  2748. size &= ~(DQH_ALIGNMENT - 1);
  2749. }
  2750. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2751. &dev->ep_dqh_dma, GFP_KERNEL);
  2752. if (!dev->ep_dqh) {
  2753. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2754. return -ENOMEM;
  2755. }
  2756. dev->ep_dqh_size = size;
  2757. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %zd\n", dev->ep_dqh_size);
  2758. /* create dTD dma_pool resource */
  2759. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2760. &dev->pdev->dev,
  2761. sizeof(struct langwell_dtd),
  2762. DTD_ALIGNMENT,
  2763. DMA_BOUNDARY);
  2764. if (!dev->dtd_pool)
  2765. return -ENOMEM;
  2766. /* restore PCI state */
  2767. pci_restore_state(pdev);
  2768. /* enable IRQ handler */
  2769. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2770. driver_name, dev) != 0) {
  2771. dev_err(&dev->pdev->dev, "request interrupt %d failed\n",
  2772. pdev->irq);
  2773. return -EBUSY;
  2774. }
  2775. dev->got_irq = 1;
  2776. /* reset and start controller to run state */
  2777. if (dev->stopped) {
  2778. /* reset device controller */
  2779. langwell_udc_reset(dev);
  2780. /* reset ep0 dQH and endptctrl */
  2781. ep0_reset(dev);
  2782. /* start device if gadget is loaded */
  2783. if (dev->driver)
  2784. langwell_udc_start(dev);
  2785. }
  2786. /* reset USB status */
  2787. dev->usb_state = USB_STATE_ATTACHED;
  2788. dev->ep0_state = WAIT_FOR_SETUP;
  2789. dev->ep0_dir = USB_DIR_OUT;
  2790. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2791. return 0;
  2792. }
  2793. /* pci driver shutdown */
  2794. static void langwell_udc_shutdown(struct pci_dev *pdev)
  2795. {
  2796. struct langwell_udc *dev = pci_get_drvdata(pdev);
  2797. u32 usbmode;
  2798. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2799. /* reset controller mode to IDLE */
  2800. usbmode = readl(&dev->op_regs->usbmode);
  2801. dev_dbg(&dev->pdev->dev, "usbmode = 0x%08x\n", usbmode);
  2802. usbmode &= (~3 | MODE_IDLE);
  2803. writel(usbmode, &dev->op_regs->usbmode);
  2804. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2805. }
  2806. /*-------------------------------------------------------------------------*/
  2807. static const struct pci_device_id pci_ids[] = { {
  2808. .class = ((PCI_CLASS_SERIAL_USB << 8) | 0xfe),
  2809. .class_mask = ~0,
  2810. .vendor = 0x8086,
  2811. .device = 0x0811,
  2812. .subvendor = PCI_ANY_ID,
  2813. .subdevice = PCI_ANY_ID,
  2814. }, { /* end: all zeroes */ }
  2815. };
  2816. MODULE_DEVICE_TABLE(pci, pci_ids);
  2817. static struct pci_driver langwell_pci_driver = {
  2818. .name = (char *) driver_name,
  2819. .id_table = pci_ids,
  2820. .probe = langwell_udc_probe,
  2821. .remove = langwell_udc_remove,
  2822. /* device controller suspend/resume */
  2823. .suspend = langwell_udc_suspend,
  2824. .resume = langwell_udc_resume,
  2825. .shutdown = langwell_udc_shutdown,
  2826. };
  2827. static int __init init(void)
  2828. {
  2829. #ifdef OTG_TRANSCEIVER
  2830. return langwell_register_peripheral(&langwell_pci_driver);
  2831. #else
  2832. return pci_register_driver(&langwell_pci_driver);
  2833. #endif
  2834. }
  2835. module_init(init);
  2836. static void __exit cleanup(void)
  2837. {
  2838. #ifdef OTG_TRANSCEIVER
  2839. return langwell_unregister_peripheral(&langwell_pci_driver);
  2840. #else
  2841. pci_unregister_driver(&langwell_pci_driver);
  2842. #endif
  2843. }
  2844. module_exit(cleanup);
  2845. MODULE_DESCRIPTION(DRIVER_DESC);
  2846. MODULE_AUTHOR("Xiaochen Shen <xiaochen.shen@intel.com>");
  2847. MODULE_VERSION(DRIVER_VERSION);
  2848. MODULE_LICENSE("GPL");