gadget.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.dma == DMA_ADDR_INVALID) {
  62. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  63. req->request.length, req->direction
  64. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  65. req->mapped = true;
  66. }
  67. }
  68. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  69. {
  70. struct dwc3 *dwc = req->dep->dwc;
  71. if (req->request.length == 0) {
  72. req->request.dma = DMA_ADDR_INVALID;
  73. return;
  74. }
  75. if (req->mapped) {
  76. dma_unmap_single(dwc->dev, req->request.dma,
  77. req->request.length, req->direction
  78. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  79. req->mapped = 0;
  80. req->request.dma = DMA_ADDR_INVALID;
  81. }
  82. }
  83. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  84. int status)
  85. {
  86. struct dwc3 *dwc = dep->dwc;
  87. if (req->queued) {
  88. dep->busy_slot++;
  89. /*
  90. * Skip LINK TRB. We can't use req->trb and check for
  91. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  92. * completed (not the LINK TRB).
  93. */
  94. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  95. usb_endpoint_xfer_isoc(dep->desc))
  96. dep->busy_slot++;
  97. }
  98. list_del(&req->list);
  99. if (req->request.status == -EINPROGRESS)
  100. req->request.status = status;
  101. dwc3_unmap_buffer_from_dma(req);
  102. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  103. req, dep->name, req->request.actual,
  104. req->request.length, status);
  105. spin_unlock(&dwc->lock);
  106. req->request.complete(&req->dep->endpoint, &req->request);
  107. spin_lock(&dwc->lock);
  108. }
  109. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  110. {
  111. switch (cmd) {
  112. case DWC3_DEPCMD_DEPSTARTCFG:
  113. return "Start New Configuration";
  114. case DWC3_DEPCMD_ENDTRANSFER:
  115. return "End Transfer";
  116. case DWC3_DEPCMD_UPDATETRANSFER:
  117. return "Update Transfer";
  118. case DWC3_DEPCMD_STARTTRANSFER:
  119. return "Start Transfer";
  120. case DWC3_DEPCMD_CLEARSTALL:
  121. return "Clear Stall";
  122. case DWC3_DEPCMD_SETSTALL:
  123. return "Set Stall";
  124. case DWC3_DEPCMD_GETSEQNUMBER:
  125. return "Get Data Sequence Number";
  126. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  127. return "Set Endpoint Transfer Resource";
  128. case DWC3_DEPCMD_SETEPCONFIG:
  129. return "Set Endpoint Configuration";
  130. default:
  131. return "UNKNOWN command";
  132. }
  133. }
  134. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  135. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  136. {
  137. struct dwc3_ep *dep = dwc->eps[ep];
  138. u32 timeout = 500;
  139. u32 reg;
  140. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  141. dep->name,
  142. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  143. params->param1, params->param2);
  144. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  148. do {
  149. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  150. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  151. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  152. DWC3_DEPCMD_STATUS(reg));
  153. return 0;
  154. }
  155. /*
  156. * We can't sleep here, because it is also called from
  157. * interrupt context.
  158. */
  159. timeout--;
  160. if (!timeout)
  161. return -ETIMEDOUT;
  162. udelay(1);
  163. } while (1);
  164. }
  165. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  166. struct dwc3_trb_hw *trb)
  167. {
  168. u32 offset = (char *) trb - (char *) dep->trb_pool;
  169. return dep->trb_pool_dma + offset;
  170. }
  171. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  172. {
  173. struct dwc3 *dwc = dep->dwc;
  174. if (dep->trb_pool)
  175. return 0;
  176. if (dep->number == 0 || dep->number == 1)
  177. return 0;
  178. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  179. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  180. &dep->trb_pool_dma, GFP_KERNEL);
  181. if (!dep->trb_pool) {
  182. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  183. dep->name);
  184. return -ENOMEM;
  185. }
  186. return 0;
  187. }
  188. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  189. {
  190. struct dwc3 *dwc = dep->dwc;
  191. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  192. dep->trb_pool, dep->trb_pool_dma);
  193. dep->trb_pool = NULL;
  194. dep->trb_pool_dma = 0;
  195. }
  196. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  197. {
  198. struct dwc3_gadget_ep_cmd_params params;
  199. u32 cmd;
  200. memset(&params, 0x00, sizeof(params));
  201. if (dep->number != 1) {
  202. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  203. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  204. if (dep->number > 1) {
  205. if (dwc->start_config_issued)
  206. return 0;
  207. dwc->start_config_issued = true;
  208. cmd |= DWC3_DEPCMD_PARAM(2);
  209. }
  210. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  211. }
  212. return 0;
  213. }
  214. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  215. const struct usb_endpoint_descriptor *desc)
  216. {
  217. struct dwc3_gadget_ep_cmd_params params;
  218. memset(&params, 0x00, sizeof(params));
  219. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  220. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  221. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  222. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  223. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  224. if (usb_endpoint_xfer_bulk(desc) && dep->endpoint.max_streams) {
  225. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  226. | DWC3_DEPCFG_STREAM_EVENT_EN;
  227. dep->stream_capable = true;
  228. }
  229. if (usb_endpoint_xfer_isoc(desc))
  230. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  231. /*
  232. * We are doing 1:1 mapping for endpoints, meaning
  233. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  234. * so on. We consider the direction bit as part of the physical
  235. * endpoint number. So USB endpoint 0x81 is 0x03.
  236. */
  237. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  238. /*
  239. * We must use the lower 16 TX FIFOs even though
  240. * HW might have more
  241. */
  242. if (dep->direction)
  243. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  244. if (desc->bInterval) {
  245. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  246. dep->interval = 1 << (desc->bInterval - 1);
  247. }
  248. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  249. DWC3_DEPCMD_SETEPCONFIG, &params);
  250. }
  251. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  252. {
  253. struct dwc3_gadget_ep_cmd_params params;
  254. memset(&params, 0x00, sizeof(params));
  255. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  256. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  257. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  258. }
  259. /**
  260. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  261. * @dep: endpoint to be initialized
  262. * @desc: USB Endpoint Descriptor
  263. *
  264. * Caller should take care of locking
  265. */
  266. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  267. const struct usb_endpoint_descriptor *desc)
  268. {
  269. struct dwc3 *dwc = dep->dwc;
  270. u32 reg;
  271. int ret = -ENOMEM;
  272. if (!(dep->flags & DWC3_EP_ENABLED)) {
  273. ret = dwc3_gadget_start_config(dwc, dep);
  274. if (ret)
  275. return ret;
  276. }
  277. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  278. if (ret)
  279. return ret;
  280. if (!(dep->flags & DWC3_EP_ENABLED)) {
  281. struct dwc3_trb_hw *trb_st_hw;
  282. struct dwc3_trb_hw *trb_link_hw;
  283. struct dwc3_trb trb_link;
  284. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  285. if (ret)
  286. return ret;
  287. dep->desc = desc;
  288. dep->type = usb_endpoint_type(desc);
  289. dep->flags |= DWC3_EP_ENABLED;
  290. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  291. reg |= DWC3_DALEPENA_EP(dep->number);
  292. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  293. if (!usb_endpoint_xfer_isoc(desc))
  294. return 0;
  295. memset(&trb_link, 0, sizeof(trb_link));
  296. /* Link TRB for ISOC. The HWO but is never reset */
  297. trb_st_hw = &dep->trb_pool[0];
  298. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  299. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  300. trb_link.hwo = true;
  301. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  302. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  303. }
  304. return 0;
  305. }
  306. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  307. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  308. {
  309. struct dwc3_request *req;
  310. if (!list_empty(&dep->req_queued))
  311. dwc3_stop_active_transfer(dwc, dep->number);
  312. while (!list_empty(&dep->request_list)) {
  313. req = next_request(&dep->request_list);
  314. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  315. }
  316. }
  317. /**
  318. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  319. * @dep: the endpoint to disable
  320. *
  321. * This function also removes requests which are currently processed ny the
  322. * hardware and those which are not yet scheduled.
  323. * Caller should take care of locking.
  324. */
  325. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  326. {
  327. struct dwc3 *dwc = dep->dwc;
  328. u32 reg;
  329. dwc3_remove_requests(dwc, dep);
  330. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  331. reg &= ~DWC3_DALEPENA_EP(dep->number);
  332. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  333. dep->stream_capable = false;
  334. dep->desc = NULL;
  335. dep->type = 0;
  336. dep->flags = 0;
  337. return 0;
  338. }
  339. /* -------------------------------------------------------------------------- */
  340. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  341. const struct usb_endpoint_descriptor *desc)
  342. {
  343. return -EINVAL;
  344. }
  345. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  346. {
  347. return -EINVAL;
  348. }
  349. /* -------------------------------------------------------------------------- */
  350. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  351. const struct usb_endpoint_descriptor *desc)
  352. {
  353. struct dwc3_ep *dep;
  354. struct dwc3 *dwc;
  355. unsigned long flags;
  356. int ret;
  357. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  358. pr_debug("dwc3: invalid parameters\n");
  359. return -EINVAL;
  360. }
  361. if (!desc->wMaxPacketSize) {
  362. pr_debug("dwc3: missing wMaxPacketSize\n");
  363. return -EINVAL;
  364. }
  365. dep = to_dwc3_ep(ep);
  366. dwc = dep->dwc;
  367. switch (usb_endpoint_type(desc)) {
  368. case USB_ENDPOINT_XFER_CONTROL:
  369. strncat(dep->name, "-control", sizeof(dep->name));
  370. break;
  371. case USB_ENDPOINT_XFER_ISOC:
  372. strncat(dep->name, "-isoc", sizeof(dep->name));
  373. break;
  374. case USB_ENDPOINT_XFER_BULK:
  375. strncat(dep->name, "-bulk", sizeof(dep->name));
  376. break;
  377. case USB_ENDPOINT_XFER_INT:
  378. strncat(dep->name, "-int", sizeof(dep->name));
  379. break;
  380. default:
  381. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  382. }
  383. if (dep->flags & DWC3_EP_ENABLED) {
  384. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  385. dep->name);
  386. return 0;
  387. }
  388. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  389. spin_lock_irqsave(&dwc->lock, flags);
  390. ret = __dwc3_gadget_ep_enable(dep, desc);
  391. spin_unlock_irqrestore(&dwc->lock, flags);
  392. return ret;
  393. }
  394. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  395. {
  396. struct dwc3_ep *dep;
  397. struct dwc3 *dwc;
  398. unsigned long flags;
  399. int ret;
  400. if (!ep) {
  401. pr_debug("dwc3: invalid parameters\n");
  402. return -EINVAL;
  403. }
  404. dep = to_dwc3_ep(ep);
  405. dwc = dep->dwc;
  406. if (!(dep->flags & DWC3_EP_ENABLED)) {
  407. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  408. dep->name);
  409. return 0;
  410. }
  411. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  412. dep->number >> 1,
  413. (dep->number & 1) ? "in" : "out");
  414. spin_lock_irqsave(&dwc->lock, flags);
  415. ret = __dwc3_gadget_ep_disable(dep);
  416. spin_unlock_irqrestore(&dwc->lock, flags);
  417. return ret;
  418. }
  419. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  420. gfp_t gfp_flags)
  421. {
  422. struct dwc3_request *req;
  423. struct dwc3_ep *dep = to_dwc3_ep(ep);
  424. struct dwc3 *dwc = dep->dwc;
  425. req = kzalloc(sizeof(*req), gfp_flags);
  426. if (!req) {
  427. dev_err(dwc->dev, "not enough memory\n");
  428. return NULL;
  429. }
  430. req->epnum = dep->number;
  431. req->dep = dep;
  432. req->request.dma = DMA_ADDR_INVALID;
  433. return &req->request;
  434. }
  435. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  436. struct usb_request *request)
  437. {
  438. struct dwc3_request *req = to_dwc3_request(request);
  439. kfree(req);
  440. }
  441. /*
  442. * dwc3_prepare_trbs - setup TRBs from requests
  443. * @dep: endpoint for which requests are being prepared
  444. * @starting: true if the endpoint is idle and no requests are queued.
  445. *
  446. * The functions goes through the requests list and setups TRBs for the
  447. * transfers. The functions returns once there are not more TRBs available or
  448. * it run out of requests.
  449. */
  450. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  451. bool starting)
  452. {
  453. struct dwc3_request *req, *n, *ret = NULL;
  454. struct dwc3_trb_hw *trb_hw;
  455. struct dwc3_trb trb;
  456. u32 trbs_left;
  457. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  458. /* the first request must not be queued */
  459. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  460. /*
  461. * if busy & slot are equal than it is either full or empty. If we are
  462. * starting to proceed requests then we are empty. Otherwise we ar
  463. * full and don't do anything
  464. */
  465. if (!trbs_left) {
  466. if (!starting)
  467. return NULL;
  468. trbs_left = DWC3_TRB_NUM;
  469. /*
  470. * In case we start from scratch, we queue the ISOC requests
  471. * starting from slot 1. This is done because we use ring
  472. * buffer and have no LST bit to stop us. Instead, we place
  473. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  474. * after the first request so we start at slot 1 and have
  475. * 7 requests proceed before we hit the first IOC.
  476. * Other transfer types don't use the ring buffer and are
  477. * processed from the first TRB until the last one. Since we
  478. * don't wrap around we have to start at the beginning.
  479. */
  480. if (usb_endpoint_xfer_isoc(dep->desc)) {
  481. dep->busy_slot = 1;
  482. dep->free_slot = 1;
  483. } else {
  484. dep->busy_slot = 0;
  485. dep->free_slot = 0;
  486. }
  487. }
  488. /* The last TRB is a link TRB, not used for xfer */
  489. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  490. return NULL;
  491. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  492. unsigned int last_one = 0;
  493. unsigned int cur_slot;
  494. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  495. cur_slot = dep->free_slot;
  496. dep->free_slot++;
  497. /* Skip the LINK-TRB on ISOC */
  498. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  499. usb_endpoint_xfer_isoc(dep->desc))
  500. continue;
  501. dwc3_gadget_move_request_queued(req);
  502. memset(&trb, 0, sizeof(trb));
  503. trbs_left--;
  504. /* Is our TRB pool empty? */
  505. if (!trbs_left)
  506. last_one = 1;
  507. /* Is this the last request? */
  508. if (list_empty(&dep->request_list))
  509. last_one = 1;
  510. /*
  511. * FIXME we shouldn't need to set LST bit always but we are
  512. * facing some weird problem with the Hardware where it doesn't
  513. * complete even though it has been previously started.
  514. *
  515. * While we're debugging the problem, as a workaround to
  516. * multiple TRBs handling, use only one TRB at a time.
  517. */
  518. last_one = 1;
  519. req->trb = trb_hw;
  520. if (!ret)
  521. ret = req;
  522. trb.bplh = req->request.dma;
  523. if (usb_endpoint_xfer_isoc(dep->desc)) {
  524. trb.isp_imi = true;
  525. trb.csp = true;
  526. } else {
  527. trb.lst = last_one;
  528. }
  529. if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
  530. trb.sid_sofn = req->request.stream_id;
  531. switch (usb_endpoint_type(dep->desc)) {
  532. case USB_ENDPOINT_XFER_CONTROL:
  533. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  534. break;
  535. case USB_ENDPOINT_XFER_ISOC:
  536. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  537. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  538. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  539. trb.ioc = last_one;
  540. break;
  541. case USB_ENDPOINT_XFER_BULK:
  542. case USB_ENDPOINT_XFER_INT:
  543. trb.trbctl = DWC3_TRBCTL_NORMAL;
  544. break;
  545. default:
  546. /*
  547. * This is only possible with faulty memory because we
  548. * checked it already :)
  549. */
  550. BUG();
  551. }
  552. trb.length = req->request.length;
  553. trb.hwo = true;
  554. dwc3_trb_to_hw(&trb, trb_hw);
  555. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  556. if (last_one)
  557. break;
  558. }
  559. return ret;
  560. }
  561. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  562. int start_new)
  563. {
  564. struct dwc3_gadget_ep_cmd_params params;
  565. struct dwc3_request *req;
  566. struct dwc3 *dwc = dep->dwc;
  567. int ret;
  568. u32 cmd;
  569. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  570. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  571. return -EBUSY;
  572. }
  573. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  574. /*
  575. * If we are getting here after a short-out-packet we don't enqueue any
  576. * new requests as we try to set the IOC bit only on the last request.
  577. */
  578. if (start_new) {
  579. if (list_empty(&dep->req_queued))
  580. dwc3_prepare_trbs(dep, start_new);
  581. /* req points to the first request which will be sent */
  582. req = next_request(&dep->req_queued);
  583. } else {
  584. /*
  585. * req points to the first request where HWO changed
  586. * from 0 to 1
  587. */
  588. req = dwc3_prepare_trbs(dep, start_new);
  589. }
  590. if (!req) {
  591. dep->flags |= DWC3_EP_PENDING_REQUEST;
  592. return 0;
  593. }
  594. memset(&params, 0, sizeof(params));
  595. params.param0 = upper_32_bits(req->trb_dma);
  596. params.param1 = lower_32_bits(req->trb_dma);
  597. if (start_new)
  598. cmd = DWC3_DEPCMD_STARTTRANSFER;
  599. else
  600. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  601. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  602. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  603. if (ret < 0) {
  604. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  605. /*
  606. * FIXME we need to iterate over the list of requests
  607. * here and stop, unmap, free and del each of the linked
  608. * requests instead of we do now.
  609. */
  610. dwc3_unmap_buffer_from_dma(req);
  611. list_del(&req->list);
  612. return ret;
  613. }
  614. dep->flags |= DWC3_EP_BUSY;
  615. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  616. dep->number);
  617. if (!dep->res_trans_idx)
  618. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  619. return 0;
  620. }
  621. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  622. {
  623. req->request.actual = 0;
  624. req->request.status = -EINPROGRESS;
  625. req->direction = dep->direction;
  626. req->epnum = dep->number;
  627. /*
  628. * We only add to our list of requests now and
  629. * start consuming the list once we get XferNotReady
  630. * IRQ.
  631. *
  632. * That way, we avoid doing anything that we don't need
  633. * to do now and defer it until the point we receive a
  634. * particular token from the Host side.
  635. *
  636. * This will also avoid Host cancelling URBs due to too
  637. * many NACKs.
  638. */
  639. dwc3_map_buffer_to_dma(req);
  640. list_add_tail(&req->list, &dep->request_list);
  641. /*
  642. * There is one special case: XferNotReady with
  643. * empty list of requests. We need to kick the
  644. * transfer here in that situation, otherwise
  645. * we will be NAKing forever.
  646. *
  647. * If we get XferNotReady before gadget driver
  648. * has a chance to queue a request, we will ACK
  649. * the IRQ but won't be able to receive the data
  650. * until the next request is queued. The following
  651. * code is handling exactly that.
  652. */
  653. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  654. int ret;
  655. int start_trans;
  656. start_trans = 1;
  657. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  658. dep->flags & DWC3_EP_BUSY)
  659. start_trans = 0;
  660. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  661. if (ret && ret != -EBUSY) {
  662. struct dwc3 *dwc = dep->dwc;
  663. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  664. dep->name);
  665. }
  666. };
  667. return 0;
  668. }
  669. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  670. gfp_t gfp_flags)
  671. {
  672. struct dwc3_request *req = to_dwc3_request(request);
  673. struct dwc3_ep *dep = to_dwc3_ep(ep);
  674. struct dwc3 *dwc = dep->dwc;
  675. unsigned long flags;
  676. int ret;
  677. if (!dep->desc) {
  678. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  679. request, ep->name);
  680. return -ESHUTDOWN;
  681. }
  682. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  683. request, ep->name, request->length);
  684. spin_lock_irqsave(&dwc->lock, flags);
  685. ret = __dwc3_gadget_ep_queue(dep, req);
  686. spin_unlock_irqrestore(&dwc->lock, flags);
  687. return ret;
  688. }
  689. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  690. struct usb_request *request)
  691. {
  692. struct dwc3_request *req = to_dwc3_request(request);
  693. struct dwc3_request *r = NULL;
  694. struct dwc3_ep *dep = to_dwc3_ep(ep);
  695. struct dwc3 *dwc = dep->dwc;
  696. unsigned long flags;
  697. int ret = 0;
  698. spin_lock_irqsave(&dwc->lock, flags);
  699. list_for_each_entry(r, &dep->request_list, list) {
  700. if (r == req)
  701. break;
  702. }
  703. if (r != req) {
  704. list_for_each_entry(r, &dep->req_queued, list) {
  705. if (r == req)
  706. break;
  707. }
  708. if (r == req) {
  709. /* wait until it is processed */
  710. dwc3_stop_active_transfer(dwc, dep->number);
  711. goto out0;
  712. }
  713. dev_err(dwc->dev, "request %p was not queued to %s\n",
  714. request, ep->name);
  715. ret = -EINVAL;
  716. goto out0;
  717. }
  718. /* giveback the request */
  719. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  720. out0:
  721. spin_unlock_irqrestore(&dwc->lock, flags);
  722. return ret;
  723. }
  724. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  725. {
  726. struct dwc3_gadget_ep_cmd_params params;
  727. struct dwc3 *dwc = dep->dwc;
  728. int ret;
  729. memset(&params, 0x00, sizeof(params));
  730. if (value) {
  731. if (dep->number == 0 || dep->number == 1) {
  732. /*
  733. * Whenever EP0 is stalled, we will restart
  734. * the state machine, thus moving back to
  735. * Setup Phase
  736. */
  737. dwc->ep0state = EP0_SETUP_PHASE;
  738. }
  739. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  740. DWC3_DEPCMD_SETSTALL, &params);
  741. if (ret)
  742. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  743. value ? "set" : "clear",
  744. dep->name);
  745. else
  746. dep->flags |= DWC3_EP_STALL;
  747. } else {
  748. if (dep->flags & DWC3_EP_WEDGE)
  749. return 0;
  750. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  751. DWC3_DEPCMD_CLEARSTALL, &params);
  752. if (ret)
  753. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  754. value ? "set" : "clear",
  755. dep->name);
  756. else
  757. dep->flags &= ~DWC3_EP_STALL;
  758. }
  759. return ret;
  760. }
  761. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  762. {
  763. struct dwc3_ep *dep = to_dwc3_ep(ep);
  764. struct dwc3 *dwc = dep->dwc;
  765. unsigned long flags;
  766. int ret;
  767. spin_lock_irqsave(&dwc->lock, flags);
  768. if (usb_endpoint_xfer_isoc(dep->desc)) {
  769. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  770. ret = -EINVAL;
  771. goto out;
  772. }
  773. ret = __dwc3_gadget_ep_set_halt(dep, value);
  774. out:
  775. spin_unlock_irqrestore(&dwc->lock, flags);
  776. return ret;
  777. }
  778. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  779. {
  780. struct dwc3_ep *dep = to_dwc3_ep(ep);
  781. dep->flags |= DWC3_EP_WEDGE;
  782. return dwc3_gadget_ep_set_halt(ep, 1);
  783. }
  784. /* -------------------------------------------------------------------------- */
  785. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  786. .bLength = USB_DT_ENDPOINT_SIZE,
  787. .bDescriptorType = USB_DT_ENDPOINT,
  788. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  789. };
  790. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  791. .enable = dwc3_gadget_ep0_enable,
  792. .disable = dwc3_gadget_ep0_disable,
  793. .alloc_request = dwc3_gadget_ep_alloc_request,
  794. .free_request = dwc3_gadget_ep_free_request,
  795. .queue = dwc3_gadget_ep0_queue,
  796. .dequeue = dwc3_gadget_ep_dequeue,
  797. .set_halt = dwc3_gadget_ep_set_halt,
  798. .set_wedge = dwc3_gadget_ep_set_wedge,
  799. };
  800. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  801. .enable = dwc3_gadget_ep_enable,
  802. .disable = dwc3_gadget_ep_disable,
  803. .alloc_request = dwc3_gadget_ep_alloc_request,
  804. .free_request = dwc3_gadget_ep_free_request,
  805. .queue = dwc3_gadget_ep_queue,
  806. .dequeue = dwc3_gadget_ep_dequeue,
  807. .set_halt = dwc3_gadget_ep_set_halt,
  808. .set_wedge = dwc3_gadget_ep_set_wedge,
  809. };
  810. /* -------------------------------------------------------------------------- */
  811. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  812. {
  813. struct dwc3 *dwc = gadget_to_dwc(g);
  814. u32 reg;
  815. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  816. return DWC3_DSTS_SOFFN(reg);
  817. }
  818. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  819. {
  820. struct dwc3 *dwc = gadget_to_dwc(g);
  821. unsigned long timeout;
  822. unsigned long flags;
  823. u32 reg;
  824. int ret = 0;
  825. u8 link_state;
  826. u8 speed;
  827. spin_lock_irqsave(&dwc->lock, flags);
  828. /*
  829. * According to the Databook Remote wakeup request should
  830. * be issued only when the device is in early suspend state.
  831. *
  832. * We can check that via USB Link State bits in DSTS register.
  833. */
  834. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  835. speed = reg & DWC3_DSTS_CONNECTSPD;
  836. if (speed == DWC3_DSTS_SUPERSPEED) {
  837. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  838. ret = -EINVAL;
  839. goto out;
  840. }
  841. link_state = DWC3_DSTS_USBLNKST(reg);
  842. switch (link_state) {
  843. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  844. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  845. break;
  846. default:
  847. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  848. link_state);
  849. ret = -EINVAL;
  850. goto out;
  851. }
  852. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  853. /*
  854. * Switch link state to Recovery. In HS/FS/LS this means
  855. * RemoteWakeup Request
  856. */
  857. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  858. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  859. /* wait for at least 2000us */
  860. usleep_range(2000, 2500);
  861. /* write zeroes to Link Change Request */
  862. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  863. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  864. /* pool until Link State change to ON */
  865. timeout = jiffies + msecs_to_jiffies(100);
  866. while (!(time_after(jiffies, timeout))) {
  867. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  868. /* in HS, means ON */
  869. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  870. break;
  871. }
  872. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  873. dev_err(dwc->dev, "failed to send remote wakeup\n");
  874. ret = -EINVAL;
  875. }
  876. out:
  877. spin_unlock_irqrestore(&dwc->lock, flags);
  878. return ret;
  879. }
  880. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  881. int is_selfpowered)
  882. {
  883. struct dwc3 *dwc = gadget_to_dwc(g);
  884. dwc->is_selfpowered = !!is_selfpowered;
  885. return 0;
  886. }
  887. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  888. {
  889. u32 reg;
  890. u32 timeout = 500;
  891. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  892. if (is_on)
  893. reg |= DWC3_DCTL_RUN_STOP;
  894. else
  895. reg &= ~DWC3_DCTL_RUN_STOP;
  896. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  897. do {
  898. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  899. if (is_on) {
  900. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  901. break;
  902. } else {
  903. if (reg & DWC3_DSTS_DEVCTRLHLT)
  904. break;
  905. }
  906. timeout--;
  907. if (!timeout)
  908. break;
  909. udelay(1);
  910. } while (1);
  911. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  912. dwc->gadget_driver
  913. ? dwc->gadget_driver->function : "no-function",
  914. is_on ? "connect" : "disconnect");
  915. }
  916. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  917. {
  918. struct dwc3 *dwc = gadget_to_dwc(g);
  919. unsigned long flags;
  920. is_on = !!is_on;
  921. spin_lock_irqsave(&dwc->lock, flags);
  922. dwc3_gadget_run_stop(dwc, is_on);
  923. spin_unlock_irqrestore(&dwc->lock, flags);
  924. return 0;
  925. }
  926. static int dwc3_gadget_start(struct usb_gadget *g,
  927. struct usb_gadget_driver *driver)
  928. {
  929. struct dwc3 *dwc = gadget_to_dwc(g);
  930. struct dwc3_ep *dep;
  931. unsigned long flags;
  932. int ret = 0;
  933. u32 reg;
  934. spin_lock_irqsave(&dwc->lock, flags);
  935. if (dwc->gadget_driver) {
  936. dev_err(dwc->dev, "%s is already bound to %s\n",
  937. dwc->gadget.name,
  938. dwc->gadget_driver->driver.name);
  939. ret = -EBUSY;
  940. goto err0;
  941. }
  942. dwc->gadget_driver = driver;
  943. dwc->gadget.dev.driver = &driver->driver;
  944. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  945. reg &= ~DWC3_GCTL_SCALEDOWN(3);
  946. reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
  947. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  948. reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  949. switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams0)) {
  950. case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
  951. reg &= ~DWC3_GCTL_DSBLCLKGTNG;
  952. break;
  953. default:
  954. dev_dbg(dwc->dev, "No power optimization available\n");
  955. }
  956. /*
  957. * WORKAROUND: DWC3 revisions <1.90a have a bug
  958. * when The device fails to connect at SuperSpeed
  959. * and falls back to high-speed mode which causes
  960. * the device to enter in a Connect/Disconnect loop
  961. */
  962. if (dwc->revision < DWC3_REVISION_190A)
  963. reg |= DWC3_GCTL_U2RSTECN;
  964. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  965. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  966. reg &= ~(DWC3_DCFG_SPEED_MASK);
  967. reg |= DWC3_DCFG_SUPERSPEED;
  968. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  969. dwc->start_config_issued = false;
  970. /* Start with SuperSpeed Default */
  971. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  972. dep = dwc->eps[0];
  973. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  974. if (ret) {
  975. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  976. goto err0;
  977. }
  978. dep = dwc->eps[1];
  979. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  980. if (ret) {
  981. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  982. goto err1;
  983. }
  984. /* begin to receive SETUP packets */
  985. dwc->ep0state = EP0_SETUP_PHASE;
  986. dwc3_ep0_out_start(dwc);
  987. spin_unlock_irqrestore(&dwc->lock, flags);
  988. return 0;
  989. err1:
  990. __dwc3_gadget_ep_disable(dwc->eps[0]);
  991. err0:
  992. spin_unlock_irqrestore(&dwc->lock, flags);
  993. return ret;
  994. }
  995. static int dwc3_gadget_stop(struct usb_gadget *g,
  996. struct usb_gadget_driver *driver)
  997. {
  998. struct dwc3 *dwc = gadget_to_dwc(g);
  999. unsigned long flags;
  1000. spin_lock_irqsave(&dwc->lock, flags);
  1001. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1002. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1003. dwc->gadget_driver = NULL;
  1004. dwc->gadget.dev.driver = NULL;
  1005. spin_unlock_irqrestore(&dwc->lock, flags);
  1006. return 0;
  1007. }
  1008. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1009. .get_frame = dwc3_gadget_get_frame,
  1010. .wakeup = dwc3_gadget_wakeup,
  1011. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1012. .pullup = dwc3_gadget_pullup,
  1013. .udc_start = dwc3_gadget_start,
  1014. .udc_stop = dwc3_gadget_stop,
  1015. };
  1016. /* -------------------------------------------------------------------------- */
  1017. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1018. {
  1019. struct dwc3_ep *dep;
  1020. u8 epnum;
  1021. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1022. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1023. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1024. if (!dep) {
  1025. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1026. epnum);
  1027. return -ENOMEM;
  1028. }
  1029. dep->dwc = dwc;
  1030. dep->number = epnum;
  1031. dwc->eps[epnum] = dep;
  1032. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1033. (epnum & 1) ? "in" : "out");
  1034. dep->endpoint.name = dep->name;
  1035. dep->direction = (epnum & 1);
  1036. if (epnum == 0 || epnum == 1) {
  1037. dep->endpoint.maxpacket = 512;
  1038. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1039. if (!epnum)
  1040. dwc->gadget.ep0 = &dep->endpoint;
  1041. } else {
  1042. int ret;
  1043. dep->endpoint.maxpacket = 1024;
  1044. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1045. list_add_tail(&dep->endpoint.ep_list,
  1046. &dwc->gadget.ep_list);
  1047. ret = dwc3_alloc_trb_pool(dep);
  1048. if (ret) {
  1049. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1050. return ret;
  1051. }
  1052. }
  1053. INIT_LIST_HEAD(&dep->request_list);
  1054. INIT_LIST_HEAD(&dep->req_queued);
  1055. }
  1056. return 0;
  1057. }
  1058. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1059. {
  1060. struct dwc3_ep *dep;
  1061. u8 epnum;
  1062. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1063. dep = dwc->eps[epnum];
  1064. dwc3_free_trb_pool(dep);
  1065. if (epnum != 0 && epnum != 1)
  1066. list_del(&dep->endpoint.ep_list);
  1067. kfree(dep);
  1068. }
  1069. }
  1070. static void dwc3_gadget_release(struct device *dev)
  1071. {
  1072. dev_dbg(dev, "%s\n", __func__);
  1073. }
  1074. /* -------------------------------------------------------------------------- */
  1075. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1076. const struct dwc3_event_depevt *event, int status)
  1077. {
  1078. struct dwc3_request *req;
  1079. struct dwc3_trb trb;
  1080. unsigned int count;
  1081. unsigned int s_pkt = 0;
  1082. do {
  1083. req = next_request(&dep->req_queued);
  1084. if (!req)
  1085. break;
  1086. dwc3_trb_to_nat(req->trb, &trb);
  1087. if (trb.hwo && status != -ESHUTDOWN)
  1088. /*
  1089. * We continue despite the error. There is not much we
  1090. * can do. If we don't clean in up we loop for ever. If
  1091. * we skip the TRB than it gets overwritten reused after
  1092. * a while since we use them in a ring buffer. a BUG()
  1093. * would help. Lets hope that if this occures, someone
  1094. * fixes the root cause instead of looking away :)
  1095. */
  1096. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1097. dep->name, req->trb);
  1098. count = trb.length;
  1099. if (dep->direction) {
  1100. if (count) {
  1101. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1102. dep->name);
  1103. status = -ECONNRESET;
  1104. }
  1105. } else {
  1106. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1107. s_pkt = 1;
  1108. }
  1109. /*
  1110. * We assume here we will always receive the entire data block
  1111. * which we should receive. Meaning, if we program RX to
  1112. * receive 4K but we receive only 2K, we assume that's all we
  1113. * should receive and we simply bounce the request back to the
  1114. * gadget driver for further processing.
  1115. */
  1116. req->request.actual += req->request.length - count;
  1117. dwc3_gadget_giveback(dep, req, status);
  1118. if (s_pkt)
  1119. break;
  1120. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1121. break;
  1122. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1123. break;
  1124. } while (1);
  1125. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1126. return 0;
  1127. return 1;
  1128. }
  1129. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1130. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1131. int start_new)
  1132. {
  1133. unsigned status = 0;
  1134. int clean_busy;
  1135. if (event->status & DEPEVT_STATUS_BUSERR)
  1136. status = -ECONNRESET;
  1137. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1138. if (clean_busy) {
  1139. dep->flags &= ~DWC3_EP_BUSY;
  1140. dep->res_trans_idx = 0;
  1141. }
  1142. }
  1143. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1144. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1145. {
  1146. u32 uf;
  1147. if (list_empty(&dep->request_list)) {
  1148. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1149. dep->name);
  1150. return;
  1151. }
  1152. if (event->parameters) {
  1153. u32 mask;
  1154. mask = ~(dep->interval - 1);
  1155. uf = event->parameters & mask;
  1156. /* 4 micro frames in the future */
  1157. uf += dep->interval * 4;
  1158. } else {
  1159. uf = 0;
  1160. }
  1161. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1162. }
  1163. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1164. const struct dwc3_event_depevt *event)
  1165. {
  1166. struct dwc3 *dwc = dep->dwc;
  1167. struct dwc3_event_depevt mod_ev = *event;
  1168. /*
  1169. * We were asked to remove one requests. It is possible that this
  1170. * request and a few other were started together and have the same
  1171. * transfer index. Since we stopped the complete endpoint we don't
  1172. * know how many requests were already completed (and not yet)
  1173. * reported and how could be done (later). We purge them all until
  1174. * the end of the list.
  1175. */
  1176. mod_ev.status = DEPEVT_STATUS_LST;
  1177. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1178. dep->flags &= ~DWC3_EP_BUSY;
  1179. /* pending requets are ignored and are queued on XferNotReady */
  1180. }
  1181. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1182. const struct dwc3_event_depevt *event)
  1183. {
  1184. u32 param = event->parameters;
  1185. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1186. switch (cmd_type) {
  1187. case DWC3_DEPCMD_ENDTRANSFER:
  1188. dwc3_process_ep_cmd_complete(dep, event);
  1189. break;
  1190. case DWC3_DEPCMD_STARTTRANSFER:
  1191. dep->res_trans_idx = param & 0x7f;
  1192. break;
  1193. default:
  1194. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1195. __func__, cmd_type);
  1196. break;
  1197. };
  1198. }
  1199. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1200. const struct dwc3_event_depevt *event)
  1201. {
  1202. struct dwc3_ep *dep;
  1203. u8 epnum = event->endpoint_number;
  1204. dep = dwc->eps[epnum];
  1205. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1206. dwc3_ep_event_string(event->endpoint_event));
  1207. if (epnum == 0 || epnum == 1) {
  1208. dwc3_ep0_interrupt(dwc, event);
  1209. return;
  1210. }
  1211. switch (event->endpoint_event) {
  1212. case DWC3_DEPEVT_XFERCOMPLETE:
  1213. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1214. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1215. dep->name);
  1216. return;
  1217. }
  1218. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1219. break;
  1220. case DWC3_DEPEVT_XFERINPROGRESS:
  1221. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1222. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1223. dep->name);
  1224. return;
  1225. }
  1226. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1227. break;
  1228. case DWC3_DEPEVT_XFERNOTREADY:
  1229. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1230. dwc3_gadget_start_isoc(dwc, dep, event);
  1231. } else {
  1232. int ret;
  1233. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1234. dep->name, event->status
  1235. ? "Transfer Active"
  1236. : "Transfer Not Active");
  1237. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1238. if (!ret || ret == -EBUSY)
  1239. return;
  1240. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1241. dep->name);
  1242. }
  1243. break;
  1244. case DWC3_DEPEVT_STREAMEVT:
  1245. if (!usb_endpoint_xfer_bulk(dep->desc)) {
  1246. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1247. dep->name);
  1248. return;
  1249. }
  1250. switch (event->status) {
  1251. case DEPEVT_STREAMEVT_FOUND:
  1252. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1253. event->parameters);
  1254. break;
  1255. case DEPEVT_STREAMEVT_NOTFOUND:
  1256. /* FALLTHROUGH */
  1257. default:
  1258. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1259. }
  1260. break;
  1261. case DWC3_DEPEVT_RXTXFIFOEVT:
  1262. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1263. break;
  1264. case DWC3_DEPEVT_EPCMDCMPLT:
  1265. dwc3_ep_cmd_compl(dep, event);
  1266. break;
  1267. }
  1268. }
  1269. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1270. {
  1271. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1272. spin_unlock(&dwc->lock);
  1273. dwc->gadget_driver->disconnect(&dwc->gadget);
  1274. spin_lock(&dwc->lock);
  1275. }
  1276. }
  1277. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1278. {
  1279. struct dwc3_ep *dep;
  1280. struct dwc3_gadget_ep_cmd_params params;
  1281. u32 cmd;
  1282. int ret;
  1283. dep = dwc->eps[epnum];
  1284. WARN_ON(!dep->res_trans_idx);
  1285. if (dep->res_trans_idx) {
  1286. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1287. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1288. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1289. memset(&params, 0, sizeof(params));
  1290. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1291. WARN_ON_ONCE(ret);
  1292. dep->res_trans_idx = 0;
  1293. }
  1294. }
  1295. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1296. {
  1297. u32 epnum;
  1298. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1299. struct dwc3_ep *dep;
  1300. dep = dwc->eps[epnum];
  1301. if (!(dep->flags & DWC3_EP_ENABLED))
  1302. continue;
  1303. dwc3_remove_requests(dwc, dep);
  1304. }
  1305. }
  1306. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1307. {
  1308. u32 epnum;
  1309. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1310. struct dwc3_ep *dep;
  1311. struct dwc3_gadget_ep_cmd_params params;
  1312. int ret;
  1313. dep = dwc->eps[epnum];
  1314. if (!(dep->flags & DWC3_EP_STALL))
  1315. continue;
  1316. dep->flags &= ~DWC3_EP_STALL;
  1317. memset(&params, 0, sizeof(params));
  1318. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1319. DWC3_DEPCMD_CLEARSTALL, &params);
  1320. WARN_ON_ONCE(ret);
  1321. }
  1322. }
  1323. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1324. {
  1325. dev_vdbg(dwc->dev, "%s\n", __func__);
  1326. #if 0
  1327. XXX
  1328. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1329. enable it before we can disable it.
  1330. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1331. reg &= ~DWC3_DCTL_INITU1ENA;
  1332. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1333. reg &= ~DWC3_DCTL_INITU2ENA;
  1334. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1335. #endif
  1336. dwc3_stop_active_transfers(dwc);
  1337. dwc3_disconnect_gadget(dwc);
  1338. dwc->start_config_issued = false;
  1339. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1340. }
  1341. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1342. {
  1343. u32 reg;
  1344. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1345. if (on)
  1346. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1347. else
  1348. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1349. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1350. }
  1351. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1352. {
  1353. u32 reg;
  1354. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1355. if (on)
  1356. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1357. else
  1358. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1359. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1360. }
  1361. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1362. {
  1363. u32 reg;
  1364. dev_vdbg(dwc->dev, "%s\n", __func__);
  1365. /* Enable PHYs */
  1366. dwc3_gadget_usb2_phy_power(dwc, true);
  1367. dwc3_gadget_usb3_phy_power(dwc, true);
  1368. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1369. dwc3_disconnect_gadget(dwc);
  1370. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1371. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1372. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1373. dwc3_stop_active_transfers(dwc);
  1374. dwc3_clear_stall_all_ep(dwc);
  1375. dwc->start_config_issued = false;
  1376. /* Reset device address to zero */
  1377. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1378. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1379. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1380. }
  1381. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1382. {
  1383. u32 reg;
  1384. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1385. /*
  1386. * We change the clock only at SS but I dunno why I would want to do
  1387. * this. Maybe it becomes part of the power saving plan.
  1388. */
  1389. if (speed != DWC3_DSTS_SUPERSPEED)
  1390. return;
  1391. /*
  1392. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1393. * each time on Connect Done.
  1394. */
  1395. if (!usb30_clock)
  1396. return;
  1397. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1398. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1399. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1400. }
  1401. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1402. {
  1403. switch (speed) {
  1404. case USB_SPEED_SUPER:
  1405. dwc3_gadget_usb2_phy_power(dwc, false);
  1406. break;
  1407. case USB_SPEED_HIGH:
  1408. case USB_SPEED_FULL:
  1409. case USB_SPEED_LOW:
  1410. dwc3_gadget_usb3_phy_power(dwc, false);
  1411. break;
  1412. }
  1413. }
  1414. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1415. {
  1416. struct dwc3_gadget_ep_cmd_params params;
  1417. struct dwc3_ep *dep;
  1418. int ret;
  1419. u32 reg;
  1420. u8 speed;
  1421. dev_vdbg(dwc->dev, "%s\n", __func__);
  1422. memset(&params, 0x00, sizeof(params));
  1423. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1424. speed = reg & DWC3_DSTS_CONNECTSPD;
  1425. dwc->speed = speed;
  1426. dwc3_update_ram_clk_sel(dwc, speed);
  1427. switch (speed) {
  1428. case DWC3_DCFG_SUPERSPEED:
  1429. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1430. dwc->gadget.ep0->maxpacket = 512;
  1431. dwc->gadget.speed = USB_SPEED_SUPER;
  1432. break;
  1433. case DWC3_DCFG_HIGHSPEED:
  1434. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1435. dwc->gadget.ep0->maxpacket = 64;
  1436. dwc->gadget.speed = USB_SPEED_HIGH;
  1437. break;
  1438. case DWC3_DCFG_FULLSPEED2:
  1439. case DWC3_DCFG_FULLSPEED1:
  1440. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1441. dwc->gadget.ep0->maxpacket = 64;
  1442. dwc->gadget.speed = USB_SPEED_FULL;
  1443. break;
  1444. case DWC3_DCFG_LOWSPEED:
  1445. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1446. dwc->gadget.ep0->maxpacket = 8;
  1447. dwc->gadget.speed = USB_SPEED_LOW;
  1448. break;
  1449. }
  1450. /* Disable unneded PHY */
  1451. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1452. dep = dwc->eps[0];
  1453. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1454. if (ret) {
  1455. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1456. return;
  1457. }
  1458. dep = dwc->eps[1];
  1459. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1460. if (ret) {
  1461. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1462. return;
  1463. }
  1464. /*
  1465. * Configure PHY via GUSB3PIPECTLn if required.
  1466. *
  1467. * Update GTXFIFOSIZn
  1468. *
  1469. * In both cases reset values should be sufficient.
  1470. */
  1471. }
  1472. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1473. {
  1474. dev_vdbg(dwc->dev, "%s\n", __func__);
  1475. /*
  1476. * TODO take core out of low power mode when that's
  1477. * implemented.
  1478. */
  1479. dwc->gadget_driver->resume(&dwc->gadget);
  1480. }
  1481. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1482. unsigned int evtinfo)
  1483. {
  1484. /* The fith bit says SuperSpeed yes or no. */
  1485. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1486. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1487. }
  1488. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1489. const struct dwc3_event_devt *event)
  1490. {
  1491. switch (event->type) {
  1492. case DWC3_DEVICE_EVENT_DISCONNECT:
  1493. dwc3_gadget_disconnect_interrupt(dwc);
  1494. break;
  1495. case DWC3_DEVICE_EVENT_RESET:
  1496. dwc3_gadget_reset_interrupt(dwc);
  1497. break;
  1498. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1499. dwc3_gadget_conndone_interrupt(dwc);
  1500. break;
  1501. case DWC3_DEVICE_EVENT_WAKEUP:
  1502. dwc3_gadget_wakeup_interrupt(dwc);
  1503. break;
  1504. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1505. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1506. break;
  1507. case DWC3_DEVICE_EVENT_EOPF:
  1508. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1509. break;
  1510. case DWC3_DEVICE_EVENT_SOF:
  1511. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1512. break;
  1513. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1514. dev_vdbg(dwc->dev, "Erratic Error\n");
  1515. break;
  1516. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1517. dev_vdbg(dwc->dev, "Command Complete\n");
  1518. break;
  1519. case DWC3_DEVICE_EVENT_OVERFLOW:
  1520. dev_vdbg(dwc->dev, "Overflow\n");
  1521. break;
  1522. default:
  1523. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1524. }
  1525. }
  1526. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1527. const union dwc3_event *event)
  1528. {
  1529. /* Endpoint IRQ, handle it and return early */
  1530. if (event->type.is_devspec == 0) {
  1531. /* depevt */
  1532. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1533. }
  1534. switch (event->type.type) {
  1535. case DWC3_EVENT_TYPE_DEV:
  1536. dwc3_gadget_interrupt(dwc, &event->devt);
  1537. break;
  1538. /* REVISIT what to do with Carkit and I2C events ? */
  1539. default:
  1540. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1541. }
  1542. }
  1543. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1544. {
  1545. struct dwc3_event_buffer *evt;
  1546. int left;
  1547. u32 count;
  1548. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1549. count &= DWC3_GEVNTCOUNT_MASK;
  1550. if (!count)
  1551. return IRQ_NONE;
  1552. evt = dwc->ev_buffs[buf];
  1553. left = count;
  1554. while (left > 0) {
  1555. union dwc3_event event;
  1556. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1557. dwc3_process_event_entry(dwc, &event);
  1558. /*
  1559. * XXX we wrap around correctly to the next entry as almost all
  1560. * entries are 4 bytes in size. There is one entry which has 12
  1561. * bytes which is a regular entry followed by 8 bytes data. ATM
  1562. * I don't know how things are organized if were get next to the
  1563. * a boundary so I worry about that once we try to handle that.
  1564. */
  1565. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1566. left -= 4;
  1567. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1568. }
  1569. return IRQ_HANDLED;
  1570. }
  1571. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1572. {
  1573. struct dwc3 *dwc = _dwc;
  1574. int i;
  1575. irqreturn_t ret = IRQ_NONE;
  1576. spin_lock(&dwc->lock);
  1577. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1578. irqreturn_t status;
  1579. status = dwc3_process_event_buf(dwc, i);
  1580. if (status == IRQ_HANDLED)
  1581. ret = status;
  1582. }
  1583. spin_unlock(&dwc->lock);
  1584. return ret;
  1585. }
  1586. /**
  1587. * dwc3_gadget_init - Initializes gadget related registers
  1588. * @dwc: Pointer to out controller context structure
  1589. *
  1590. * Returns 0 on success otherwise negative errno.
  1591. */
  1592. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1593. {
  1594. u32 reg;
  1595. int ret;
  1596. int irq;
  1597. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1598. &dwc->ctrl_req_addr, GFP_KERNEL);
  1599. if (!dwc->ctrl_req) {
  1600. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1601. ret = -ENOMEM;
  1602. goto err0;
  1603. }
  1604. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1605. &dwc->ep0_trb_addr, GFP_KERNEL);
  1606. if (!dwc->ep0_trb) {
  1607. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1608. ret = -ENOMEM;
  1609. goto err1;
  1610. }
  1611. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1612. sizeof(*dwc->setup_buf) * 2,
  1613. &dwc->setup_buf_addr, GFP_KERNEL);
  1614. if (!dwc->setup_buf) {
  1615. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1616. ret = -ENOMEM;
  1617. goto err2;
  1618. }
  1619. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1620. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1621. if (!dwc->ep0_bounce) {
  1622. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1623. ret = -ENOMEM;
  1624. goto err3;
  1625. }
  1626. dev_set_name(&dwc->gadget.dev, "gadget");
  1627. dwc->gadget.ops = &dwc3_gadget_ops;
  1628. dwc->gadget.is_dualspeed = true;
  1629. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1630. dwc->gadget.dev.parent = dwc->dev;
  1631. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1632. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1633. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1634. dwc->gadget.dev.release = dwc3_gadget_release;
  1635. dwc->gadget.name = "dwc3-gadget";
  1636. /*
  1637. * REVISIT: Here we should clear all pending IRQs to be
  1638. * sure we're starting from a well known location.
  1639. */
  1640. ret = dwc3_gadget_init_endpoints(dwc);
  1641. if (ret)
  1642. goto err4;
  1643. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1644. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1645. "dwc3", dwc);
  1646. if (ret) {
  1647. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1648. irq, ret);
  1649. goto err5;
  1650. }
  1651. /* Enable all but Start and End of Frame IRQs */
  1652. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1653. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1654. DWC3_DEVTEN_CMDCMPLTEN |
  1655. DWC3_DEVTEN_ERRTICERREN |
  1656. DWC3_DEVTEN_WKUPEVTEN |
  1657. DWC3_DEVTEN_ULSTCNGEN |
  1658. DWC3_DEVTEN_CONNECTDONEEN |
  1659. DWC3_DEVTEN_USBRSTEN |
  1660. DWC3_DEVTEN_DISCONNEVTEN);
  1661. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1662. ret = device_register(&dwc->gadget.dev);
  1663. if (ret) {
  1664. dev_err(dwc->dev, "failed to register gadget device\n");
  1665. put_device(&dwc->gadget.dev);
  1666. goto err6;
  1667. }
  1668. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1669. if (ret) {
  1670. dev_err(dwc->dev, "failed to register udc\n");
  1671. goto err7;
  1672. }
  1673. return 0;
  1674. err7:
  1675. device_unregister(&dwc->gadget.dev);
  1676. err6:
  1677. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1678. free_irq(irq, dwc);
  1679. err5:
  1680. dwc3_gadget_free_endpoints(dwc);
  1681. err4:
  1682. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1683. dwc->ep0_bounce_addr);
  1684. err3:
  1685. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1686. dwc->setup_buf, dwc->setup_buf_addr);
  1687. err2:
  1688. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1689. dwc->ep0_trb, dwc->ep0_trb_addr);
  1690. err1:
  1691. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1692. dwc->ctrl_req, dwc->ctrl_req_addr);
  1693. err0:
  1694. return ret;
  1695. }
  1696. void dwc3_gadget_exit(struct dwc3 *dwc)
  1697. {
  1698. int irq;
  1699. int i;
  1700. usb_del_gadget_udc(&dwc->gadget);
  1701. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1702. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1703. free_irq(irq, dwc);
  1704. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1705. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1706. dwc3_gadget_free_endpoints(dwc);
  1707. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1708. dwc->ep0_bounce_addr);
  1709. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1710. dwc->setup_buf, dwc->setup_buf_addr);
  1711. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1712. dwc->ep0_trb, dwc->ep0_trb_addr);
  1713. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1714. dwc->ctrl_req, dwc->ctrl_req_addr);
  1715. device_unregister(&dwc->gadget.dev);
  1716. }