sh-sci.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. /*
  2. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  3. *
  4. * Copyright (C) 2002 - 2011 Paul Mundt
  5. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
  6. *
  7. * based off of the old drivers/char/sh-sci.c by:
  8. *
  9. * Copyright (C) 1999, 2000 Niibe Yutaka
  10. * Copyright (C) 2000 Sugioka Toshinobu
  11. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  12. * Modified to support SecureEdge. David McCullough (2002)
  13. * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
  14. * Removed SH7300 support (Jul 2007).
  15. *
  16. * This file is subject to the terms and conditions of the GNU General Public
  17. * License. See the file "COPYING" in the main directory of this archive
  18. * for more details.
  19. */
  20. #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  21. #define SUPPORT_SYSRQ
  22. #endif
  23. #undef DEBUG
  24. #include <linux/module.h>
  25. #include <linux/errno.h>
  26. #include <linux/timer.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/tty.h>
  29. #include <linux/tty_flip.h>
  30. #include <linux/serial.h>
  31. #include <linux/major.h>
  32. #include <linux/string.h>
  33. #include <linux/sysrq.h>
  34. #include <linux/ioport.h>
  35. #include <linux/mm.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/console.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/serial_sci.h>
  41. #include <linux/notifier.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/cpufreq.h>
  44. #include <linux/clk.h>
  45. #include <linux/ctype.h>
  46. #include <linux/err.h>
  47. #include <linux/dmaengine.h>
  48. #include <linux/dma-mapping.h>
  49. #include <linux/scatterlist.h>
  50. #include <linux/slab.h>
  51. #ifdef CONFIG_SUPERH
  52. #include <asm/sh_bios.h>
  53. #endif
  54. #include "sh-sci.h"
  55. struct sci_port {
  56. struct uart_port port;
  57. /* Platform configuration */
  58. struct plat_sci_port *cfg;
  59. /* Break timer */
  60. struct timer_list break_timer;
  61. int break_flag;
  62. /* Interface clock */
  63. struct clk *iclk;
  64. /* Function clock */
  65. struct clk *fclk;
  66. char *irqstr[SCIx_NR_IRQS];
  67. struct dma_chan *chan_tx;
  68. struct dma_chan *chan_rx;
  69. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  70. struct dma_async_tx_descriptor *desc_tx;
  71. struct dma_async_tx_descriptor *desc_rx[2];
  72. dma_cookie_t cookie_tx;
  73. dma_cookie_t cookie_rx[2];
  74. dma_cookie_t active_rx;
  75. struct scatterlist sg_tx;
  76. unsigned int sg_len_tx;
  77. struct scatterlist sg_rx[2];
  78. size_t buf_len_rx;
  79. struct sh_dmae_slave param_tx;
  80. struct sh_dmae_slave param_rx;
  81. struct work_struct work_tx;
  82. struct work_struct work_rx;
  83. struct timer_list rx_timer;
  84. unsigned int rx_timeout;
  85. #endif
  86. struct notifier_block freq_transition;
  87. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  88. unsigned short saved_smr;
  89. unsigned short saved_fcr;
  90. unsigned char saved_brr;
  91. #endif
  92. };
  93. /* Function prototypes */
  94. static void sci_start_tx(struct uart_port *port);
  95. static void sci_stop_tx(struct uart_port *port);
  96. static void sci_start_rx(struct uart_port *port);
  97. #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
  98. static struct sci_port sci_ports[SCI_NPORTS];
  99. static struct uart_driver sci_uart_driver;
  100. static inline struct sci_port *
  101. to_sci_port(struct uart_port *uart)
  102. {
  103. return container_of(uart, struct sci_port, port);
  104. }
  105. struct plat_sci_reg {
  106. u8 offset, size;
  107. };
  108. /* Helper for invalidating specific entries of an inherited map. */
  109. #define sci_reg_invalid { .offset = 0, .size = 0 }
  110. static struct plat_sci_reg sci_regmap[SCIx_NR_REGTYPES][SCIx_NR_REGS] = {
  111. [SCIx_PROBE_REGTYPE] = {
  112. [0 ... SCIx_NR_REGS - 1] = sci_reg_invalid,
  113. },
  114. /*
  115. * Common SCI definitions, dependent on the port's regshift
  116. * value.
  117. */
  118. [SCIx_SCI_REGTYPE] = {
  119. [SCSMR] = { 0x00, 8 },
  120. [SCBRR] = { 0x01, 8 },
  121. [SCSCR] = { 0x02, 8 },
  122. [SCxTDR] = { 0x03, 8 },
  123. [SCxSR] = { 0x04, 8 },
  124. [SCxRDR] = { 0x05, 8 },
  125. [SCFCR] = sci_reg_invalid,
  126. [SCFDR] = sci_reg_invalid,
  127. [SCTFDR] = sci_reg_invalid,
  128. [SCRFDR] = sci_reg_invalid,
  129. [SCSPTR] = sci_reg_invalid,
  130. [SCLSR] = sci_reg_invalid,
  131. },
  132. /*
  133. * Common definitions for legacy IrDA ports, dependent on
  134. * regshift value.
  135. */
  136. [SCIx_IRDA_REGTYPE] = {
  137. [SCSMR] = { 0x00, 8 },
  138. [SCBRR] = { 0x01, 8 },
  139. [SCSCR] = { 0x02, 8 },
  140. [SCxTDR] = { 0x03, 8 },
  141. [SCxSR] = { 0x04, 8 },
  142. [SCxRDR] = { 0x05, 8 },
  143. [SCFCR] = { 0x06, 8 },
  144. [SCFDR] = { 0x07, 16 },
  145. [SCTFDR] = sci_reg_invalid,
  146. [SCRFDR] = sci_reg_invalid,
  147. [SCSPTR] = sci_reg_invalid,
  148. [SCLSR] = sci_reg_invalid,
  149. },
  150. /*
  151. * Common SCIFA definitions.
  152. */
  153. [SCIx_SCIFA_REGTYPE] = {
  154. [SCSMR] = { 0x00, 16 },
  155. [SCBRR] = { 0x04, 8 },
  156. [SCSCR] = { 0x08, 16 },
  157. [SCxTDR] = { 0x20, 8 },
  158. [SCxSR] = { 0x14, 16 },
  159. [SCxRDR] = { 0x24, 8 },
  160. [SCFCR] = { 0x18, 16 },
  161. [SCFDR] = { 0x1c, 16 },
  162. [SCTFDR] = sci_reg_invalid,
  163. [SCRFDR] = sci_reg_invalid,
  164. [SCSPTR] = sci_reg_invalid,
  165. [SCLSR] = sci_reg_invalid,
  166. },
  167. /*
  168. * Common SCIFB definitions.
  169. */
  170. [SCIx_SCIFB_REGTYPE] = {
  171. [SCSMR] = { 0x00, 16 },
  172. [SCBRR] = { 0x04, 8 },
  173. [SCSCR] = { 0x08, 16 },
  174. [SCxTDR] = { 0x40, 8 },
  175. [SCxSR] = { 0x14, 16 },
  176. [SCxRDR] = { 0x60, 8 },
  177. [SCFCR] = { 0x18, 16 },
  178. [SCFDR] = { 0x1c, 16 },
  179. [SCTFDR] = sci_reg_invalid,
  180. [SCRFDR] = sci_reg_invalid,
  181. [SCSPTR] = sci_reg_invalid,
  182. [SCLSR] = sci_reg_invalid,
  183. },
  184. /*
  185. * Common SH-3 SCIF definitions.
  186. */
  187. [SCIx_SH3_SCIF_REGTYPE] = {
  188. [SCSMR] = { 0x00, 8 },
  189. [SCBRR] = { 0x02, 8 },
  190. [SCSCR] = { 0x04, 8 },
  191. [SCxTDR] = { 0x06, 8 },
  192. [SCxSR] = { 0x08, 16 },
  193. [SCxRDR] = { 0x0a, 8 },
  194. [SCFCR] = { 0x0c, 8 },
  195. [SCFDR] = { 0x0e, 16 },
  196. [SCTFDR] = sci_reg_invalid,
  197. [SCRFDR] = sci_reg_invalid,
  198. [SCSPTR] = sci_reg_invalid,
  199. [SCLSR] = sci_reg_invalid,
  200. },
  201. /*
  202. * Common SH-4(A) SCIF(B) definitions.
  203. */
  204. [SCIx_SH4_SCIF_REGTYPE] = {
  205. [SCSMR] = { 0x00, 16 },
  206. [SCBRR] = { 0x04, 8 },
  207. [SCSCR] = { 0x08, 16 },
  208. [SCxTDR] = { 0x0c, 8 },
  209. [SCxSR] = { 0x10, 16 },
  210. [SCxRDR] = { 0x14, 8 },
  211. [SCFCR] = { 0x18, 16 },
  212. [SCFDR] = { 0x1c, 16 },
  213. [SCTFDR] = sci_reg_invalid,
  214. [SCRFDR] = sci_reg_invalid,
  215. [SCSPTR] = { 0x20, 16 },
  216. [SCLSR] = { 0x24, 16 },
  217. },
  218. /*
  219. * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
  220. * register.
  221. */
  222. [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
  223. [SCSMR] = { 0x00, 16 },
  224. [SCBRR] = { 0x04, 8 },
  225. [SCSCR] = { 0x08, 16 },
  226. [SCxTDR] = { 0x0c, 8 },
  227. [SCxSR] = { 0x10, 16 },
  228. [SCxRDR] = { 0x14, 8 },
  229. [SCFCR] = { 0x18, 16 },
  230. [SCFDR] = { 0x1c, 16 },
  231. [SCTFDR] = sci_reg_invalid,
  232. [SCRFDR] = sci_reg_invalid,
  233. [SCSPTR] = sci_reg_invalid,
  234. [SCLSR] = { 0x24, 16 },
  235. },
  236. /*
  237. * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
  238. * count registers.
  239. */
  240. [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
  241. [SCSMR] = { 0x00, 16 },
  242. [SCBRR] = { 0x04, 8 },
  243. [SCSCR] = { 0x08, 16 },
  244. [SCxTDR] = { 0x0c, 8 },
  245. [SCxSR] = { 0x10, 16 },
  246. [SCxRDR] = { 0x14, 8 },
  247. [SCFCR] = { 0x18, 16 },
  248. [SCFDR] = { 0x1c, 16 },
  249. [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
  250. [SCRFDR] = { 0x20, 16 },
  251. [SCSPTR] = { 0x24, 16 },
  252. [SCLSR] = { 0x28, 16 },
  253. },
  254. /*
  255. * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
  256. * registers.
  257. */
  258. [SCIx_SH7705_SCIF_REGTYPE] = {
  259. [SCSMR] = { 0x00, 16 },
  260. [SCBRR] = { 0x04, 8 },
  261. [SCSCR] = { 0x08, 16 },
  262. [SCxTDR] = { 0x20, 8 },
  263. [SCxSR] = { 0x14, 16 },
  264. [SCxRDR] = { 0x24, 8 },
  265. [SCFCR] = { 0x18, 16 },
  266. [SCFDR] = { 0x1c, 16 },
  267. [SCTFDR] = sci_reg_invalid,
  268. [SCRFDR] = sci_reg_invalid,
  269. [SCSPTR] = sci_reg_invalid,
  270. [SCLSR] = sci_reg_invalid,
  271. },
  272. };
  273. #define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
  274. /*
  275. * The "offset" here is rather misleading, in that it refers to an enum
  276. * value relative to the port mapping rather than the fixed offset
  277. * itself, which needs to be manually retrieved from the platform's
  278. * register map for the given port.
  279. */
  280. static unsigned int sci_serial_in(struct uart_port *p, int offset)
  281. {
  282. struct plat_sci_reg *reg = sci_getreg(p, offset);
  283. if (reg->size == 8)
  284. return ioread8(p->membase + (reg->offset << p->regshift));
  285. else if (reg->size == 16)
  286. return ioread16(p->membase + (reg->offset << p->regshift));
  287. else
  288. WARN(1, "Invalid register access\n");
  289. return 0;
  290. }
  291. static void sci_serial_out(struct uart_port *p, int offset, int value)
  292. {
  293. struct plat_sci_reg *reg = sci_getreg(p, offset);
  294. if (reg->size == 8)
  295. iowrite8(value, p->membase + (reg->offset << p->regshift));
  296. else if (reg->size == 16)
  297. iowrite16(value, p->membase + (reg->offset << p->regshift));
  298. else
  299. WARN(1, "Invalid register access\n");
  300. }
  301. #define sci_in(up, offset) (up->serial_in(up, offset))
  302. #define sci_out(up, offset, value) (up->serial_out(up, offset, value))
  303. static int sci_probe_regmap(struct plat_sci_port *cfg)
  304. {
  305. switch (cfg->type) {
  306. case PORT_SCI:
  307. cfg->regtype = SCIx_SCI_REGTYPE;
  308. break;
  309. case PORT_IRDA:
  310. cfg->regtype = SCIx_IRDA_REGTYPE;
  311. break;
  312. case PORT_SCIFA:
  313. cfg->regtype = SCIx_SCIFA_REGTYPE;
  314. break;
  315. case PORT_SCIFB:
  316. cfg->regtype = SCIx_SCIFB_REGTYPE;
  317. break;
  318. case PORT_SCIF:
  319. /*
  320. * The SH-4 is a bit of a misnomer here, although that's
  321. * where this particular port layout originated. This
  322. * configuration (or some slight variation thereof)
  323. * remains the dominant model for all SCIFs.
  324. */
  325. cfg->regtype = SCIx_SH4_SCIF_REGTYPE;
  326. break;
  327. default:
  328. printk(KERN_ERR "Can't probe register map for given port\n");
  329. return -EINVAL;
  330. }
  331. return 0;
  332. }
  333. static void sci_port_enable(struct sci_port *sci_port)
  334. {
  335. if (!sci_port->port.dev)
  336. return;
  337. pm_runtime_get_sync(sci_port->port.dev);
  338. clk_enable(sci_port->iclk);
  339. sci_port->port.uartclk = clk_get_rate(sci_port->iclk);
  340. clk_enable(sci_port->fclk);
  341. }
  342. static void sci_port_disable(struct sci_port *sci_port)
  343. {
  344. if (!sci_port->port.dev)
  345. return;
  346. clk_disable(sci_port->fclk);
  347. clk_disable(sci_port->iclk);
  348. pm_runtime_put_sync(sci_port->port.dev);
  349. }
  350. #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
  351. #ifdef CONFIG_CONSOLE_POLL
  352. static int sci_poll_get_char(struct uart_port *port)
  353. {
  354. unsigned short status;
  355. int c;
  356. do {
  357. status = sci_in(port, SCxSR);
  358. if (status & SCxSR_ERRORS(port)) {
  359. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  360. continue;
  361. }
  362. break;
  363. } while (1);
  364. if (!(status & SCxSR_RDxF(port)))
  365. return NO_POLL_CHAR;
  366. c = sci_in(port, SCxRDR);
  367. /* Dummy read */
  368. sci_in(port, SCxSR);
  369. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  370. return c;
  371. }
  372. #endif
  373. static void sci_poll_put_char(struct uart_port *port, unsigned char c)
  374. {
  375. unsigned short status;
  376. do {
  377. status = sci_in(port, SCxSR);
  378. } while (!(status & SCxSR_TDxE(port)));
  379. sci_out(port, SCxTDR, c);
  380. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
  381. }
  382. #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE */
  383. static void sci_init_pins(struct uart_port *port, unsigned int cflag)
  384. {
  385. struct sci_port *s = to_sci_port(port);
  386. struct plat_sci_reg *reg = sci_regmap[s->cfg->regtype] + SCSPTR;
  387. /*
  388. * Use port-specific handler if provided.
  389. */
  390. if (s->cfg->ops && s->cfg->ops->init_pins) {
  391. s->cfg->ops->init_pins(port, cflag);
  392. return;
  393. }
  394. /*
  395. * For the generic path SCSPTR is necessary. Bail out if that's
  396. * unavailable, too.
  397. */
  398. if (!reg->size)
  399. return;
  400. if (!(cflag & CRTSCTS))
  401. sci_out(port, SCSPTR, 0x0080); /* Set RTS = 1 */
  402. }
  403. static int sci_txfill(struct uart_port *port)
  404. {
  405. struct plat_sci_reg *reg;
  406. reg = sci_getreg(port, SCTFDR);
  407. if (reg->size)
  408. return sci_in(port, SCTFDR) & 0xff;
  409. reg = sci_getreg(port, SCFDR);
  410. if (reg->size)
  411. return sci_in(port, SCFDR) >> 8;
  412. return !(sci_in(port, SCxSR) & SCI_TDRE);
  413. }
  414. static int sci_txroom(struct uart_port *port)
  415. {
  416. return port->fifosize - sci_txfill(port);
  417. }
  418. static int sci_rxfill(struct uart_port *port)
  419. {
  420. struct plat_sci_reg *reg;
  421. reg = sci_getreg(port, SCRFDR);
  422. if (reg->size)
  423. return sci_in(port, SCRFDR) & 0xff;
  424. reg = sci_getreg(port, SCFDR);
  425. if (reg->size)
  426. return sci_in(port, SCFDR) & ((port->fifosize << 1) - 1);
  427. return (sci_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
  428. }
  429. /*
  430. * SCI helper for checking the state of the muxed port/RXD pins.
  431. */
  432. static inline int sci_rxd_in(struct uart_port *port)
  433. {
  434. struct sci_port *s = to_sci_port(port);
  435. if (s->cfg->port_reg <= 0)
  436. return 1;
  437. return !!__raw_readb(s->cfg->port_reg);
  438. }
  439. /* ********************************************************************** *
  440. * the interrupt related routines *
  441. * ********************************************************************** */
  442. static void sci_transmit_chars(struct uart_port *port)
  443. {
  444. struct circ_buf *xmit = &port->state->xmit;
  445. unsigned int stopped = uart_tx_stopped(port);
  446. unsigned short status;
  447. unsigned short ctrl;
  448. int count;
  449. status = sci_in(port, SCxSR);
  450. if (!(status & SCxSR_TDxE(port))) {
  451. ctrl = sci_in(port, SCSCR);
  452. if (uart_circ_empty(xmit))
  453. ctrl &= ~SCSCR_TIE;
  454. else
  455. ctrl |= SCSCR_TIE;
  456. sci_out(port, SCSCR, ctrl);
  457. return;
  458. }
  459. count = sci_txroom(port);
  460. do {
  461. unsigned char c;
  462. if (port->x_char) {
  463. c = port->x_char;
  464. port->x_char = 0;
  465. } else if (!uart_circ_empty(xmit) && !stopped) {
  466. c = xmit->buf[xmit->tail];
  467. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  468. } else {
  469. break;
  470. }
  471. sci_out(port, SCxTDR, c);
  472. port->icount.tx++;
  473. } while (--count > 0);
  474. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
  475. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  476. uart_write_wakeup(port);
  477. if (uart_circ_empty(xmit)) {
  478. sci_stop_tx(port);
  479. } else {
  480. ctrl = sci_in(port, SCSCR);
  481. if (port->type != PORT_SCI) {
  482. sci_in(port, SCxSR); /* Dummy read */
  483. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
  484. }
  485. ctrl |= SCSCR_TIE;
  486. sci_out(port, SCSCR, ctrl);
  487. }
  488. }
  489. /* On SH3, SCIF may read end-of-break as a space->mark char */
  490. #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
  491. static void sci_receive_chars(struct uart_port *port)
  492. {
  493. struct sci_port *sci_port = to_sci_port(port);
  494. struct tty_struct *tty = port->state->port.tty;
  495. int i, count, copied = 0;
  496. unsigned short status;
  497. unsigned char flag;
  498. status = sci_in(port, SCxSR);
  499. if (!(status & SCxSR_RDxF(port)))
  500. return;
  501. while (1) {
  502. /* Don't copy more bytes than there is room for in the buffer */
  503. count = tty_buffer_request_room(tty, sci_rxfill(port));
  504. /* If for any reason we can't copy more data, we're done! */
  505. if (count == 0)
  506. break;
  507. if (port->type == PORT_SCI) {
  508. char c = sci_in(port, SCxRDR);
  509. if (uart_handle_sysrq_char(port, c) ||
  510. sci_port->break_flag)
  511. count = 0;
  512. else
  513. tty_insert_flip_char(tty, c, TTY_NORMAL);
  514. } else {
  515. for (i = 0; i < count; i++) {
  516. char c = sci_in(port, SCxRDR);
  517. status = sci_in(port, SCxSR);
  518. #if defined(CONFIG_CPU_SH3)
  519. /* Skip "chars" during break */
  520. if (sci_port->break_flag) {
  521. if ((c == 0) &&
  522. (status & SCxSR_FER(port))) {
  523. count--; i--;
  524. continue;
  525. }
  526. /* Nonzero => end-of-break */
  527. dev_dbg(port->dev, "debounce<%02x>\n", c);
  528. sci_port->break_flag = 0;
  529. if (STEPFN(c)) {
  530. count--; i--;
  531. continue;
  532. }
  533. }
  534. #endif /* CONFIG_CPU_SH3 */
  535. if (uart_handle_sysrq_char(port, c)) {
  536. count--; i--;
  537. continue;
  538. }
  539. /* Store data and status */
  540. if (status & SCxSR_FER(port)) {
  541. flag = TTY_FRAME;
  542. dev_notice(port->dev, "frame error\n");
  543. } else if (status & SCxSR_PER(port)) {
  544. flag = TTY_PARITY;
  545. dev_notice(port->dev, "parity error\n");
  546. } else
  547. flag = TTY_NORMAL;
  548. tty_insert_flip_char(tty, c, flag);
  549. }
  550. }
  551. sci_in(port, SCxSR); /* dummy read */
  552. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  553. copied += count;
  554. port->icount.rx += count;
  555. }
  556. if (copied) {
  557. /* Tell the rest of the system the news. New characters! */
  558. tty_flip_buffer_push(tty);
  559. } else {
  560. sci_in(port, SCxSR); /* dummy read */
  561. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  562. }
  563. }
  564. #define SCI_BREAK_JIFFIES (HZ/20)
  565. /*
  566. * The sci generates interrupts during the break,
  567. * 1 per millisecond or so during the break period, for 9600 baud.
  568. * So dont bother disabling interrupts.
  569. * But dont want more than 1 break event.
  570. * Use a kernel timer to periodically poll the rx line until
  571. * the break is finished.
  572. */
  573. static inline void sci_schedule_break_timer(struct sci_port *port)
  574. {
  575. mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
  576. }
  577. /* Ensure that two consecutive samples find the break over. */
  578. static void sci_break_timer(unsigned long data)
  579. {
  580. struct sci_port *port = (struct sci_port *)data;
  581. sci_port_enable(port);
  582. if (sci_rxd_in(&port->port) == 0) {
  583. port->break_flag = 1;
  584. sci_schedule_break_timer(port);
  585. } else if (port->break_flag == 1) {
  586. /* break is over. */
  587. port->break_flag = 2;
  588. sci_schedule_break_timer(port);
  589. } else
  590. port->break_flag = 0;
  591. sci_port_disable(port);
  592. }
  593. static int sci_handle_errors(struct uart_port *port)
  594. {
  595. int copied = 0;
  596. unsigned short status = sci_in(port, SCxSR);
  597. struct tty_struct *tty = port->state->port.tty;
  598. struct sci_port *s = to_sci_port(port);
  599. /*
  600. * Handle overruns, if supported.
  601. */
  602. if (s->cfg->overrun_bit != SCIx_NOT_SUPPORTED) {
  603. if (status & (1 << s->cfg->overrun_bit)) {
  604. /* overrun error */
  605. if (tty_insert_flip_char(tty, 0, TTY_OVERRUN))
  606. copied++;
  607. dev_notice(port->dev, "overrun error");
  608. }
  609. }
  610. if (status & SCxSR_FER(port)) {
  611. if (sci_rxd_in(port) == 0) {
  612. /* Notify of BREAK */
  613. struct sci_port *sci_port = to_sci_port(port);
  614. if (!sci_port->break_flag) {
  615. sci_port->break_flag = 1;
  616. sci_schedule_break_timer(sci_port);
  617. /* Do sysrq handling. */
  618. if (uart_handle_break(port))
  619. return 0;
  620. dev_dbg(port->dev, "BREAK detected\n");
  621. if (tty_insert_flip_char(tty, 0, TTY_BREAK))
  622. copied++;
  623. }
  624. } else {
  625. /* frame error */
  626. if (tty_insert_flip_char(tty, 0, TTY_FRAME))
  627. copied++;
  628. dev_notice(port->dev, "frame error\n");
  629. }
  630. }
  631. if (status & SCxSR_PER(port)) {
  632. /* parity error */
  633. if (tty_insert_flip_char(tty, 0, TTY_PARITY))
  634. copied++;
  635. dev_notice(port->dev, "parity error");
  636. }
  637. if (copied)
  638. tty_flip_buffer_push(tty);
  639. return copied;
  640. }
  641. static int sci_handle_fifo_overrun(struct uart_port *port)
  642. {
  643. struct tty_struct *tty = port->state->port.tty;
  644. struct sci_port *s = to_sci_port(port);
  645. struct plat_sci_reg *reg;
  646. int copied = 0;
  647. reg = sci_getreg(port, SCLSR);
  648. if (!reg->size)
  649. return 0;
  650. if ((sci_in(port, SCLSR) & (1 << s->cfg->overrun_bit))) {
  651. sci_out(port, SCLSR, 0);
  652. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  653. tty_flip_buffer_push(tty);
  654. dev_notice(port->dev, "overrun error\n");
  655. copied++;
  656. }
  657. return copied;
  658. }
  659. static int sci_handle_breaks(struct uart_port *port)
  660. {
  661. int copied = 0;
  662. unsigned short status = sci_in(port, SCxSR);
  663. struct tty_struct *tty = port->state->port.tty;
  664. struct sci_port *s = to_sci_port(port);
  665. if (uart_handle_break(port))
  666. return 0;
  667. if (!s->break_flag && status & SCxSR_BRK(port)) {
  668. #if defined(CONFIG_CPU_SH3)
  669. /* Debounce break */
  670. s->break_flag = 1;
  671. #endif
  672. /* Notify of BREAK */
  673. if (tty_insert_flip_char(tty, 0, TTY_BREAK))
  674. copied++;
  675. dev_dbg(port->dev, "BREAK detected\n");
  676. }
  677. if (copied)
  678. tty_flip_buffer_push(tty);
  679. copied += sci_handle_fifo_overrun(port);
  680. return copied;
  681. }
  682. static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
  683. {
  684. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  685. struct uart_port *port = ptr;
  686. struct sci_port *s = to_sci_port(port);
  687. if (s->chan_rx) {
  688. u16 scr = sci_in(port, SCSCR);
  689. u16 ssr = sci_in(port, SCxSR);
  690. /* Disable future Rx interrupts */
  691. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  692. disable_irq_nosync(irq);
  693. scr |= 0x4000;
  694. } else {
  695. scr &= ~SCSCR_RIE;
  696. }
  697. sci_out(port, SCSCR, scr);
  698. /* Clear current interrupt */
  699. sci_out(port, SCxSR, ssr & ~(1 | SCxSR_RDxF(port)));
  700. dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
  701. jiffies, s->rx_timeout);
  702. mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
  703. return IRQ_HANDLED;
  704. }
  705. #endif
  706. /* I think sci_receive_chars has to be called irrespective
  707. * of whether the I_IXOFF is set, otherwise, how is the interrupt
  708. * to be disabled?
  709. */
  710. sci_receive_chars(ptr);
  711. return IRQ_HANDLED;
  712. }
  713. static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
  714. {
  715. struct uart_port *port = ptr;
  716. unsigned long flags;
  717. spin_lock_irqsave(&port->lock, flags);
  718. sci_transmit_chars(port);
  719. spin_unlock_irqrestore(&port->lock, flags);
  720. return IRQ_HANDLED;
  721. }
  722. static irqreturn_t sci_er_interrupt(int irq, void *ptr)
  723. {
  724. struct uart_port *port = ptr;
  725. /* Handle errors */
  726. if (port->type == PORT_SCI) {
  727. if (sci_handle_errors(port)) {
  728. /* discard character in rx buffer */
  729. sci_in(port, SCxSR);
  730. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  731. }
  732. } else {
  733. sci_handle_fifo_overrun(port);
  734. sci_rx_interrupt(irq, ptr);
  735. }
  736. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  737. /* Kick the transmission */
  738. sci_tx_interrupt(irq, ptr);
  739. return IRQ_HANDLED;
  740. }
  741. static irqreturn_t sci_br_interrupt(int irq, void *ptr)
  742. {
  743. struct uart_port *port = ptr;
  744. /* Handle BREAKs */
  745. sci_handle_breaks(port);
  746. sci_out(port, SCxSR, SCxSR_BREAK_CLEAR(port));
  747. return IRQ_HANDLED;
  748. }
  749. static inline unsigned long port_rx_irq_mask(struct uart_port *port)
  750. {
  751. /*
  752. * Not all ports (such as SCIFA) will support REIE. Rather than
  753. * special-casing the port type, we check the port initialization
  754. * IRQ enable mask to see whether the IRQ is desired at all. If
  755. * it's unset, it's logically inferred that there's no point in
  756. * testing for it.
  757. */
  758. return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
  759. }
  760. static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
  761. {
  762. unsigned short ssr_status, scr_status, err_enabled;
  763. struct uart_port *port = ptr;
  764. struct sci_port *s = to_sci_port(port);
  765. irqreturn_t ret = IRQ_NONE;
  766. ssr_status = sci_in(port, SCxSR);
  767. scr_status = sci_in(port, SCSCR);
  768. err_enabled = scr_status & port_rx_irq_mask(port);
  769. /* Tx Interrupt */
  770. if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
  771. !s->chan_tx)
  772. ret = sci_tx_interrupt(irq, ptr);
  773. /*
  774. * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
  775. * DR flags
  776. */
  777. if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
  778. (scr_status & SCSCR_RIE))
  779. ret = sci_rx_interrupt(irq, ptr);
  780. /* Error Interrupt */
  781. if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
  782. ret = sci_er_interrupt(irq, ptr);
  783. /* Break Interrupt */
  784. if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
  785. ret = sci_br_interrupt(irq, ptr);
  786. return ret;
  787. }
  788. /*
  789. * Here we define a transition notifier so that we can update all of our
  790. * ports' baud rate when the peripheral clock changes.
  791. */
  792. static int sci_notifier(struct notifier_block *self,
  793. unsigned long phase, void *p)
  794. {
  795. struct sci_port *sci_port;
  796. unsigned long flags;
  797. sci_port = container_of(self, struct sci_port, freq_transition);
  798. if ((phase == CPUFREQ_POSTCHANGE) ||
  799. (phase == CPUFREQ_RESUMECHANGE)) {
  800. struct uart_port *port = &sci_port->port;
  801. spin_lock_irqsave(&port->lock, flags);
  802. port->uartclk = clk_get_rate(sci_port->iclk);
  803. spin_unlock_irqrestore(&port->lock, flags);
  804. }
  805. return NOTIFY_OK;
  806. }
  807. static struct sci_irq_desc {
  808. const char *desc;
  809. irq_handler_t handler;
  810. } sci_irq_desc[] = {
  811. /*
  812. * Split out handlers, the default case.
  813. */
  814. [SCIx_ERI_IRQ] = {
  815. .desc = "rx err",
  816. .handler = sci_er_interrupt,
  817. },
  818. [SCIx_RXI_IRQ] = {
  819. .desc = "rx full",
  820. .handler = sci_rx_interrupt,
  821. },
  822. [SCIx_TXI_IRQ] = {
  823. .desc = "tx empty",
  824. .handler = sci_tx_interrupt,
  825. },
  826. [SCIx_BRI_IRQ] = {
  827. .desc = "break",
  828. .handler = sci_br_interrupt,
  829. },
  830. /*
  831. * Special muxed handler.
  832. */
  833. [SCIx_MUX_IRQ] = {
  834. .desc = "mux",
  835. .handler = sci_mpxed_interrupt,
  836. },
  837. };
  838. static int sci_request_irq(struct sci_port *port)
  839. {
  840. struct uart_port *up = &port->port;
  841. int i, j, ret = 0;
  842. for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
  843. struct sci_irq_desc *desc;
  844. unsigned int irq;
  845. if (SCIx_IRQ_IS_MUXED(port)) {
  846. i = SCIx_MUX_IRQ;
  847. irq = up->irq;
  848. } else
  849. irq = port->cfg->irqs[i];
  850. desc = sci_irq_desc + i;
  851. port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
  852. dev_name(up->dev), desc->desc);
  853. if (!port->irqstr[j]) {
  854. dev_err(up->dev, "Failed to allocate %s IRQ string\n",
  855. desc->desc);
  856. goto out_nomem;
  857. }
  858. ret = request_irq(irq, desc->handler, up->irqflags,
  859. port->irqstr[j], port);
  860. if (unlikely(ret)) {
  861. dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
  862. goto out_noirq;
  863. }
  864. }
  865. return 0;
  866. out_noirq:
  867. while (--i >= 0)
  868. free_irq(port->cfg->irqs[i], port);
  869. out_nomem:
  870. while (--j >= 0)
  871. kfree(port->irqstr[j]);
  872. return ret;
  873. }
  874. static void sci_free_irq(struct sci_port *port)
  875. {
  876. int i;
  877. /*
  878. * Intentionally in reverse order so we iterate over the muxed
  879. * IRQ first.
  880. */
  881. for (i = 0; i < SCIx_NR_IRQS; i++) {
  882. free_irq(port->cfg->irqs[i], port);
  883. kfree(port->irqstr[i]);
  884. if (SCIx_IRQ_IS_MUXED(port)) {
  885. /* If there's only one IRQ, we're done. */
  886. return;
  887. }
  888. }
  889. }
  890. static unsigned int sci_tx_empty(struct uart_port *port)
  891. {
  892. unsigned short status = sci_in(port, SCxSR);
  893. unsigned short in_tx_fifo = sci_txfill(port);
  894. return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
  895. }
  896. static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
  897. {
  898. /* This routine is used for seting signals of: DTR, DCD, CTS/RTS */
  899. /* We use SCIF's hardware for CTS/RTS, so don't need any for that. */
  900. /* If you have signals for DTR and DCD, please implement here. */
  901. }
  902. static unsigned int sci_get_mctrl(struct uart_port *port)
  903. {
  904. /* This routine is used for getting signals of: DTR, DCD, DSR, RI,
  905. and CTS/RTS */
  906. return TIOCM_DTR | TIOCM_RTS | TIOCM_CTS | TIOCM_DSR;
  907. }
  908. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  909. static void sci_dma_tx_complete(void *arg)
  910. {
  911. struct sci_port *s = arg;
  912. struct uart_port *port = &s->port;
  913. struct circ_buf *xmit = &port->state->xmit;
  914. unsigned long flags;
  915. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  916. spin_lock_irqsave(&port->lock, flags);
  917. xmit->tail += sg_dma_len(&s->sg_tx);
  918. xmit->tail &= UART_XMIT_SIZE - 1;
  919. port->icount.tx += sg_dma_len(&s->sg_tx);
  920. async_tx_ack(s->desc_tx);
  921. s->cookie_tx = -EINVAL;
  922. s->desc_tx = NULL;
  923. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  924. uart_write_wakeup(port);
  925. if (!uart_circ_empty(xmit)) {
  926. schedule_work(&s->work_tx);
  927. } else if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  928. u16 ctrl = sci_in(port, SCSCR);
  929. sci_out(port, SCSCR, ctrl & ~SCSCR_TIE);
  930. }
  931. spin_unlock_irqrestore(&port->lock, flags);
  932. }
  933. /* Locking: called with port lock held */
  934. static int sci_dma_rx_push(struct sci_port *s, struct tty_struct *tty,
  935. size_t count)
  936. {
  937. struct uart_port *port = &s->port;
  938. int i, active, room;
  939. room = tty_buffer_request_room(tty, count);
  940. if (s->active_rx == s->cookie_rx[0]) {
  941. active = 0;
  942. } else if (s->active_rx == s->cookie_rx[1]) {
  943. active = 1;
  944. } else {
  945. dev_err(port->dev, "cookie %d not found!\n", s->active_rx);
  946. return 0;
  947. }
  948. if (room < count)
  949. dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
  950. count - room);
  951. if (!room)
  952. return room;
  953. for (i = 0; i < room; i++)
  954. tty_insert_flip_char(tty, ((u8 *)sg_virt(&s->sg_rx[active]))[i],
  955. TTY_NORMAL);
  956. port->icount.rx += room;
  957. return room;
  958. }
  959. static void sci_dma_rx_complete(void *arg)
  960. {
  961. struct sci_port *s = arg;
  962. struct uart_port *port = &s->port;
  963. struct tty_struct *tty = port->state->port.tty;
  964. unsigned long flags;
  965. int count;
  966. dev_dbg(port->dev, "%s(%d) active #%d\n", __func__, port->line, s->active_rx);
  967. spin_lock_irqsave(&port->lock, flags);
  968. count = sci_dma_rx_push(s, tty, s->buf_len_rx);
  969. mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
  970. spin_unlock_irqrestore(&port->lock, flags);
  971. if (count)
  972. tty_flip_buffer_push(tty);
  973. schedule_work(&s->work_rx);
  974. }
  975. static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
  976. {
  977. struct dma_chan *chan = s->chan_rx;
  978. struct uart_port *port = &s->port;
  979. s->chan_rx = NULL;
  980. s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
  981. dma_release_channel(chan);
  982. if (sg_dma_address(&s->sg_rx[0]))
  983. dma_free_coherent(port->dev, s->buf_len_rx * 2,
  984. sg_virt(&s->sg_rx[0]), sg_dma_address(&s->sg_rx[0]));
  985. if (enable_pio)
  986. sci_start_rx(port);
  987. }
  988. static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
  989. {
  990. struct dma_chan *chan = s->chan_tx;
  991. struct uart_port *port = &s->port;
  992. s->chan_tx = NULL;
  993. s->cookie_tx = -EINVAL;
  994. dma_release_channel(chan);
  995. if (enable_pio)
  996. sci_start_tx(port);
  997. }
  998. static void sci_submit_rx(struct sci_port *s)
  999. {
  1000. struct dma_chan *chan = s->chan_rx;
  1001. int i;
  1002. for (i = 0; i < 2; i++) {
  1003. struct scatterlist *sg = &s->sg_rx[i];
  1004. struct dma_async_tx_descriptor *desc;
  1005. desc = chan->device->device_prep_slave_sg(chan,
  1006. sg, 1, DMA_FROM_DEVICE, DMA_PREP_INTERRUPT);
  1007. if (desc) {
  1008. s->desc_rx[i] = desc;
  1009. desc->callback = sci_dma_rx_complete;
  1010. desc->callback_param = s;
  1011. s->cookie_rx[i] = desc->tx_submit(desc);
  1012. }
  1013. if (!desc || s->cookie_rx[i] < 0) {
  1014. if (i) {
  1015. async_tx_ack(s->desc_rx[0]);
  1016. s->cookie_rx[0] = -EINVAL;
  1017. }
  1018. if (desc) {
  1019. async_tx_ack(desc);
  1020. s->cookie_rx[i] = -EINVAL;
  1021. }
  1022. dev_warn(s->port.dev,
  1023. "failed to re-start DMA, using PIO\n");
  1024. sci_rx_dma_release(s, true);
  1025. return;
  1026. }
  1027. dev_dbg(s->port.dev, "%s(): cookie %d to #%d\n", __func__,
  1028. s->cookie_rx[i], i);
  1029. }
  1030. s->active_rx = s->cookie_rx[0];
  1031. dma_async_issue_pending(chan);
  1032. }
  1033. static void work_fn_rx(struct work_struct *work)
  1034. {
  1035. struct sci_port *s = container_of(work, struct sci_port, work_rx);
  1036. struct uart_port *port = &s->port;
  1037. struct dma_async_tx_descriptor *desc;
  1038. int new;
  1039. if (s->active_rx == s->cookie_rx[0]) {
  1040. new = 0;
  1041. } else if (s->active_rx == s->cookie_rx[1]) {
  1042. new = 1;
  1043. } else {
  1044. dev_err(port->dev, "cookie %d not found!\n", s->active_rx);
  1045. return;
  1046. }
  1047. desc = s->desc_rx[new];
  1048. if (dma_async_is_tx_complete(s->chan_rx, s->active_rx, NULL, NULL) !=
  1049. DMA_SUCCESS) {
  1050. /* Handle incomplete DMA receive */
  1051. struct tty_struct *tty = port->state->port.tty;
  1052. struct dma_chan *chan = s->chan_rx;
  1053. struct sh_desc *sh_desc = container_of(desc, struct sh_desc,
  1054. async_tx);
  1055. unsigned long flags;
  1056. int count;
  1057. chan->device->device_control(chan, DMA_TERMINATE_ALL, 0);
  1058. dev_dbg(port->dev, "Read %u bytes with cookie %d\n",
  1059. sh_desc->partial, sh_desc->cookie);
  1060. spin_lock_irqsave(&port->lock, flags);
  1061. count = sci_dma_rx_push(s, tty, sh_desc->partial);
  1062. spin_unlock_irqrestore(&port->lock, flags);
  1063. if (count)
  1064. tty_flip_buffer_push(tty);
  1065. sci_submit_rx(s);
  1066. return;
  1067. }
  1068. s->cookie_rx[new] = desc->tx_submit(desc);
  1069. if (s->cookie_rx[new] < 0) {
  1070. dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
  1071. sci_rx_dma_release(s, true);
  1072. return;
  1073. }
  1074. s->active_rx = s->cookie_rx[!new];
  1075. dev_dbg(port->dev, "%s: cookie %d #%d, new active #%d\n", __func__,
  1076. s->cookie_rx[new], new, s->active_rx);
  1077. }
  1078. static void work_fn_tx(struct work_struct *work)
  1079. {
  1080. struct sci_port *s = container_of(work, struct sci_port, work_tx);
  1081. struct dma_async_tx_descriptor *desc;
  1082. struct dma_chan *chan = s->chan_tx;
  1083. struct uart_port *port = &s->port;
  1084. struct circ_buf *xmit = &port->state->xmit;
  1085. struct scatterlist *sg = &s->sg_tx;
  1086. /*
  1087. * DMA is idle now.
  1088. * Port xmit buffer is already mapped, and it is one page... Just adjust
  1089. * offsets and lengths. Since it is a circular buffer, we have to
  1090. * transmit till the end, and then the rest. Take the port lock to get a
  1091. * consistent xmit buffer state.
  1092. */
  1093. spin_lock_irq(&port->lock);
  1094. sg->offset = xmit->tail & (UART_XMIT_SIZE - 1);
  1095. sg_dma_address(sg) = (sg_dma_address(sg) & ~(UART_XMIT_SIZE - 1)) +
  1096. sg->offset;
  1097. sg_dma_len(sg) = min((int)CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
  1098. CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
  1099. spin_unlock_irq(&port->lock);
  1100. BUG_ON(!sg_dma_len(sg));
  1101. desc = chan->device->device_prep_slave_sg(chan,
  1102. sg, s->sg_len_tx, DMA_TO_DEVICE,
  1103. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1104. if (!desc) {
  1105. /* switch to PIO */
  1106. sci_tx_dma_release(s, true);
  1107. return;
  1108. }
  1109. dma_sync_sg_for_device(port->dev, sg, 1, DMA_TO_DEVICE);
  1110. spin_lock_irq(&port->lock);
  1111. s->desc_tx = desc;
  1112. desc->callback = sci_dma_tx_complete;
  1113. desc->callback_param = s;
  1114. spin_unlock_irq(&port->lock);
  1115. s->cookie_tx = desc->tx_submit(desc);
  1116. if (s->cookie_tx < 0) {
  1117. dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
  1118. /* switch to PIO */
  1119. sci_tx_dma_release(s, true);
  1120. return;
  1121. }
  1122. dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n", __func__,
  1123. xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
  1124. dma_async_issue_pending(chan);
  1125. }
  1126. #endif
  1127. static void sci_start_tx(struct uart_port *port)
  1128. {
  1129. struct sci_port *s = to_sci_port(port);
  1130. unsigned short ctrl;
  1131. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1132. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  1133. u16 new, scr = sci_in(port, SCSCR);
  1134. if (s->chan_tx)
  1135. new = scr | 0x8000;
  1136. else
  1137. new = scr & ~0x8000;
  1138. if (new != scr)
  1139. sci_out(port, SCSCR, new);
  1140. }
  1141. if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
  1142. s->cookie_tx < 0)
  1143. schedule_work(&s->work_tx);
  1144. #endif
  1145. if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  1146. /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
  1147. ctrl = sci_in(port, SCSCR);
  1148. sci_out(port, SCSCR, ctrl | SCSCR_TIE);
  1149. }
  1150. }
  1151. static void sci_stop_tx(struct uart_port *port)
  1152. {
  1153. unsigned short ctrl;
  1154. /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
  1155. ctrl = sci_in(port, SCSCR);
  1156. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
  1157. ctrl &= ~0x8000;
  1158. ctrl &= ~SCSCR_TIE;
  1159. sci_out(port, SCSCR, ctrl);
  1160. }
  1161. static void sci_start_rx(struct uart_port *port)
  1162. {
  1163. unsigned short ctrl;
  1164. ctrl = sci_in(port, SCSCR) | port_rx_irq_mask(port);
  1165. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
  1166. ctrl &= ~0x4000;
  1167. sci_out(port, SCSCR, ctrl);
  1168. }
  1169. static void sci_stop_rx(struct uart_port *port)
  1170. {
  1171. unsigned short ctrl;
  1172. ctrl = sci_in(port, SCSCR);
  1173. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
  1174. ctrl &= ~0x4000;
  1175. ctrl &= ~port_rx_irq_mask(port);
  1176. sci_out(port, SCSCR, ctrl);
  1177. }
  1178. static void sci_enable_ms(struct uart_port *port)
  1179. {
  1180. /* Nothing here yet .. */
  1181. }
  1182. static void sci_break_ctl(struct uart_port *port, int break_state)
  1183. {
  1184. /* Nothing here yet .. */
  1185. }
  1186. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1187. static bool filter(struct dma_chan *chan, void *slave)
  1188. {
  1189. struct sh_dmae_slave *param = slave;
  1190. dev_dbg(chan->device->dev, "%s: slave ID %d\n", __func__,
  1191. param->slave_id);
  1192. chan->private = param;
  1193. return true;
  1194. }
  1195. static void rx_timer_fn(unsigned long arg)
  1196. {
  1197. struct sci_port *s = (struct sci_port *)arg;
  1198. struct uart_port *port = &s->port;
  1199. u16 scr = sci_in(port, SCSCR);
  1200. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  1201. scr &= ~0x4000;
  1202. enable_irq(s->cfg->irqs[1]);
  1203. }
  1204. sci_out(port, SCSCR, scr | SCSCR_RIE);
  1205. dev_dbg(port->dev, "DMA Rx timed out\n");
  1206. schedule_work(&s->work_rx);
  1207. }
  1208. static void sci_request_dma(struct uart_port *port)
  1209. {
  1210. struct sci_port *s = to_sci_port(port);
  1211. struct sh_dmae_slave *param;
  1212. struct dma_chan *chan;
  1213. dma_cap_mask_t mask;
  1214. int nent;
  1215. dev_dbg(port->dev, "%s: port %d\n", __func__,
  1216. port->line);
  1217. if (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0)
  1218. return;
  1219. dma_cap_zero(mask);
  1220. dma_cap_set(DMA_SLAVE, mask);
  1221. param = &s->param_tx;
  1222. /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_TX */
  1223. param->slave_id = s->cfg->dma_slave_tx;
  1224. s->cookie_tx = -EINVAL;
  1225. chan = dma_request_channel(mask, filter, param);
  1226. dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
  1227. if (chan) {
  1228. s->chan_tx = chan;
  1229. sg_init_table(&s->sg_tx, 1);
  1230. /* UART circular tx buffer is an aligned page. */
  1231. BUG_ON((int)port->state->xmit.buf & ~PAGE_MASK);
  1232. sg_set_page(&s->sg_tx, virt_to_page(port->state->xmit.buf),
  1233. UART_XMIT_SIZE, (int)port->state->xmit.buf & ~PAGE_MASK);
  1234. nent = dma_map_sg(port->dev, &s->sg_tx, 1, DMA_TO_DEVICE);
  1235. if (!nent)
  1236. sci_tx_dma_release(s, false);
  1237. else
  1238. dev_dbg(port->dev, "%s: mapped %d@%p to %x\n", __func__,
  1239. sg_dma_len(&s->sg_tx),
  1240. port->state->xmit.buf, sg_dma_address(&s->sg_tx));
  1241. s->sg_len_tx = nent;
  1242. INIT_WORK(&s->work_tx, work_fn_tx);
  1243. }
  1244. param = &s->param_rx;
  1245. /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_RX */
  1246. param->slave_id = s->cfg->dma_slave_rx;
  1247. chan = dma_request_channel(mask, filter, param);
  1248. dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
  1249. if (chan) {
  1250. dma_addr_t dma[2];
  1251. void *buf[2];
  1252. int i;
  1253. s->chan_rx = chan;
  1254. s->buf_len_rx = 2 * max(16, (int)port->fifosize);
  1255. buf[0] = dma_alloc_coherent(port->dev, s->buf_len_rx * 2,
  1256. &dma[0], GFP_KERNEL);
  1257. if (!buf[0]) {
  1258. dev_warn(port->dev,
  1259. "failed to allocate dma buffer, using PIO\n");
  1260. sci_rx_dma_release(s, true);
  1261. return;
  1262. }
  1263. buf[1] = buf[0] + s->buf_len_rx;
  1264. dma[1] = dma[0] + s->buf_len_rx;
  1265. for (i = 0; i < 2; i++) {
  1266. struct scatterlist *sg = &s->sg_rx[i];
  1267. sg_init_table(sg, 1);
  1268. sg_set_page(sg, virt_to_page(buf[i]), s->buf_len_rx,
  1269. (int)buf[i] & ~PAGE_MASK);
  1270. sg_dma_address(sg) = dma[i];
  1271. }
  1272. INIT_WORK(&s->work_rx, work_fn_rx);
  1273. setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
  1274. sci_submit_rx(s);
  1275. }
  1276. }
  1277. static void sci_free_dma(struct uart_port *port)
  1278. {
  1279. struct sci_port *s = to_sci_port(port);
  1280. if (s->chan_tx)
  1281. sci_tx_dma_release(s, false);
  1282. if (s->chan_rx)
  1283. sci_rx_dma_release(s, false);
  1284. }
  1285. #else
  1286. static inline void sci_request_dma(struct uart_port *port)
  1287. {
  1288. }
  1289. static inline void sci_free_dma(struct uart_port *port)
  1290. {
  1291. }
  1292. #endif
  1293. static int sci_startup(struct uart_port *port)
  1294. {
  1295. struct sci_port *s = to_sci_port(port);
  1296. int ret;
  1297. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  1298. sci_port_enable(s);
  1299. ret = sci_request_irq(s);
  1300. if (unlikely(ret < 0))
  1301. return ret;
  1302. sci_request_dma(port);
  1303. sci_start_tx(port);
  1304. sci_start_rx(port);
  1305. return 0;
  1306. }
  1307. static void sci_shutdown(struct uart_port *port)
  1308. {
  1309. struct sci_port *s = to_sci_port(port);
  1310. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  1311. sci_stop_rx(port);
  1312. sci_stop_tx(port);
  1313. sci_free_dma(port);
  1314. sci_free_irq(s);
  1315. sci_port_disable(s);
  1316. }
  1317. static unsigned int sci_scbrr_calc(unsigned int algo_id, unsigned int bps,
  1318. unsigned long freq)
  1319. {
  1320. switch (algo_id) {
  1321. case SCBRR_ALGO_1:
  1322. return ((freq + 16 * bps) / (16 * bps) - 1);
  1323. case SCBRR_ALGO_2:
  1324. return ((freq + 16 * bps) / (32 * bps) - 1);
  1325. case SCBRR_ALGO_3:
  1326. return (((freq * 2) + 16 * bps) / (16 * bps) - 1);
  1327. case SCBRR_ALGO_4:
  1328. return (((freq * 2) + 16 * bps) / (32 * bps) - 1);
  1329. case SCBRR_ALGO_5:
  1330. return (((freq * 1000 / 32) / bps) - 1);
  1331. }
  1332. /* Warn, but use a safe default */
  1333. WARN_ON(1);
  1334. return ((freq + 16 * bps) / (32 * bps) - 1);
  1335. }
  1336. static void sci_reset(struct uart_port *port)
  1337. {
  1338. unsigned int status;
  1339. do {
  1340. status = sci_in(port, SCxSR);
  1341. } while (!(status & SCxSR_TEND(port)));
  1342. sci_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
  1343. if (port->type != PORT_SCI)
  1344. sci_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
  1345. }
  1346. static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
  1347. struct ktermios *old)
  1348. {
  1349. struct sci_port *s = to_sci_port(port);
  1350. unsigned int baud, smr_val, max_baud;
  1351. int t = -1;
  1352. u16 scfcr = 0;
  1353. /*
  1354. * earlyprintk comes here early on with port->uartclk set to zero.
  1355. * the clock framework is not up and running at this point so here
  1356. * we assume that 115200 is the maximum baud rate. please note that
  1357. * the baud rate is not programmed during earlyprintk - it is assumed
  1358. * that the previous boot loader has enabled required clocks and
  1359. * setup the baud rate generator hardware for us already.
  1360. */
  1361. max_baud = port->uartclk ? port->uartclk / 16 : 115200;
  1362. baud = uart_get_baud_rate(port, termios, old, 0, max_baud);
  1363. if (likely(baud && port->uartclk))
  1364. t = sci_scbrr_calc(s->cfg->scbrr_algo_id, baud, port->uartclk);
  1365. sci_port_enable(s);
  1366. sci_reset(port);
  1367. smr_val = sci_in(port, SCSMR) & 3;
  1368. if ((termios->c_cflag & CSIZE) == CS7)
  1369. smr_val |= 0x40;
  1370. if (termios->c_cflag & PARENB)
  1371. smr_val |= 0x20;
  1372. if (termios->c_cflag & PARODD)
  1373. smr_val |= 0x30;
  1374. if (termios->c_cflag & CSTOPB)
  1375. smr_val |= 0x08;
  1376. uart_update_timeout(port, termios->c_cflag, baud);
  1377. sci_out(port, SCSMR, smr_val);
  1378. dev_dbg(port->dev, "%s: SMR %x, t %x, SCSCR %x\n", __func__, smr_val, t,
  1379. s->cfg->scscr);
  1380. if (t > 0) {
  1381. if (t >= 256) {
  1382. sci_out(port, SCSMR, (sci_in(port, SCSMR) & ~3) | 1);
  1383. t >>= 2;
  1384. } else
  1385. sci_out(port, SCSMR, sci_in(port, SCSMR) & ~3);
  1386. sci_out(port, SCBRR, t);
  1387. udelay((1000000+(baud-1)) / baud); /* Wait one bit interval */
  1388. }
  1389. sci_init_pins(port, termios->c_cflag);
  1390. sci_out(port, SCFCR, scfcr | ((termios->c_cflag & CRTSCTS) ? SCFCR_MCE : 0));
  1391. sci_out(port, SCSCR, s->cfg->scscr);
  1392. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1393. /*
  1394. * Calculate delay for 1.5 DMA buffers: see
  1395. * drivers/serial/serial_core.c::uart_update_timeout(). With 10 bits
  1396. * (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above function
  1397. * calculates 1 jiffie for the data plus 5 jiffies for the "slop(e)."
  1398. * Then below we calculate 3 jiffies (12ms) for 1.5 DMA buffers (3 FIFO
  1399. * sizes), but it has been found out experimentally, that this is not
  1400. * enough: the driver too often needlessly runs on a DMA timeout. 20ms
  1401. * as a minimum seem to work perfectly.
  1402. */
  1403. if (s->chan_rx) {
  1404. s->rx_timeout = (port->timeout - HZ / 50) * s->buf_len_rx * 3 /
  1405. port->fifosize / 2;
  1406. dev_dbg(port->dev,
  1407. "DMA Rx t-out %ums, tty t-out %u jiffies\n",
  1408. s->rx_timeout * 1000 / HZ, port->timeout);
  1409. if (s->rx_timeout < msecs_to_jiffies(20))
  1410. s->rx_timeout = msecs_to_jiffies(20);
  1411. }
  1412. #endif
  1413. if ((termios->c_cflag & CREAD) != 0)
  1414. sci_start_rx(port);
  1415. sci_port_disable(s);
  1416. }
  1417. static const char *sci_type(struct uart_port *port)
  1418. {
  1419. switch (port->type) {
  1420. case PORT_IRDA:
  1421. return "irda";
  1422. case PORT_SCI:
  1423. return "sci";
  1424. case PORT_SCIF:
  1425. return "scif";
  1426. case PORT_SCIFA:
  1427. return "scifa";
  1428. case PORT_SCIFB:
  1429. return "scifb";
  1430. }
  1431. return NULL;
  1432. }
  1433. static inline unsigned long sci_port_size(struct uart_port *port)
  1434. {
  1435. /*
  1436. * Pick an arbitrary size that encapsulates all of the base
  1437. * registers by default. This can be optimized later, or derived
  1438. * from platform resource data at such a time that ports begin to
  1439. * behave more erratically.
  1440. */
  1441. return 64;
  1442. }
  1443. static int sci_remap_port(struct uart_port *port)
  1444. {
  1445. unsigned long size = sci_port_size(port);
  1446. /*
  1447. * Nothing to do if there's already an established membase.
  1448. */
  1449. if (port->membase)
  1450. return 0;
  1451. if (port->flags & UPF_IOREMAP) {
  1452. port->membase = ioremap_nocache(port->mapbase, size);
  1453. if (unlikely(!port->membase)) {
  1454. dev_err(port->dev, "can't remap port#%d\n", port->line);
  1455. return -ENXIO;
  1456. }
  1457. } else {
  1458. /*
  1459. * For the simple (and majority of) cases where we don't
  1460. * need to do any remapping, just cast the cookie
  1461. * directly.
  1462. */
  1463. port->membase = (void __iomem *)port->mapbase;
  1464. }
  1465. return 0;
  1466. }
  1467. static void sci_release_port(struct uart_port *port)
  1468. {
  1469. if (port->flags & UPF_IOREMAP) {
  1470. iounmap(port->membase);
  1471. port->membase = NULL;
  1472. }
  1473. release_mem_region(port->mapbase, sci_port_size(port));
  1474. }
  1475. static int sci_request_port(struct uart_port *port)
  1476. {
  1477. unsigned long size = sci_port_size(port);
  1478. struct resource *res;
  1479. int ret;
  1480. res = request_mem_region(port->mapbase, size, dev_name(port->dev));
  1481. if (unlikely(res == NULL))
  1482. return -EBUSY;
  1483. ret = sci_remap_port(port);
  1484. if (unlikely(ret != 0)) {
  1485. release_resource(res);
  1486. return ret;
  1487. }
  1488. return 0;
  1489. }
  1490. static void sci_config_port(struct uart_port *port, int flags)
  1491. {
  1492. if (flags & UART_CONFIG_TYPE) {
  1493. struct sci_port *sport = to_sci_port(port);
  1494. port->type = sport->cfg->type;
  1495. sci_request_port(port);
  1496. }
  1497. }
  1498. static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
  1499. {
  1500. struct sci_port *s = to_sci_port(port);
  1501. if (ser->irq != s->cfg->irqs[SCIx_TXI_IRQ] || ser->irq > nr_irqs)
  1502. return -EINVAL;
  1503. if (ser->baud_base < 2400)
  1504. /* No paper tape reader for Mitch.. */
  1505. return -EINVAL;
  1506. return 0;
  1507. }
  1508. static struct uart_ops sci_uart_ops = {
  1509. .tx_empty = sci_tx_empty,
  1510. .set_mctrl = sci_set_mctrl,
  1511. .get_mctrl = sci_get_mctrl,
  1512. .start_tx = sci_start_tx,
  1513. .stop_tx = sci_stop_tx,
  1514. .stop_rx = sci_stop_rx,
  1515. .enable_ms = sci_enable_ms,
  1516. .break_ctl = sci_break_ctl,
  1517. .startup = sci_startup,
  1518. .shutdown = sci_shutdown,
  1519. .set_termios = sci_set_termios,
  1520. .type = sci_type,
  1521. .release_port = sci_release_port,
  1522. .request_port = sci_request_port,
  1523. .config_port = sci_config_port,
  1524. .verify_port = sci_verify_port,
  1525. #ifdef CONFIG_CONSOLE_POLL
  1526. .poll_get_char = sci_poll_get_char,
  1527. .poll_put_char = sci_poll_put_char,
  1528. #endif
  1529. };
  1530. static int __devinit sci_init_single(struct platform_device *dev,
  1531. struct sci_port *sci_port,
  1532. unsigned int index,
  1533. struct plat_sci_port *p)
  1534. {
  1535. struct uart_port *port = &sci_port->port;
  1536. int ret;
  1537. port->ops = &sci_uart_ops;
  1538. port->iotype = UPIO_MEM;
  1539. port->line = index;
  1540. switch (p->type) {
  1541. case PORT_SCIFB:
  1542. port->fifosize = 256;
  1543. break;
  1544. case PORT_SCIFA:
  1545. port->fifosize = 64;
  1546. break;
  1547. case PORT_SCIF:
  1548. port->fifosize = 16;
  1549. break;
  1550. default:
  1551. port->fifosize = 1;
  1552. break;
  1553. }
  1554. if (p->regtype == SCIx_PROBE_REGTYPE) {
  1555. ret = sci_probe_regmap(p);
  1556. if (unlikely(ret))
  1557. return ret;
  1558. }
  1559. if (dev) {
  1560. sci_port->iclk = clk_get(&dev->dev, "sci_ick");
  1561. if (IS_ERR(sci_port->iclk)) {
  1562. sci_port->iclk = clk_get(&dev->dev, "peripheral_clk");
  1563. if (IS_ERR(sci_port->iclk)) {
  1564. dev_err(&dev->dev, "can't get iclk\n");
  1565. return PTR_ERR(sci_port->iclk);
  1566. }
  1567. }
  1568. /*
  1569. * The function clock is optional, ignore it if we can't
  1570. * find it.
  1571. */
  1572. sci_port->fclk = clk_get(&dev->dev, "sci_fck");
  1573. if (IS_ERR(sci_port->fclk))
  1574. sci_port->fclk = NULL;
  1575. port->dev = &dev->dev;
  1576. pm_runtime_irq_safe(&dev->dev);
  1577. pm_runtime_enable(&dev->dev);
  1578. }
  1579. sci_port->break_timer.data = (unsigned long)sci_port;
  1580. sci_port->break_timer.function = sci_break_timer;
  1581. init_timer(&sci_port->break_timer);
  1582. /*
  1583. * Establish some sensible defaults for the error detection.
  1584. */
  1585. if (!p->error_mask)
  1586. p->error_mask = (p->type == PORT_SCI) ?
  1587. SCI_DEFAULT_ERROR_MASK : SCIF_DEFAULT_ERROR_MASK;
  1588. /*
  1589. * Establish sensible defaults for the overrun detection, unless
  1590. * the part has explicitly disabled support for it.
  1591. */
  1592. if (p->overrun_bit != SCIx_NOT_SUPPORTED) {
  1593. if (p->type == PORT_SCI)
  1594. p->overrun_bit = 5;
  1595. else if (p->scbrr_algo_id == SCBRR_ALGO_4)
  1596. p->overrun_bit = 9;
  1597. else
  1598. p->overrun_bit = 0;
  1599. /*
  1600. * Make the error mask inclusive of overrun detection, if
  1601. * supported.
  1602. */
  1603. p->error_mask |= (1 << p->overrun_bit);
  1604. }
  1605. sci_port->cfg = p;
  1606. port->mapbase = p->mapbase;
  1607. port->type = p->type;
  1608. port->flags = p->flags;
  1609. port->regshift = p->regshift;
  1610. /*
  1611. * The UART port needs an IRQ value, so we peg this to the RX IRQ
  1612. * for the multi-IRQ ports, which is where we are primarily
  1613. * concerned with the shutdown path synchronization.
  1614. *
  1615. * For the muxed case there's nothing more to do.
  1616. */
  1617. port->irq = p->irqs[SCIx_RXI_IRQ];
  1618. port->irqflags = 0;
  1619. port->serial_in = sci_serial_in;
  1620. port->serial_out = sci_serial_out;
  1621. if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
  1622. dev_dbg(port->dev, "DMA tx %d, rx %d\n",
  1623. p->dma_slave_tx, p->dma_slave_rx);
  1624. return 0;
  1625. }
  1626. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1627. static void serial_console_putchar(struct uart_port *port, int ch)
  1628. {
  1629. sci_poll_put_char(port, ch);
  1630. }
  1631. /*
  1632. * Print a string to the serial port trying not to disturb
  1633. * any possible real use of the port...
  1634. */
  1635. static void serial_console_write(struct console *co, const char *s,
  1636. unsigned count)
  1637. {
  1638. struct sci_port *sci_port = &sci_ports[co->index];
  1639. struct uart_port *port = &sci_port->port;
  1640. unsigned short bits;
  1641. sci_port_enable(sci_port);
  1642. uart_console_write(port, s, count, serial_console_putchar);
  1643. /* wait until fifo is empty and last bit has been transmitted */
  1644. bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
  1645. while ((sci_in(port, SCxSR) & bits) != bits)
  1646. cpu_relax();
  1647. sci_port_disable(sci_port);
  1648. }
  1649. static int __devinit serial_console_setup(struct console *co, char *options)
  1650. {
  1651. struct sci_port *sci_port;
  1652. struct uart_port *port;
  1653. int baud = 115200;
  1654. int bits = 8;
  1655. int parity = 'n';
  1656. int flow = 'n';
  1657. int ret;
  1658. /*
  1659. * Refuse to handle any bogus ports.
  1660. */
  1661. if (co->index < 0 || co->index >= SCI_NPORTS)
  1662. return -ENODEV;
  1663. sci_port = &sci_ports[co->index];
  1664. port = &sci_port->port;
  1665. /*
  1666. * Refuse to handle uninitialized ports.
  1667. */
  1668. if (!port->ops)
  1669. return -ENODEV;
  1670. ret = sci_remap_port(port);
  1671. if (unlikely(ret != 0))
  1672. return ret;
  1673. sci_port_enable(sci_port);
  1674. if (options)
  1675. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1676. sci_port_disable(sci_port);
  1677. return uart_set_options(port, co, baud, parity, bits, flow);
  1678. }
  1679. static struct console serial_console = {
  1680. .name = "ttySC",
  1681. .device = uart_console_device,
  1682. .write = serial_console_write,
  1683. .setup = serial_console_setup,
  1684. .flags = CON_PRINTBUFFER,
  1685. .index = -1,
  1686. .data = &sci_uart_driver,
  1687. };
  1688. static struct console early_serial_console = {
  1689. .name = "early_ttySC",
  1690. .write = serial_console_write,
  1691. .flags = CON_PRINTBUFFER,
  1692. .index = -1,
  1693. };
  1694. static char early_serial_buf[32];
  1695. static int __devinit sci_probe_earlyprintk(struct platform_device *pdev)
  1696. {
  1697. struct plat_sci_port *cfg = pdev->dev.platform_data;
  1698. if (early_serial_console.data)
  1699. return -EEXIST;
  1700. early_serial_console.index = pdev->id;
  1701. sci_init_single(NULL, &sci_ports[pdev->id], pdev->id, cfg);
  1702. serial_console_setup(&early_serial_console, early_serial_buf);
  1703. if (!strstr(early_serial_buf, "keep"))
  1704. early_serial_console.flags |= CON_BOOT;
  1705. register_console(&early_serial_console);
  1706. return 0;
  1707. }
  1708. #define uart_console(port) ((port)->cons->index == (port)->line)
  1709. static int sci_runtime_suspend(struct device *dev)
  1710. {
  1711. struct sci_port *sci_port = dev_get_drvdata(dev);
  1712. struct uart_port *port = &sci_port->port;
  1713. if (uart_console(port)) {
  1714. sci_port->saved_smr = sci_in(port, SCSMR);
  1715. sci_port->saved_brr = sci_in(port, SCBRR);
  1716. sci_port->saved_fcr = sci_in(port, SCFCR);
  1717. }
  1718. return 0;
  1719. }
  1720. static int sci_runtime_resume(struct device *dev)
  1721. {
  1722. struct sci_port *sci_port = dev_get_drvdata(dev);
  1723. struct uart_port *port = &sci_port->port;
  1724. if (uart_console(port)) {
  1725. sci_reset(port);
  1726. sci_out(port, SCSMR, sci_port->saved_smr);
  1727. sci_out(port, SCBRR, sci_port->saved_brr);
  1728. sci_out(port, SCFCR, sci_port->saved_fcr);
  1729. sci_out(port, SCSCR, sci_port->cfg->scscr);
  1730. }
  1731. return 0;
  1732. }
  1733. #define SCI_CONSOLE (&serial_console)
  1734. #else
  1735. static inline int __devinit sci_probe_earlyprintk(struct platform_device *pdev)
  1736. {
  1737. return -EINVAL;
  1738. }
  1739. #define SCI_CONSOLE NULL
  1740. #define sci_runtime_suspend NULL
  1741. #define sci_runtime_resume NULL
  1742. #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
  1743. static char banner[] __initdata =
  1744. KERN_INFO "SuperH SCI(F) driver initialized\n";
  1745. static struct uart_driver sci_uart_driver = {
  1746. .owner = THIS_MODULE,
  1747. .driver_name = "sci",
  1748. .dev_name = "ttySC",
  1749. .major = SCI_MAJOR,
  1750. .minor = SCI_MINOR_START,
  1751. .nr = SCI_NPORTS,
  1752. .cons = SCI_CONSOLE,
  1753. };
  1754. static int sci_remove(struct platform_device *dev)
  1755. {
  1756. struct sci_port *port = platform_get_drvdata(dev);
  1757. cpufreq_unregister_notifier(&port->freq_transition,
  1758. CPUFREQ_TRANSITION_NOTIFIER);
  1759. uart_remove_one_port(&sci_uart_driver, &port->port);
  1760. clk_put(port->iclk);
  1761. clk_put(port->fclk);
  1762. pm_runtime_disable(&dev->dev);
  1763. return 0;
  1764. }
  1765. static int __devinit sci_probe_single(struct platform_device *dev,
  1766. unsigned int index,
  1767. struct plat_sci_port *p,
  1768. struct sci_port *sciport)
  1769. {
  1770. int ret;
  1771. /* Sanity check */
  1772. if (unlikely(index >= SCI_NPORTS)) {
  1773. dev_notice(&dev->dev, "Attempting to register port "
  1774. "%d when only %d are available.\n",
  1775. index+1, SCI_NPORTS);
  1776. dev_notice(&dev->dev, "Consider bumping "
  1777. "CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
  1778. return 0;
  1779. }
  1780. ret = sci_init_single(dev, sciport, index, p);
  1781. if (ret)
  1782. return ret;
  1783. return uart_add_one_port(&sci_uart_driver, &sciport->port);
  1784. }
  1785. static int __devinit sci_probe(struct platform_device *dev)
  1786. {
  1787. struct plat_sci_port *p = dev->dev.platform_data;
  1788. struct sci_port *sp = &sci_ports[dev->id];
  1789. int ret;
  1790. /*
  1791. * If we've come here via earlyprintk initialization, head off to
  1792. * the special early probe. We don't have sufficient device state
  1793. * to make it beyond this yet.
  1794. */
  1795. if (is_early_platform_device(dev))
  1796. return sci_probe_earlyprintk(dev);
  1797. platform_set_drvdata(dev, sp);
  1798. ret = sci_probe_single(dev, dev->id, p, sp);
  1799. if (ret)
  1800. goto err_unreg;
  1801. sp->freq_transition.notifier_call = sci_notifier;
  1802. ret = cpufreq_register_notifier(&sp->freq_transition,
  1803. CPUFREQ_TRANSITION_NOTIFIER);
  1804. if (unlikely(ret < 0))
  1805. goto err_unreg;
  1806. #ifdef CONFIG_SH_STANDARD_BIOS
  1807. sh_bios_gdb_detach();
  1808. #endif
  1809. return 0;
  1810. err_unreg:
  1811. sci_remove(dev);
  1812. return ret;
  1813. }
  1814. static int sci_suspend(struct device *dev)
  1815. {
  1816. struct sci_port *sport = dev_get_drvdata(dev);
  1817. if (sport)
  1818. uart_suspend_port(&sci_uart_driver, &sport->port);
  1819. return 0;
  1820. }
  1821. static int sci_resume(struct device *dev)
  1822. {
  1823. struct sci_port *sport = dev_get_drvdata(dev);
  1824. if (sport)
  1825. uart_resume_port(&sci_uart_driver, &sport->port);
  1826. return 0;
  1827. }
  1828. static const struct dev_pm_ops sci_dev_pm_ops = {
  1829. .runtime_suspend = sci_runtime_suspend,
  1830. .runtime_resume = sci_runtime_resume,
  1831. .suspend = sci_suspend,
  1832. .resume = sci_resume,
  1833. };
  1834. static struct platform_driver sci_driver = {
  1835. .probe = sci_probe,
  1836. .remove = sci_remove,
  1837. .driver = {
  1838. .name = "sh-sci",
  1839. .owner = THIS_MODULE,
  1840. .pm = &sci_dev_pm_ops,
  1841. },
  1842. };
  1843. static int __init sci_init(void)
  1844. {
  1845. int ret;
  1846. printk(banner);
  1847. ret = uart_register_driver(&sci_uart_driver);
  1848. if (likely(ret == 0)) {
  1849. ret = platform_driver_register(&sci_driver);
  1850. if (unlikely(ret))
  1851. uart_unregister_driver(&sci_uart_driver);
  1852. }
  1853. return ret;
  1854. }
  1855. static void __exit sci_exit(void)
  1856. {
  1857. platform_driver_unregister(&sci_driver);
  1858. uart_unregister_driver(&sci_uart_driver);
  1859. }
  1860. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1861. early_platform_init_buffer("earlyprintk", &sci_driver,
  1862. early_serial_buf, ARRAY_SIZE(early_serial_buf));
  1863. #endif
  1864. module_init(sci_init);
  1865. module_exit(sci_exit);
  1866. MODULE_LICENSE("GPL");
  1867. MODULE_ALIAS("platform:sh-sci");
  1868. MODULE_AUTHOR("Paul Mundt");
  1869. MODULE_DESCRIPTION("SuperH SCI(F) serial driver");