s3c2412.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * Driver for Samsung S3C2412 and S3C2413 SoC onboard UARTs.
  3. *
  4. * Ben Dooks, Copyright (c) 2003-2008 Simtec Electronics
  5. * http://armlinux.simtec.co.uk/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/ioport.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/init.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial.h>
  18. #include <asm/irq.h>
  19. #include <mach/hardware.h>
  20. #include <plat/regs-serial.h>
  21. #include <mach/regs-gpio.h>
  22. #include "samsung.h"
  23. static int s3c2412_serial_setsource(struct uart_port *port,
  24. struct s3c24xx_uart_clksrc *clk)
  25. {
  26. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  27. ucon &= ~S3C2412_UCON_CLKMASK;
  28. if (strcmp(clk->name, "uclk") == 0)
  29. ucon |= S3C2440_UCON_UCLK;
  30. else if (strcmp(clk->name, "pclk") == 0)
  31. ucon |= S3C2440_UCON_PCLK;
  32. else if (strcmp(clk->name, "usysclk") == 0)
  33. ucon |= S3C2412_UCON_USYSCLK;
  34. else {
  35. printk(KERN_ERR "unknown clock source %s\n", clk->name);
  36. return -EINVAL;
  37. }
  38. wr_regl(port, S3C2410_UCON, ucon);
  39. return 0;
  40. }
  41. static int s3c2412_serial_getsource(struct uart_port *port,
  42. struct s3c24xx_uart_clksrc *clk)
  43. {
  44. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  45. switch (ucon & S3C2412_UCON_CLKMASK) {
  46. case S3C2412_UCON_UCLK:
  47. clk->divisor = 1;
  48. clk->name = "uclk";
  49. break;
  50. case S3C2412_UCON_PCLK:
  51. case S3C2412_UCON_PCLK2:
  52. clk->divisor = 1;
  53. clk->name = "pclk";
  54. break;
  55. case S3C2412_UCON_USYSCLK:
  56. clk->divisor = 1;
  57. clk->name = "usysclk";
  58. break;
  59. }
  60. return 0;
  61. }
  62. static int s3c2412_serial_resetport(struct uart_port *port,
  63. struct s3c2410_uartcfg *cfg)
  64. {
  65. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  66. dbg("%s: port=%p (%08lx), cfg=%p\n",
  67. __func__, port, port->mapbase, cfg);
  68. /* ensure we don't change the clock settings... */
  69. ucon &= S3C2412_UCON_CLKMASK;
  70. wr_regl(port, S3C2410_UCON, ucon | cfg->ucon);
  71. wr_regl(port, S3C2410_ULCON, cfg->ulcon);
  72. /* reset both fifos */
  73. wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
  74. wr_regl(port, S3C2410_UFCON, cfg->ufcon);
  75. return 0;
  76. }
  77. static struct s3c24xx_uart_info s3c2412_uart_inf = {
  78. .name = "Samsung S3C2412 UART",
  79. .type = PORT_S3C2412,
  80. .fifosize = 64,
  81. .has_divslot = 1,
  82. .rx_fifomask = S3C2440_UFSTAT_RXMASK,
  83. .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
  84. .rx_fifofull = S3C2440_UFSTAT_RXFULL,
  85. .tx_fifofull = S3C2440_UFSTAT_TXFULL,
  86. .tx_fifomask = S3C2440_UFSTAT_TXMASK,
  87. .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
  88. .get_clksrc = s3c2412_serial_getsource,
  89. .set_clksrc = s3c2412_serial_setsource,
  90. .reset_port = s3c2412_serial_resetport,
  91. };
  92. /* device management */
  93. static int s3c2412_serial_probe(struct platform_device *dev)
  94. {
  95. dbg("s3c2440_serial_probe: dev=%p\n", dev);
  96. return s3c24xx_serial_probe(dev, &s3c2412_uart_inf);
  97. }
  98. static struct platform_driver s3c2412_serial_driver = {
  99. .probe = s3c2412_serial_probe,
  100. .remove = __devexit_p(s3c24xx_serial_remove),
  101. .driver = {
  102. .name = "s3c2412-uart",
  103. .owner = THIS_MODULE,
  104. },
  105. };
  106. static inline int s3c2412_serial_init(void)
  107. {
  108. return s3c24xx_serial_init(&s3c2412_serial_driver, &s3c2412_uart_inf);
  109. }
  110. static inline void s3c2412_serial_exit(void)
  111. {
  112. platform_driver_unregister(&s3c2412_serial_driver);
  113. }
  114. module_init(s3c2412_serial_init);
  115. module_exit(s3c2412_serial_exit);
  116. MODULE_DESCRIPTION("Samsung S3C2412,S3C2413 SoC Serial port driver");
  117. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  118. MODULE_LICENSE("GPL v2");
  119. MODULE_ALIAS("platform:s3c2412-uart");