msm_serial.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974
  1. /*
  2. * Driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  18. # define SUPPORT_SYSRQ
  19. #endif
  20. #include <linux/atomic.h>
  21. #include <linux/hrtimer.h>
  22. #include <linux/module.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/irq.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/tty.h>
  29. #include <linux/tty_flip.h>
  30. #include <linux/serial_core.h>
  31. #include <linux/serial.h>
  32. #include <linux/clk.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/delay.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include "msm_serial.h"
  38. struct msm_port {
  39. struct uart_port uart;
  40. char name[16];
  41. struct clk *clk;
  42. struct clk *pclk;
  43. unsigned int imr;
  44. unsigned int *gsbi_base;
  45. int is_uartdm;
  46. unsigned int old_snap_state;
  47. };
  48. static inline void wait_for_xmitr(struct uart_port *port, int bits)
  49. {
  50. if (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY))
  51. while ((msm_read(port, UART_ISR) & bits) != bits)
  52. cpu_relax();
  53. }
  54. static void msm_stop_tx(struct uart_port *port)
  55. {
  56. struct msm_port *msm_port = UART_TO_MSM(port);
  57. msm_port->imr &= ~UART_IMR_TXLEV;
  58. msm_write(port, msm_port->imr, UART_IMR);
  59. }
  60. static void msm_start_tx(struct uart_port *port)
  61. {
  62. struct msm_port *msm_port = UART_TO_MSM(port);
  63. msm_port->imr |= UART_IMR_TXLEV;
  64. msm_write(port, msm_port->imr, UART_IMR);
  65. }
  66. static void msm_stop_rx(struct uart_port *port)
  67. {
  68. struct msm_port *msm_port = UART_TO_MSM(port);
  69. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  70. msm_write(port, msm_port->imr, UART_IMR);
  71. }
  72. static void msm_enable_ms(struct uart_port *port)
  73. {
  74. struct msm_port *msm_port = UART_TO_MSM(port);
  75. msm_port->imr |= UART_IMR_DELTA_CTS;
  76. msm_write(port, msm_port->imr, UART_IMR);
  77. }
  78. static void handle_rx_dm(struct uart_port *port, unsigned int misr)
  79. {
  80. struct tty_struct *tty = port->state->port.tty;
  81. unsigned int sr;
  82. int count = 0;
  83. struct msm_port *msm_port = UART_TO_MSM(port);
  84. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  85. port->icount.overrun++;
  86. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  87. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  88. }
  89. if (misr & UART_IMR_RXSTALE) {
  90. count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
  91. msm_port->old_snap_state;
  92. msm_port->old_snap_state = 0;
  93. } else {
  94. count = 4 * (msm_read(port, UART_RFWR));
  95. msm_port->old_snap_state += count;
  96. }
  97. /* TODO: Precise error reporting */
  98. port->icount.rx += count;
  99. while (count > 0) {
  100. unsigned int c;
  101. sr = msm_read(port, UART_SR);
  102. if ((sr & UART_SR_RX_READY) == 0) {
  103. msm_port->old_snap_state -= count;
  104. break;
  105. }
  106. c = msm_read(port, UARTDM_RF);
  107. if (sr & UART_SR_RX_BREAK) {
  108. port->icount.brk++;
  109. if (uart_handle_break(port))
  110. continue;
  111. } else if (sr & UART_SR_PAR_FRAME_ERR)
  112. port->icount.frame++;
  113. /* TODO: handle sysrq */
  114. tty_insert_flip_string(tty, (char *) &c,
  115. (count > 4) ? 4 : count);
  116. count -= 4;
  117. }
  118. tty_flip_buffer_push(tty);
  119. if (misr & (UART_IMR_RXSTALE))
  120. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  121. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  122. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  123. }
  124. static void handle_rx(struct uart_port *port)
  125. {
  126. struct tty_struct *tty = port->state->port.tty;
  127. unsigned int sr;
  128. /*
  129. * Handle overrun. My understanding of the hardware is that overrun
  130. * is not tied to the RX buffer, so we handle the case out of band.
  131. */
  132. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  133. port->icount.overrun++;
  134. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  135. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  136. }
  137. /* and now the main RX loop */
  138. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  139. unsigned int c;
  140. char flag = TTY_NORMAL;
  141. c = msm_read(port, UART_RF);
  142. if (sr & UART_SR_RX_BREAK) {
  143. port->icount.brk++;
  144. if (uart_handle_break(port))
  145. continue;
  146. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  147. port->icount.frame++;
  148. } else {
  149. port->icount.rx++;
  150. }
  151. /* Mask conditions we're ignorning. */
  152. sr &= port->read_status_mask;
  153. if (sr & UART_SR_RX_BREAK) {
  154. flag = TTY_BREAK;
  155. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  156. flag = TTY_FRAME;
  157. }
  158. if (!uart_handle_sysrq_char(port, c))
  159. tty_insert_flip_char(tty, c, flag);
  160. }
  161. tty_flip_buffer_push(tty);
  162. }
  163. static void reset_dm_count(struct uart_port *port)
  164. {
  165. wait_for_xmitr(port, UART_ISR_TX_READY);
  166. msm_write(port, 1, UARTDM_NCF_TX);
  167. }
  168. static void handle_tx(struct uart_port *port)
  169. {
  170. struct circ_buf *xmit = &port->state->xmit;
  171. struct msm_port *msm_port = UART_TO_MSM(port);
  172. int sent_tx;
  173. if (port->x_char) {
  174. if (msm_port->is_uartdm)
  175. reset_dm_count(port);
  176. msm_write(port, port->x_char,
  177. msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  178. port->icount.tx++;
  179. port->x_char = 0;
  180. }
  181. if (msm_port->is_uartdm)
  182. reset_dm_count(port);
  183. while (msm_read(port, UART_SR) & UART_SR_TX_READY) {
  184. if (uart_circ_empty(xmit)) {
  185. /* disable tx interrupts */
  186. msm_port->imr &= ~UART_IMR_TXLEV;
  187. msm_write(port, msm_port->imr, UART_IMR);
  188. break;
  189. }
  190. msm_write(port, xmit->buf[xmit->tail],
  191. msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  192. if (msm_port->is_uartdm)
  193. reset_dm_count(port);
  194. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  195. port->icount.tx++;
  196. sent_tx = 1;
  197. }
  198. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  199. uart_write_wakeup(port);
  200. }
  201. static void handle_delta_cts(struct uart_port *port)
  202. {
  203. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  204. port->icount.cts++;
  205. wake_up_interruptible(&port->state->port.delta_msr_wait);
  206. }
  207. static irqreturn_t msm_irq(int irq, void *dev_id)
  208. {
  209. struct uart_port *port = dev_id;
  210. struct msm_port *msm_port = UART_TO_MSM(port);
  211. unsigned int misr;
  212. spin_lock(&port->lock);
  213. misr = msm_read(port, UART_MISR);
  214. msm_write(port, 0, UART_IMR); /* disable interrupt */
  215. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
  216. if (msm_port->is_uartdm)
  217. handle_rx_dm(port, misr);
  218. else
  219. handle_rx(port);
  220. }
  221. if (misr & UART_IMR_TXLEV)
  222. handle_tx(port);
  223. if (misr & UART_IMR_DELTA_CTS)
  224. handle_delta_cts(port);
  225. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  226. spin_unlock(&port->lock);
  227. return IRQ_HANDLED;
  228. }
  229. static unsigned int msm_tx_empty(struct uart_port *port)
  230. {
  231. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  232. }
  233. static unsigned int msm_get_mctrl(struct uart_port *port)
  234. {
  235. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  236. }
  237. static void msm_reset(struct uart_port *port)
  238. {
  239. /* reset everything */
  240. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  241. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  242. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  243. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  244. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  245. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  246. }
  247. void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  248. {
  249. unsigned int mr;
  250. mr = msm_read(port, UART_MR1);
  251. if (!(mctrl & TIOCM_RTS)) {
  252. mr &= ~UART_MR1_RX_RDY_CTL;
  253. msm_write(port, mr, UART_MR1);
  254. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  255. } else {
  256. mr |= UART_MR1_RX_RDY_CTL;
  257. msm_write(port, mr, UART_MR1);
  258. }
  259. }
  260. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  261. {
  262. if (break_ctl)
  263. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  264. else
  265. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  266. }
  267. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud)
  268. {
  269. unsigned int baud_code, rxstale, watermark;
  270. struct msm_port *msm_port = UART_TO_MSM(port);
  271. switch (baud) {
  272. case 300:
  273. baud_code = UART_CSR_300;
  274. rxstale = 1;
  275. break;
  276. case 600:
  277. baud_code = UART_CSR_600;
  278. rxstale = 1;
  279. break;
  280. case 1200:
  281. baud_code = UART_CSR_1200;
  282. rxstale = 1;
  283. break;
  284. case 2400:
  285. baud_code = UART_CSR_2400;
  286. rxstale = 1;
  287. break;
  288. case 4800:
  289. baud_code = UART_CSR_4800;
  290. rxstale = 1;
  291. break;
  292. case 9600:
  293. baud_code = UART_CSR_9600;
  294. rxstale = 2;
  295. break;
  296. case 14400:
  297. baud_code = UART_CSR_14400;
  298. rxstale = 3;
  299. break;
  300. case 19200:
  301. baud_code = UART_CSR_19200;
  302. rxstale = 4;
  303. break;
  304. case 28800:
  305. baud_code = UART_CSR_28800;
  306. rxstale = 6;
  307. break;
  308. case 38400:
  309. baud_code = UART_CSR_38400;
  310. rxstale = 8;
  311. break;
  312. case 57600:
  313. baud_code = UART_CSR_57600;
  314. rxstale = 16;
  315. break;
  316. case 115200:
  317. default:
  318. baud_code = UART_CSR_115200;
  319. baud = 115200;
  320. rxstale = 31;
  321. break;
  322. }
  323. if (msm_port->is_uartdm)
  324. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  325. msm_write(port, baud_code, UART_CSR);
  326. /* RX stale watermark */
  327. watermark = UART_IPR_STALE_LSB & rxstale;
  328. watermark |= UART_IPR_RXSTALE_LAST;
  329. watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
  330. msm_write(port, watermark, UART_IPR);
  331. /* set RX watermark */
  332. watermark = (port->fifosize * 3) / 4;
  333. msm_write(port, watermark, UART_RFWR);
  334. /* set TX watermark */
  335. msm_write(port, 10, UART_TFWR);
  336. if (msm_port->is_uartdm) {
  337. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  338. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  339. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  340. }
  341. return baud;
  342. }
  343. static void msm_init_clock(struct uart_port *port)
  344. {
  345. struct msm_port *msm_port = UART_TO_MSM(port);
  346. clk_enable(msm_port->clk);
  347. if (!IS_ERR(msm_port->pclk))
  348. clk_enable(msm_port->pclk);
  349. msm_serial_set_mnd_regs(port);
  350. }
  351. static int msm_startup(struct uart_port *port)
  352. {
  353. struct msm_port *msm_port = UART_TO_MSM(port);
  354. unsigned int data, rfr_level;
  355. int ret;
  356. snprintf(msm_port->name, sizeof(msm_port->name),
  357. "msm_serial%d", port->line);
  358. ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
  359. msm_port->name, port);
  360. if (unlikely(ret))
  361. return ret;
  362. msm_init_clock(port);
  363. if (likely(port->fifosize > 12))
  364. rfr_level = port->fifosize - 12;
  365. else
  366. rfr_level = port->fifosize;
  367. /* set automatic RFR level */
  368. data = msm_read(port, UART_MR1);
  369. data &= ~UART_MR1_AUTO_RFR_LEVEL1;
  370. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  371. data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
  372. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  373. msm_write(port, data, UART_MR1);
  374. /* make sure that RXSTALE count is non-zero */
  375. data = msm_read(port, UART_IPR);
  376. if (unlikely(!data)) {
  377. data |= UART_IPR_RXSTALE_LAST;
  378. data |= UART_IPR_STALE_LSB;
  379. msm_write(port, data, UART_IPR);
  380. }
  381. data = 0;
  382. if (!port->cons || (port->cons && !(port->cons->flags & CON_ENABLED))) {
  383. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  384. msm_reset(port);
  385. data = UART_CR_TX_ENABLE;
  386. }
  387. data |= UART_CR_RX_ENABLE;
  388. msm_write(port, data, UART_CR); /* enable TX & RX */
  389. /* Make sure IPR is not 0 to start with*/
  390. if (msm_port->is_uartdm)
  391. msm_write(port, UART_IPR_STALE_LSB, UART_IPR);
  392. /* turn on RX and CTS interrupts */
  393. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  394. UART_IMR_CURRENT_CTS;
  395. if (msm_port->is_uartdm) {
  396. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  397. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  398. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  399. }
  400. msm_write(port, msm_port->imr, UART_IMR);
  401. return 0;
  402. }
  403. static void msm_shutdown(struct uart_port *port)
  404. {
  405. struct msm_port *msm_port = UART_TO_MSM(port);
  406. msm_port->imr = 0;
  407. msm_write(port, 0, UART_IMR); /* disable interrupts */
  408. clk_disable(msm_port->clk);
  409. free_irq(port->irq, port);
  410. }
  411. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  412. struct ktermios *old)
  413. {
  414. unsigned long flags;
  415. unsigned int baud, mr;
  416. spin_lock_irqsave(&port->lock, flags);
  417. /* calculate and set baud rate */
  418. baud = uart_get_baud_rate(port, termios, old, 300, 115200);
  419. baud = msm_set_baud_rate(port, baud);
  420. if (tty_termios_baud_rate(termios))
  421. tty_termios_encode_baud_rate(termios, baud, baud);
  422. /* calculate parity */
  423. mr = msm_read(port, UART_MR2);
  424. mr &= ~UART_MR2_PARITY_MODE;
  425. if (termios->c_cflag & PARENB) {
  426. if (termios->c_cflag & PARODD)
  427. mr |= UART_MR2_PARITY_MODE_ODD;
  428. else if (termios->c_cflag & CMSPAR)
  429. mr |= UART_MR2_PARITY_MODE_SPACE;
  430. else
  431. mr |= UART_MR2_PARITY_MODE_EVEN;
  432. }
  433. /* calculate bits per char */
  434. mr &= ~UART_MR2_BITS_PER_CHAR;
  435. switch (termios->c_cflag & CSIZE) {
  436. case CS5:
  437. mr |= UART_MR2_BITS_PER_CHAR_5;
  438. break;
  439. case CS6:
  440. mr |= UART_MR2_BITS_PER_CHAR_6;
  441. break;
  442. case CS7:
  443. mr |= UART_MR2_BITS_PER_CHAR_7;
  444. break;
  445. case CS8:
  446. default:
  447. mr |= UART_MR2_BITS_PER_CHAR_8;
  448. break;
  449. }
  450. /* calculate stop bits */
  451. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  452. if (termios->c_cflag & CSTOPB)
  453. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  454. else
  455. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  456. /* set parity, bits per char, and stop bit */
  457. msm_write(port, mr, UART_MR2);
  458. /* calculate and set hardware flow control */
  459. mr = msm_read(port, UART_MR1);
  460. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  461. if (termios->c_cflag & CRTSCTS) {
  462. mr |= UART_MR1_CTS_CTL;
  463. mr |= UART_MR1_RX_RDY_CTL;
  464. }
  465. msm_write(port, mr, UART_MR1);
  466. /* Configure status bits to ignore based on termio flags. */
  467. port->read_status_mask = 0;
  468. if (termios->c_iflag & INPCK)
  469. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  470. if (termios->c_iflag & (BRKINT | PARMRK))
  471. port->read_status_mask |= UART_SR_RX_BREAK;
  472. uart_update_timeout(port, termios->c_cflag, baud);
  473. spin_unlock_irqrestore(&port->lock, flags);
  474. }
  475. static const char *msm_type(struct uart_port *port)
  476. {
  477. return "MSM";
  478. }
  479. static void msm_release_port(struct uart_port *port)
  480. {
  481. struct platform_device *pdev = to_platform_device(port->dev);
  482. struct msm_port *msm_port = UART_TO_MSM(port);
  483. struct resource *uart_resource;
  484. struct resource *gsbi_resource;
  485. resource_size_t size;
  486. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  487. if (unlikely(!uart_resource))
  488. return;
  489. size = resource_size(uart_resource);
  490. release_mem_region(port->mapbase, size);
  491. iounmap(port->membase);
  492. port->membase = NULL;
  493. if (msm_port->gsbi_base) {
  494. iowrite32(GSBI_PROTOCOL_IDLE, msm_port->gsbi_base +
  495. GSBI_CONTROL);
  496. gsbi_resource = platform_get_resource(pdev,
  497. IORESOURCE_MEM, 1);
  498. if (unlikely(!gsbi_resource))
  499. return;
  500. size = resource_size(gsbi_resource);
  501. release_mem_region(gsbi_resource->start, size);
  502. iounmap(msm_port->gsbi_base);
  503. msm_port->gsbi_base = NULL;
  504. }
  505. }
  506. static int msm_request_port(struct uart_port *port)
  507. {
  508. struct msm_port *msm_port = UART_TO_MSM(port);
  509. struct platform_device *pdev = to_platform_device(port->dev);
  510. struct resource *uart_resource;
  511. struct resource *gsbi_resource;
  512. resource_size_t size;
  513. int ret;
  514. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  515. if (unlikely(!uart_resource))
  516. return -ENXIO;
  517. size = resource_size(uart_resource);
  518. if (!request_mem_region(port->mapbase, size, "msm_serial"))
  519. return -EBUSY;
  520. port->membase = ioremap(port->mapbase, size);
  521. if (!port->membase) {
  522. ret = -EBUSY;
  523. goto fail_release_port;
  524. }
  525. gsbi_resource = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  526. /* Is this a GSBI-based port? */
  527. if (gsbi_resource) {
  528. size = resource_size(gsbi_resource);
  529. if (!request_mem_region(gsbi_resource->start, size,
  530. "msm_serial")) {
  531. ret = -EBUSY;
  532. goto fail_release_port;
  533. }
  534. msm_port->gsbi_base = ioremap(gsbi_resource->start, size);
  535. if (!msm_port->gsbi_base) {
  536. ret = -EBUSY;
  537. goto fail_release_gsbi;
  538. }
  539. }
  540. return 0;
  541. fail_release_gsbi:
  542. release_mem_region(gsbi_resource->start, size);
  543. fail_release_port:
  544. release_mem_region(port->mapbase, size);
  545. return ret;
  546. }
  547. static void msm_config_port(struct uart_port *port, int flags)
  548. {
  549. struct msm_port *msm_port = UART_TO_MSM(port);
  550. int ret;
  551. if (flags & UART_CONFIG_TYPE) {
  552. port->type = PORT_MSM;
  553. ret = msm_request_port(port);
  554. if (ret)
  555. return;
  556. }
  557. if (msm_port->is_uartdm)
  558. iowrite32(GSBI_PROTOCOL_UART, msm_port->gsbi_base +
  559. GSBI_CONTROL);
  560. }
  561. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  562. {
  563. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  564. return -EINVAL;
  565. if (unlikely(port->irq != ser->irq))
  566. return -EINVAL;
  567. return 0;
  568. }
  569. static void msm_power(struct uart_port *port, unsigned int state,
  570. unsigned int oldstate)
  571. {
  572. struct msm_port *msm_port = UART_TO_MSM(port);
  573. switch (state) {
  574. case 0:
  575. clk_enable(msm_port->clk);
  576. if (!IS_ERR(msm_port->pclk))
  577. clk_enable(msm_port->pclk);
  578. break;
  579. case 3:
  580. clk_disable(msm_port->clk);
  581. if (!IS_ERR(msm_port->pclk))
  582. clk_disable(msm_port->pclk);
  583. break;
  584. default:
  585. printk(KERN_ERR "msm_serial: Unknown PM state %d\n", state);
  586. }
  587. }
  588. static struct uart_ops msm_uart_pops = {
  589. .tx_empty = msm_tx_empty,
  590. .set_mctrl = msm_set_mctrl,
  591. .get_mctrl = msm_get_mctrl,
  592. .stop_tx = msm_stop_tx,
  593. .start_tx = msm_start_tx,
  594. .stop_rx = msm_stop_rx,
  595. .enable_ms = msm_enable_ms,
  596. .break_ctl = msm_break_ctl,
  597. .startup = msm_startup,
  598. .shutdown = msm_shutdown,
  599. .set_termios = msm_set_termios,
  600. .type = msm_type,
  601. .release_port = msm_release_port,
  602. .request_port = msm_request_port,
  603. .config_port = msm_config_port,
  604. .verify_port = msm_verify_port,
  605. .pm = msm_power,
  606. };
  607. static struct msm_port msm_uart_ports[] = {
  608. {
  609. .uart = {
  610. .iotype = UPIO_MEM,
  611. .ops = &msm_uart_pops,
  612. .flags = UPF_BOOT_AUTOCONF,
  613. .fifosize = 64,
  614. .line = 0,
  615. },
  616. },
  617. {
  618. .uart = {
  619. .iotype = UPIO_MEM,
  620. .ops = &msm_uart_pops,
  621. .flags = UPF_BOOT_AUTOCONF,
  622. .fifosize = 64,
  623. .line = 1,
  624. },
  625. },
  626. {
  627. .uart = {
  628. .iotype = UPIO_MEM,
  629. .ops = &msm_uart_pops,
  630. .flags = UPF_BOOT_AUTOCONF,
  631. .fifosize = 64,
  632. .line = 2,
  633. },
  634. },
  635. };
  636. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  637. static inline struct uart_port *get_port_from_line(unsigned int line)
  638. {
  639. return &msm_uart_ports[line].uart;
  640. }
  641. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  642. static void msm_console_putchar(struct uart_port *port, int c)
  643. {
  644. struct msm_port *msm_port = UART_TO_MSM(port);
  645. if (msm_port->is_uartdm)
  646. reset_dm_count(port);
  647. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  648. ;
  649. msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  650. }
  651. static void msm_console_write(struct console *co, const char *s,
  652. unsigned int count)
  653. {
  654. struct uart_port *port;
  655. struct msm_port *msm_port;
  656. BUG_ON(co->index < 0 || co->index >= UART_NR);
  657. port = get_port_from_line(co->index);
  658. msm_port = UART_TO_MSM(port);
  659. spin_lock(&port->lock);
  660. uart_console_write(port, s, count, msm_console_putchar);
  661. spin_unlock(&port->lock);
  662. }
  663. static int __init msm_console_setup(struct console *co, char *options)
  664. {
  665. struct uart_port *port;
  666. struct msm_port *msm_port;
  667. int baud, flow, bits, parity;
  668. if (unlikely(co->index >= UART_NR || co->index < 0))
  669. return -ENXIO;
  670. port = get_port_from_line(co->index);
  671. msm_port = UART_TO_MSM(port);
  672. if (unlikely(!port->membase))
  673. return -ENXIO;
  674. msm_init_clock(port);
  675. if (options)
  676. uart_parse_options(options, &baud, &parity, &bits, &flow);
  677. bits = 8;
  678. parity = 'n';
  679. flow = 'n';
  680. msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
  681. UART_MR2); /* 8N1 */
  682. if (baud < 300 || baud > 115200)
  683. baud = 115200;
  684. msm_set_baud_rate(port, baud);
  685. msm_reset(port);
  686. if (msm_port->is_uartdm) {
  687. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  688. msm_write(port, UART_CR_TX_ENABLE, UART_CR);
  689. }
  690. printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
  691. return uart_set_options(port, co, baud, parity, bits, flow);
  692. }
  693. static struct uart_driver msm_uart_driver;
  694. static struct console msm_console = {
  695. .name = "ttyMSM",
  696. .write = msm_console_write,
  697. .device = uart_console_device,
  698. .setup = msm_console_setup,
  699. .flags = CON_PRINTBUFFER,
  700. .index = -1,
  701. .data = &msm_uart_driver,
  702. };
  703. #define MSM_CONSOLE (&msm_console)
  704. #else
  705. #define MSM_CONSOLE NULL
  706. #endif
  707. static struct uart_driver msm_uart_driver = {
  708. .owner = THIS_MODULE,
  709. .driver_name = "msm_serial",
  710. .dev_name = "ttyMSM",
  711. .nr = UART_NR,
  712. .cons = MSM_CONSOLE,
  713. };
  714. static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
  715. static int __init msm_serial_probe(struct platform_device *pdev)
  716. {
  717. struct msm_port *msm_port;
  718. struct resource *resource;
  719. struct uart_port *port;
  720. int irq;
  721. if (pdev->id == -1)
  722. pdev->id = atomic_inc_return(&msm_uart_next_id) - 1;
  723. if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
  724. return -ENXIO;
  725. printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
  726. port = get_port_from_line(pdev->id);
  727. port->dev = &pdev->dev;
  728. msm_port = UART_TO_MSM(port);
  729. if (platform_get_resource(pdev, IORESOURCE_MEM, 1))
  730. msm_port->is_uartdm = 1;
  731. else
  732. msm_port->is_uartdm = 0;
  733. if (msm_port->is_uartdm) {
  734. msm_port->clk = clk_get(&pdev->dev, "gsbi_uart_clk");
  735. msm_port->pclk = clk_get(&pdev->dev, "gsbi_pclk");
  736. } else {
  737. msm_port->clk = clk_get(&pdev->dev, "uart_clk");
  738. msm_port->pclk = ERR_PTR(-ENOENT);
  739. }
  740. if (unlikely(IS_ERR(msm_port->clk) || (IS_ERR(msm_port->pclk) &&
  741. msm_port->is_uartdm)))
  742. return PTR_ERR(msm_port->clk);
  743. if (msm_port->is_uartdm)
  744. clk_set_rate(msm_port->clk, 7372800);
  745. port->uartclk = clk_get_rate(msm_port->clk);
  746. printk(KERN_INFO "uartclk = %d\n", port->uartclk);
  747. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  748. if (unlikely(!resource))
  749. return -ENXIO;
  750. port->mapbase = resource->start;
  751. irq = platform_get_irq(pdev, 0);
  752. if (unlikely(irq < 0))
  753. return -ENXIO;
  754. port->irq = irq;
  755. platform_set_drvdata(pdev, port);
  756. return uart_add_one_port(&msm_uart_driver, port);
  757. }
  758. static int __devexit msm_serial_remove(struct platform_device *pdev)
  759. {
  760. struct msm_port *msm_port = platform_get_drvdata(pdev);
  761. clk_put(msm_port->clk);
  762. return 0;
  763. }
  764. static struct of_device_id msm_match_table[] = {
  765. { .compatible = "qcom,msm-uart" },
  766. {}
  767. };
  768. static struct platform_driver msm_platform_driver = {
  769. .remove = msm_serial_remove,
  770. .driver = {
  771. .name = "msm_serial",
  772. .owner = THIS_MODULE,
  773. .of_match_table = msm_match_table,
  774. },
  775. };
  776. static int __init msm_serial_init(void)
  777. {
  778. int ret;
  779. ret = uart_register_driver(&msm_uart_driver);
  780. if (unlikely(ret))
  781. return ret;
  782. ret = platform_driver_probe(&msm_platform_driver, msm_serial_probe);
  783. if (unlikely(ret))
  784. uart_unregister_driver(&msm_uart_driver);
  785. printk(KERN_INFO "msm_serial: driver initialized\n");
  786. return ret;
  787. }
  788. static void __exit msm_serial_exit(void)
  789. {
  790. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  791. unregister_console(&msm_console);
  792. #endif
  793. platform_driver_unregister(&msm_platform_driver);
  794. uart_unregister_driver(&msm_uart_driver);
  795. }
  796. module_init(msm_serial_init);
  797. module_exit(msm_serial_exit);
  798. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  799. MODULE_DESCRIPTION("Driver for msm7x serial device");
  800. MODULE_LICENSE("GPL");