main.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/ssb/ssb_driver_gige.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/pci.h>
  19. #include <linux/mmc/sdio_func.h>
  20. #include <linux/slab.h>
  21. #include <pcmcia/cistpl.h>
  22. #include <pcmcia/ds.h>
  23. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  24. MODULE_LICENSE("GPL");
  25. /* Temporary list of yet-to-be-attached buses */
  26. static LIST_HEAD(attach_queue);
  27. /* List if running buses */
  28. static LIST_HEAD(buses);
  29. /* Software ID counter */
  30. static unsigned int next_busnumber;
  31. /* buses_mutes locks the two buslists and the next_busnumber.
  32. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  33. static DEFINE_MUTEX(buses_mutex);
  34. /* There are differences in the codeflow, if the bus is
  35. * initialized from early boot, as various needed services
  36. * are not available early. This is a mechanism to delay
  37. * these initializations to after early boot has finished.
  38. * It's also used to avoid mutex locking, as that's not
  39. * available and needed early. */
  40. static bool ssb_is_early_boot = 1;
  41. static void ssb_buses_lock(void);
  42. static void ssb_buses_unlock(void);
  43. #ifdef CONFIG_SSB_PCIHOST
  44. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  45. {
  46. struct ssb_bus *bus;
  47. ssb_buses_lock();
  48. list_for_each_entry(bus, &buses, list) {
  49. if (bus->bustype == SSB_BUSTYPE_PCI &&
  50. bus->host_pci == pdev)
  51. goto found;
  52. }
  53. bus = NULL;
  54. found:
  55. ssb_buses_unlock();
  56. return bus;
  57. }
  58. #endif /* CONFIG_SSB_PCIHOST */
  59. #ifdef CONFIG_SSB_PCMCIAHOST
  60. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  61. {
  62. struct ssb_bus *bus;
  63. ssb_buses_lock();
  64. list_for_each_entry(bus, &buses, list) {
  65. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  66. bus->host_pcmcia == pdev)
  67. goto found;
  68. }
  69. bus = NULL;
  70. found:
  71. ssb_buses_unlock();
  72. return bus;
  73. }
  74. #endif /* CONFIG_SSB_PCMCIAHOST */
  75. #ifdef CONFIG_SSB_SDIOHOST
  76. struct ssb_bus *ssb_sdio_func_to_bus(struct sdio_func *func)
  77. {
  78. struct ssb_bus *bus;
  79. ssb_buses_lock();
  80. list_for_each_entry(bus, &buses, list) {
  81. if (bus->bustype == SSB_BUSTYPE_SDIO &&
  82. bus->host_sdio == func)
  83. goto found;
  84. }
  85. bus = NULL;
  86. found:
  87. ssb_buses_unlock();
  88. return bus;
  89. }
  90. #endif /* CONFIG_SSB_SDIOHOST */
  91. int ssb_for_each_bus_call(unsigned long data,
  92. int (*func)(struct ssb_bus *bus, unsigned long data))
  93. {
  94. struct ssb_bus *bus;
  95. int res;
  96. ssb_buses_lock();
  97. list_for_each_entry(bus, &buses, list) {
  98. res = func(bus, data);
  99. if (res >= 0) {
  100. ssb_buses_unlock();
  101. return res;
  102. }
  103. }
  104. ssb_buses_unlock();
  105. return -ENODEV;
  106. }
  107. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  108. {
  109. if (dev)
  110. get_device(dev->dev);
  111. return dev;
  112. }
  113. static void ssb_device_put(struct ssb_device *dev)
  114. {
  115. if (dev)
  116. put_device(dev->dev);
  117. }
  118. static inline struct ssb_driver *ssb_driver_get(struct ssb_driver *drv)
  119. {
  120. if (drv)
  121. get_driver(&drv->drv);
  122. return drv;
  123. }
  124. static inline void ssb_driver_put(struct ssb_driver *drv)
  125. {
  126. if (drv)
  127. put_driver(&drv->drv);
  128. }
  129. static int ssb_device_resume(struct device *dev)
  130. {
  131. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  132. struct ssb_driver *ssb_drv;
  133. int err = 0;
  134. if (dev->driver) {
  135. ssb_drv = drv_to_ssb_drv(dev->driver);
  136. if (ssb_drv && ssb_drv->resume)
  137. err = ssb_drv->resume(ssb_dev);
  138. if (err)
  139. goto out;
  140. }
  141. out:
  142. return err;
  143. }
  144. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  145. {
  146. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  147. struct ssb_driver *ssb_drv;
  148. int err = 0;
  149. if (dev->driver) {
  150. ssb_drv = drv_to_ssb_drv(dev->driver);
  151. if (ssb_drv && ssb_drv->suspend)
  152. err = ssb_drv->suspend(ssb_dev, state);
  153. if (err)
  154. goto out;
  155. }
  156. out:
  157. return err;
  158. }
  159. int ssb_bus_resume(struct ssb_bus *bus)
  160. {
  161. int err;
  162. /* Reset HW state information in memory, so that HW is
  163. * completely reinitialized. */
  164. bus->mapped_device = NULL;
  165. #ifdef CONFIG_SSB_DRIVER_PCICORE
  166. bus->pcicore.setup_done = 0;
  167. #endif
  168. err = ssb_bus_powerup(bus, 0);
  169. if (err)
  170. return err;
  171. err = ssb_pcmcia_hardware_setup(bus);
  172. if (err) {
  173. ssb_bus_may_powerdown(bus);
  174. return err;
  175. }
  176. ssb_chipco_resume(&bus->chipco);
  177. ssb_bus_may_powerdown(bus);
  178. return 0;
  179. }
  180. EXPORT_SYMBOL(ssb_bus_resume);
  181. int ssb_bus_suspend(struct ssb_bus *bus)
  182. {
  183. ssb_chipco_suspend(&bus->chipco);
  184. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  185. return 0;
  186. }
  187. EXPORT_SYMBOL(ssb_bus_suspend);
  188. #ifdef CONFIG_SSB_SPROM
  189. /** ssb_devices_freeze - Freeze all devices on the bus.
  190. *
  191. * After freezing no device driver will be handling a device
  192. * on this bus anymore. ssb_devices_thaw() must be called after
  193. * a successful freeze to reactivate the devices.
  194. *
  195. * @bus: The bus.
  196. * @ctx: Context structure. Pass this to ssb_devices_thaw().
  197. */
  198. int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
  199. {
  200. struct ssb_device *sdev;
  201. struct ssb_driver *sdrv;
  202. unsigned int i;
  203. memset(ctx, 0, sizeof(*ctx));
  204. ctx->bus = bus;
  205. SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
  206. for (i = 0; i < bus->nr_devices; i++) {
  207. sdev = ssb_device_get(&bus->devices[i]);
  208. if (!sdev->dev || !sdev->dev->driver ||
  209. !device_is_registered(sdev->dev)) {
  210. ssb_device_put(sdev);
  211. continue;
  212. }
  213. sdrv = ssb_driver_get(drv_to_ssb_drv(sdev->dev->driver));
  214. if (!sdrv || SSB_WARN_ON(!sdrv->remove)) {
  215. ssb_device_put(sdev);
  216. continue;
  217. }
  218. sdrv->remove(sdev);
  219. ctx->device_frozen[i] = 1;
  220. }
  221. return 0;
  222. }
  223. /** ssb_devices_thaw - Unfreeze all devices on the bus.
  224. *
  225. * This will re-attach the device drivers and re-init the devices.
  226. *
  227. * @ctx: The context structure from ssb_devices_freeze()
  228. */
  229. int ssb_devices_thaw(struct ssb_freeze_context *ctx)
  230. {
  231. struct ssb_bus *bus = ctx->bus;
  232. struct ssb_device *sdev;
  233. struct ssb_driver *sdrv;
  234. unsigned int i;
  235. int err, result = 0;
  236. for (i = 0; i < bus->nr_devices; i++) {
  237. if (!ctx->device_frozen[i])
  238. continue;
  239. sdev = &bus->devices[i];
  240. if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
  241. continue;
  242. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  243. if (SSB_WARN_ON(!sdrv || !sdrv->probe))
  244. continue;
  245. err = sdrv->probe(sdev, &sdev->id);
  246. if (err) {
  247. ssb_printk(KERN_ERR PFX "Failed to thaw device %s\n",
  248. dev_name(sdev->dev));
  249. result = err;
  250. }
  251. ssb_driver_put(sdrv);
  252. ssb_device_put(sdev);
  253. }
  254. return result;
  255. }
  256. #endif /* CONFIG_SSB_SPROM */
  257. static void ssb_device_shutdown(struct device *dev)
  258. {
  259. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  260. struct ssb_driver *ssb_drv;
  261. if (!dev->driver)
  262. return;
  263. ssb_drv = drv_to_ssb_drv(dev->driver);
  264. if (ssb_drv && ssb_drv->shutdown)
  265. ssb_drv->shutdown(ssb_dev);
  266. }
  267. static int ssb_device_remove(struct device *dev)
  268. {
  269. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  270. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  271. if (ssb_drv && ssb_drv->remove)
  272. ssb_drv->remove(ssb_dev);
  273. ssb_device_put(ssb_dev);
  274. return 0;
  275. }
  276. static int ssb_device_probe(struct device *dev)
  277. {
  278. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  279. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  280. int err = 0;
  281. ssb_device_get(ssb_dev);
  282. if (ssb_drv && ssb_drv->probe)
  283. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  284. if (err)
  285. ssb_device_put(ssb_dev);
  286. return err;
  287. }
  288. static int ssb_match_devid(const struct ssb_device_id *tabid,
  289. const struct ssb_device_id *devid)
  290. {
  291. if ((tabid->vendor != devid->vendor) &&
  292. tabid->vendor != SSB_ANY_VENDOR)
  293. return 0;
  294. if ((tabid->coreid != devid->coreid) &&
  295. tabid->coreid != SSB_ANY_ID)
  296. return 0;
  297. if ((tabid->revision != devid->revision) &&
  298. tabid->revision != SSB_ANY_REV)
  299. return 0;
  300. return 1;
  301. }
  302. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  303. {
  304. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  305. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  306. const struct ssb_device_id *id;
  307. for (id = ssb_drv->id_table;
  308. id->vendor || id->coreid || id->revision;
  309. id++) {
  310. if (ssb_match_devid(id, &ssb_dev->id))
  311. return 1; /* found */
  312. }
  313. return 0;
  314. }
  315. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  316. {
  317. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  318. if (!dev)
  319. return -ENODEV;
  320. return add_uevent_var(env,
  321. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  322. ssb_dev->id.vendor, ssb_dev->id.coreid,
  323. ssb_dev->id.revision);
  324. }
  325. #define ssb_config_attr(attrib, field, format_string) \
  326. static ssize_t \
  327. attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
  328. { \
  329. return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
  330. }
  331. ssb_config_attr(core_num, core_index, "%u\n")
  332. ssb_config_attr(coreid, id.coreid, "0x%04x\n")
  333. ssb_config_attr(vendor, id.vendor, "0x%04x\n")
  334. ssb_config_attr(revision, id.revision, "%u\n")
  335. ssb_config_attr(irq, irq, "%u\n")
  336. static ssize_t
  337. name_show(struct device *dev, struct device_attribute *attr, char *buf)
  338. {
  339. return sprintf(buf, "%s\n",
  340. ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
  341. }
  342. static struct device_attribute ssb_device_attrs[] = {
  343. __ATTR_RO(name),
  344. __ATTR_RO(core_num),
  345. __ATTR_RO(coreid),
  346. __ATTR_RO(vendor),
  347. __ATTR_RO(revision),
  348. __ATTR_RO(irq),
  349. __ATTR_NULL,
  350. };
  351. static struct bus_type ssb_bustype = {
  352. .name = "ssb",
  353. .match = ssb_bus_match,
  354. .probe = ssb_device_probe,
  355. .remove = ssb_device_remove,
  356. .shutdown = ssb_device_shutdown,
  357. .suspend = ssb_device_suspend,
  358. .resume = ssb_device_resume,
  359. .uevent = ssb_device_uevent,
  360. .dev_attrs = ssb_device_attrs,
  361. };
  362. static void ssb_buses_lock(void)
  363. {
  364. /* See the comment at the ssb_is_early_boot definition */
  365. if (!ssb_is_early_boot)
  366. mutex_lock(&buses_mutex);
  367. }
  368. static void ssb_buses_unlock(void)
  369. {
  370. /* See the comment at the ssb_is_early_boot definition */
  371. if (!ssb_is_early_boot)
  372. mutex_unlock(&buses_mutex);
  373. }
  374. static void ssb_devices_unregister(struct ssb_bus *bus)
  375. {
  376. struct ssb_device *sdev;
  377. int i;
  378. for (i = bus->nr_devices - 1; i >= 0; i--) {
  379. sdev = &(bus->devices[i]);
  380. if (sdev->dev)
  381. device_unregister(sdev->dev);
  382. }
  383. }
  384. void ssb_bus_unregister(struct ssb_bus *bus)
  385. {
  386. ssb_buses_lock();
  387. ssb_devices_unregister(bus);
  388. list_del(&bus->list);
  389. ssb_buses_unlock();
  390. ssb_pcmcia_exit(bus);
  391. ssb_pci_exit(bus);
  392. ssb_iounmap(bus);
  393. }
  394. EXPORT_SYMBOL(ssb_bus_unregister);
  395. static void ssb_release_dev(struct device *dev)
  396. {
  397. struct __ssb_dev_wrapper *devwrap;
  398. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  399. kfree(devwrap);
  400. }
  401. static int ssb_devices_register(struct ssb_bus *bus)
  402. {
  403. struct ssb_device *sdev;
  404. struct device *dev;
  405. struct __ssb_dev_wrapper *devwrap;
  406. int i, err = 0;
  407. int dev_idx = 0;
  408. for (i = 0; i < bus->nr_devices; i++) {
  409. sdev = &(bus->devices[i]);
  410. /* We don't register SSB-system devices to the kernel,
  411. * as the drivers for them are built into SSB. */
  412. switch (sdev->id.coreid) {
  413. case SSB_DEV_CHIPCOMMON:
  414. case SSB_DEV_PCI:
  415. case SSB_DEV_PCIE:
  416. case SSB_DEV_PCMCIA:
  417. case SSB_DEV_MIPS:
  418. case SSB_DEV_MIPS_3302:
  419. case SSB_DEV_EXTIF:
  420. continue;
  421. }
  422. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  423. if (!devwrap) {
  424. ssb_printk(KERN_ERR PFX
  425. "Could not allocate device\n");
  426. err = -ENOMEM;
  427. goto error;
  428. }
  429. dev = &devwrap->dev;
  430. devwrap->sdev = sdev;
  431. dev->release = ssb_release_dev;
  432. dev->bus = &ssb_bustype;
  433. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  434. switch (bus->bustype) {
  435. case SSB_BUSTYPE_PCI:
  436. #ifdef CONFIG_SSB_PCIHOST
  437. sdev->irq = bus->host_pci->irq;
  438. dev->parent = &bus->host_pci->dev;
  439. sdev->dma_dev = dev->parent;
  440. #endif
  441. break;
  442. case SSB_BUSTYPE_PCMCIA:
  443. #ifdef CONFIG_SSB_PCMCIAHOST
  444. sdev->irq = bus->host_pcmcia->irq;
  445. dev->parent = &bus->host_pcmcia->dev;
  446. #endif
  447. break;
  448. case SSB_BUSTYPE_SDIO:
  449. #ifdef CONFIG_SSB_SDIOHOST
  450. dev->parent = &bus->host_sdio->dev;
  451. #endif
  452. break;
  453. case SSB_BUSTYPE_SSB:
  454. dev->dma_mask = &dev->coherent_dma_mask;
  455. sdev->dma_dev = dev;
  456. break;
  457. }
  458. sdev->dev = dev;
  459. err = device_register(dev);
  460. if (err) {
  461. ssb_printk(KERN_ERR PFX
  462. "Could not register %s\n",
  463. dev_name(dev));
  464. /* Set dev to NULL to not unregister
  465. * dev on error unwinding. */
  466. sdev->dev = NULL;
  467. kfree(devwrap);
  468. goto error;
  469. }
  470. dev_idx++;
  471. }
  472. return 0;
  473. error:
  474. /* Unwind the already registered devices. */
  475. ssb_devices_unregister(bus);
  476. return err;
  477. }
  478. /* Needs ssb_buses_lock() */
  479. static int __devinit ssb_attach_queued_buses(void)
  480. {
  481. struct ssb_bus *bus, *n;
  482. int err = 0;
  483. int drop_them_all = 0;
  484. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  485. if (drop_them_all) {
  486. list_del(&bus->list);
  487. continue;
  488. }
  489. /* Can't init the PCIcore in ssb_bus_register(), as that
  490. * is too early in boot for embedded systems
  491. * (no udelay() available). So do it here in attach stage.
  492. */
  493. err = ssb_bus_powerup(bus, 0);
  494. if (err)
  495. goto error;
  496. ssb_pcicore_init(&bus->pcicore);
  497. ssb_bus_may_powerdown(bus);
  498. err = ssb_devices_register(bus);
  499. error:
  500. if (err) {
  501. drop_them_all = 1;
  502. list_del(&bus->list);
  503. continue;
  504. }
  505. list_move_tail(&bus->list, &buses);
  506. }
  507. return err;
  508. }
  509. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  510. {
  511. struct ssb_bus *bus = dev->bus;
  512. offset += dev->core_index * SSB_CORE_SIZE;
  513. return readb(bus->mmio + offset);
  514. }
  515. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  516. {
  517. struct ssb_bus *bus = dev->bus;
  518. offset += dev->core_index * SSB_CORE_SIZE;
  519. return readw(bus->mmio + offset);
  520. }
  521. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  522. {
  523. struct ssb_bus *bus = dev->bus;
  524. offset += dev->core_index * SSB_CORE_SIZE;
  525. return readl(bus->mmio + offset);
  526. }
  527. #ifdef CONFIG_SSB_BLOCKIO
  528. static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
  529. size_t count, u16 offset, u8 reg_width)
  530. {
  531. struct ssb_bus *bus = dev->bus;
  532. void __iomem *addr;
  533. offset += dev->core_index * SSB_CORE_SIZE;
  534. addr = bus->mmio + offset;
  535. switch (reg_width) {
  536. case sizeof(u8): {
  537. u8 *buf = buffer;
  538. while (count) {
  539. *buf = __raw_readb(addr);
  540. buf++;
  541. count--;
  542. }
  543. break;
  544. }
  545. case sizeof(u16): {
  546. __le16 *buf = buffer;
  547. SSB_WARN_ON(count & 1);
  548. while (count) {
  549. *buf = (__force __le16)__raw_readw(addr);
  550. buf++;
  551. count -= 2;
  552. }
  553. break;
  554. }
  555. case sizeof(u32): {
  556. __le32 *buf = buffer;
  557. SSB_WARN_ON(count & 3);
  558. while (count) {
  559. *buf = (__force __le32)__raw_readl(addr);
  560. buf++;
  561. count -= 4;
  562. }
  563. break;
  564. }
  565. default:
  566. SSB_WARN_ON(1);
  567. }
  568. }
  569. #endif /* CONFIG_SSB_BLOCKIO */
  570. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  571. {
  572. struct ssb_bus *bus = dev->bus;
  573. offset += dev->core_index * SSB_CORE_SIZE;
  574. writeb(value, bus->mmio + offset);
  575. }
  576. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  577. {
  578. struct ssb_bus *bus = dev->bus;
  579. offset += dev->core_index * SSB_CORE_SIZE;
  580. writew(value, bus->mmio + offset);
  581. }
  582. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  583. {
  584. struct ssb_bus *bus = dev->bus;
  585. offset += dev->core_index * SSB_CORE_SIZE;
  586. writel(value, bus->mmio + offset);
  587. }
  588. #ifdef CONFIG_SSB_BLOCKIO
  589. static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
  590. size_t count, u16 offset, u8 reg_width)
  591. {
  592. struct ssb_bus *bus = dev->bus;
  593. void __iomem *addr;
  594. offset += dev->core_index * SSB_CORE_SIZE;
  595. addr = bus->mmio + offset;
  596. switch (reg_width) {
  597. case sizeof(u8): {
  598. const u8 *buf = buffer;
  599. while (count) {
  600. __raw_writeb(*buf, addr);
  601. buf++;
  602. count--;
  603. }
  604. break;
  605. }
  606. case sizeof(u16): {
  607. const __le16 *buf = buffer;
  608. SSB_WARN_ON(count & 1);
  609. while (count) {
  610. __raw_writew((__force u16)(*buf), addr);
  611. buf++;
  612. count -= 2;
  613. }
  614. break;
  615. }
  616. case sizeof(u32): {
  617. const __le32 *buf = buffer;
  618. SSB_WARN_ON(count & 3);
  619. while (count) {
  620. __raw_writel((__force u32)(*buf), addr);
  621. buf++;
  622. count -= 4;
  623. }
  624. break;
  625. }
  626. default:
  627. SSB_WARN_ON(1);
  628. }
  629. }
  630. #endif /* CONFIG_SSB_BLOCKIO */
  631. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  632. static const struct ssb_bus_ops ssb_ssb_ops = {
  633. .read8 = ssb_ssb_read8,
  634. .read16 = ssb_ssb_read16,
  635. .read32 = ssb_ssb_read32,
  636. .write8 = ssb_ssb_write8,
  637. .write16 = ssb_ssb_write16,
  638. .write32 = ssb_ssb_write32,
  639. #ifdef CONFIG_SSB_BLOCKIO
  640. .block_read = ssb_ssb_block_read,
  641. .block_write = ssb_ssb_block_write,
  642. #endif
  643. };
  644. static int ssb_fetch_invariants(struct ssb_bus *bus,
  645. ssb_invariants_func_t get_invariants)
  646. {
  647. struct ssb_init_invariants iv;
  648. int err;
  649. memset(&iv, 0, sizeof(iv));
  650. err = get_invariants(bus, &iv);
  651. if (err)
  652. goto out;
  653. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  654. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  655. bus->has_cardbus_slot = iv.has_cardbus_slot;
  656. out:
  657. return err;
  658. }
  659. static int __devinit ssb_bus_register(struct ssb_bus *bus,
  660. ssb_invariants_func_t get_invariants,
  661. unsigned long baseaddr)
  662. {
  663. int err;
  664. spin_lock_init(&bus->bar_lock);
  665. INIT_LIST_HEAD(&bus->list);
  666. #ifdef CONFIG_SSB_EMBEDDED
  667. spin_lock_init(&bus->gpio_lock);
  668. #endif
  669. /* Powerup the bus */
  670. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  671. if (err)
  672. goto out;
  673. /* Init SDIO-host device (if any), before the scan */
  674. err = ssb_sdio_init(bus);
  675. if (err)
  676. goto err_disable_xtal;
  677. ssb_buses_lock();
  678. bus->busnumber = next_busnumber;
  679. /* Scan for devices (cores) */
  680. err = ssb_bus_scan(bus, baseaddr);
  681. if (err)
  682. goto err_sdio_exit;
  683. /* Init PCI-host device (if any) */
  684. err = ssb_pci_init(bus);
  685. if (err)
  686. goto err_unmap;
  687. /* Init PCMCIA-host device (if any) */
  688. err = ssb_pcmcia_init(bus);
  689. if (err)
  690. goto err_pci_exit;
  691. /* Initialize basic system devices (if available) */
  692. err = ssb_bus_powerup(bus, 0);
  693. if (err)
  694. goto err_pcmcia_exit;
  695. ssb_chipcommon_init(&bus->chipco);
  696. ssb_mipscore_init(&bus->mipscore);
  697. err = ssb_fetch_invariants(bus, get_invariants);
  698. if (err) {
  699. ssb_bus_may_powerdown(bus);
  700. goto err_pcmcia_exit;
  701. }
  702. ssb_bus_may_powerdown(bus);
  703. /* Queue it for attach.
  704. * See the comment at the ssb_is_early_boot definition. */
  705. list_add_tail(&bus->list, &attach_queue);
  706. if (!ssb_is_early_boot) {
  707. /* This is not early boot, so we must attach the bus now */
  708. err = ssb_attach_queued_buses();
  709. if (err)
  710. goto err_dequeue;
  711. }
  712. next_busnumber++;
  713. ssb_buses_unlock();
  714. out:
  715. return err;
  716. err_dequeue:
  717. list_del(&bus->list);
  718. err_pcmcia_exit:
  719. ssb_pcmcia_exit(bus);
  720. err_pci_exit:
  721. ssb_pci_exit(bus);
  722. err_unmap:
  723. ssb_iounmap(bus);
  724. err_sdio_exit:
  725. ssb_sdio_exit(bus);
  726. err_disable_xtal:
  727. ssb_buses_unlock();
  728. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  729. return err;
  730. }
  731. #ifdef CONFIG_SSB_PCIHOST
  732. int __devinit ssb_bus_pcibus_register(struct ssb_bus *bus,
  733. struct pci_dev *host_pci)
  734. {
  735. int err;
  736. bus->bustype = SSB_BUSTYPE_PCI;
  737. bus->host_pci = host_pci;
  738. bus->ops = &ssb_pci_ops;
  739. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  740. if (!err) {
  741. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  742. "PCI device %s\n", dev_name(&host_pci->dev));
  743. } else {
  744. ssb_printk(KERN_ERR PFX "Failed to register PCI version"
  745. " of SSB with error %d\n", err);
  746. }
  747. return err;
  748. }
  749. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  750. #endif /* CONFIG_SSB_PCIHOST */
  751. #ifdef CONFIG_SSB_PCMCIAHOST
  752. int __devinit ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  753. struct pcmcia_device *pcmcia_dev,
  754. unsigned long baseaddr)
  755. {
  756. int err;
  757. bus->bustype = SSB_BUSTYPE_PCMCIA;
  758. bus->host_pcmcia = pcmcia_dev;
  759. bus->ops = &ssb_pcmcia_ops;
  760. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  761. if (!err) {
  762. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  763. "PCMCIA device %s\n", pcmcia_dev->devname);
  764. }
  765. return err;
  766. }
  767. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  768. #endif /* CONFIG_SSB_PCMCIAHOST */
  769. #ifdef CONFIG_SSB_SDIOHOST
  770. int __devinit ssb_bus_sdiobus_register(struct ssb_bus *bus,
  771. struct sdio_func *func,
  772. unsigned int quirks)
  773. {
  774. int err;
  775. bus->bustype = SSB_BUSTYPE_SDIO;
  776. bus->host_sdio = func;
  777. bus->ops = &ssb_sdio_ops;
  778. bus->quirks = quirks;
  779. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  780. if (!err) {
  781. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  782. "SDIO device %s\n", sdio_func_id(func));
  783. }
  784. return err;
  785. }
  786. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  787. #endif /* CONFIG_SSB_PCMCIAHOST */
  788. int __devinit ssb_bus_ssbbus_register(struct ssb_bus *bus,
  789. unsigned long baseaddr,
  790. ssb_invariants_func_t get_invariants)
  791. {
  792. int err;
  793. bus->bustype = SSB_BUSTYPE_SSB;
  794. bus->ops = &ssb_ssb_ops;
  795. err = ssb_bus_register(bus, get_invariants, baseaddr);
  796. if (!err) {
  797. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found at "
  798. "address 0x%08lX\n", baseaddr);
  799. }
  800. return err;
  801. }
  802. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  803. {
  804. drv->drv.name = drv->name;
  805. drv->drv.bus = &ssb_bustype;
  806. drv->drv.owner = owner;
  807. return driver_register(&drv->drv);
  808. }
  809. EXPORT_SYMBOL(__ssb_driver_register);
  810. void ssb_driver_unregister(struct ssb_driver *drv)
  811. {
  812. driver_unregister(&drv->drv);
  813. }
  814. EXPORT_SYMBOL(ssb_driver_unregister);
  815. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  816. {
  817. struct ssb_bus *bus = dev->bus;
  818. struct ssb_device *ent;
  819. int i;
  820. for (i = 0; i < bus->nr_devices; i++) {
  821. ent = &(bus->devices[i]);
  822. if (ent->id.vendor != dev->id.vendor)
  823. continue;
  824. if (ent->id.coreid != dev->id.coreid)
  825. continue;
  826. ent->devtypedata = data;
  827. }
  828. }
  829. EXPORT_SYMBOL(ssb_set_devtypedata);
  830. static u32 clkfactor_f6_resolve(u32 v)
  831. {
  832. /* map the magic values */
  833. switch (v) {
  834. case SSB_CHIPCO_CLK_F6_2:
  835. return 2;
  836. case SSB_CHIPCO_CLK_F6_3:
  837. return 3;
  838. case SSB_CHIPCO_CLK_F6_4:
  839. return 4;
  840. case SSB_CHIPCO_CLK_F6_5:
  841. return 5;
  842. case SSB_CHIPCO_CLK_F6_6:
  843. return 6;
  844. case SSB_CHIPCO_CLK_F6_7:
  845. return 7;
  846. }
  847. return 0;
  848. }
  849. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  850. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  851. {
  852. u32 n1, n2, clock, m1, m2, m3, mc;
  853. n1 = (n & SSB_CHIPCO_CLK_N1);
  854. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  855. switch (plltype) {
  856. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  857. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  858. return SSB_CHIPCO_CLK_T6_M1;
  859. return SSB_CHIPCO_CLK_T6_M0;
  860. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  861. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  862. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  863. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  864. n1 = clkfactor_f6_resolve(n1);
  865. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  866. break;
  867. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  868. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  869. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  870. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  871. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  872. break;
  873. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  874. return 100000000;
  875. default:
  876. SSB_WARN_ON(1);
  877. }
  878. switch (plltype) {
  879. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  880. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  881. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  882. break;
  883. default:
  884. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  885. }
  886. if (!clock)
  887. return 0;
  888. m1 = (m & SSB_CHIPCO_CLK_M1);
  889. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  890. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  891. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  892. switch (plltype) {
  893. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  894. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  895. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  896. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  897. m1 = clkfactor_f6_resolve(m1);
  898. if ((plltype == SSB_PLLTYPE_1) ||
  899. (plltype == SSB_PLLTYPE_3))
  900. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  901. else
  902. m2 = clkfactor_f6_resolve(m2);
  903. m3 = clkfactor_f6_resolve(m3);
  904. switch (mc) {
  905. case SSB_CHIPCO_CLK_MC_BYPASS:
  906. return clock;
  907. case SSB_CHIPCO_CLK_MC_M1:
  908. return (clock / m1);
  909. case SSB_CHIPCO_CLK_MC_M1M2:
  910. return (clock / (m1 * m2));
  911. case SSB_CHIPCO_CLK_MC_M1M2M3:
  912. return (clock / (m1 * m2 * m3));
  913. case SSB_CHIPCO_CLK_MC_M1M3:
  914. return (clock / (m1 * m3));
  915. }
  916. return 0;
  917. case SSB_PLLTYPE_2:
  918. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  919. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  920. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  921. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  922. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  923. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  924. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  925. clock /= m1;
  926. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  927. clock /= m2;
  928. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  929. clock /= m3;
  930. return clock;
  931. default:
  932. SSB_WARN_ON(1);
  933. }
  934. return 0;
  935. }
  936. /* Get the current speed the backplane is running at */
  937. u32 ssb_clockspeed(struct ssb_bus *bus)
  938. {
  939. u32 rate;
  940. u32 plltype;
  941. u32 clkctl_n, clkctl_m;
  942. if (ssb_extif_available(&bus->extif))
  943. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  944. &clkctl_n, &clkctl_m);
  945. else if (bus->chipco.dev)
  946. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  947. &clkctl_n, &clkctl_m);
  948. else
  949. return 0;
  950. if (bus->chip_id == 0x5365) {
  951. rate = 100000000;
  952. } else {
  953. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  954. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  955. rate /= 2;
  956. }
  957. return rate;
  958. }
  959. EXPORT_SYMBOL(ssb_clockspeed);
  960. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  961. {
  962. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  963. /* The REJECT bit seems to be different for Backplane rev 2.3 */
  964. switch (rev) {
  965. case SSB_IDLOW_SSBREV_22:
  966. case SSB_IDLOW_SSBREV_24:
  967. case SSB_IDLOW_SSBREV_26:
  968. return SSB_TMSLOW_REJECT;
  969. case SSB_IDLOW_SSBREV_23:
  970. return SSB_TMSLOW_REJECT_23;
  971. case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
  972. case SSB_IDLOW_SSBREV_27: /* same here */
  973. return SSB_TMSLOW_REJECT; /* this is a guess */
  974. default:
  975. printk(KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  976. WARN_ON(1);
  977. }
  978. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  979. }
  980. int ssb_device_is_enabled(struct ssb_device *dev)
  981. {
  982. u32 val;
  983. u32 reject;
  984. reject = ssb_tmslow_reject_bitmask(dev);
  985. val = ssb_read32(dev, SSB_TMSLOW);
  986. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  987. return (val == SSB_TMSLOW_CLOCK);
  988. }
  989. EXPORT_SYMBOL(ssb_device_is_enabled);
  990. static void ssb_flush_tmslow(struct ssb_device *dev)
  991. {
  992. /* Make _really_ sure the device has finished the TMSLOW
  993. * register write transaction, as we risk running into
  994. * a machine check exception otherwise.
  995. * Do this by reading the register back to commit the
  996. * PCI write and delay an additional usec for the device
  997. * to react to the change. */
  998. ssb_read32(dev, SSB_TMSLOW);
  999. udelay(1);
  1000. }
  1001. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  1002. {
  1003. u32 val;
  1004. ssb_device_disable(dev, core_specific_flags);
  1005. ssb_write32(dev, SSB_TMSLOW,
  1006. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  1007. SSB_TMSLOW_FGC | core_specific_flags);
  1008. ssb_flush_tmslow(dev);
  1009. /* Clear SERR if set. This is a hw bug workaround. */
  1010. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  1011. ssb_write32(dev, SSB_TMSHIGH, 0);
  1012. val = ssb_read32(dev, SSB_IMSTATE);
  1013. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  1014. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  1015. ssb_write32(dev, SSB_IMSTATE, val);
  1016. }
  1017. ssb_write32(dev, SSB_TMSLOW,
  1018. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  1019. core_specific_flags);
  1020. ssb_flush_tmslow(dev);
  1021. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  1022. core_specific_flags);
  1023. ssb_flush_tmslow(dev);
  1024. }
  1025. EXPORT_SYMBOL(ssb_device_enable);
  1026. /* Wait for bitmask in a register to get set or cleared.
  1027. * timeout is in units of ten-microseconds */
  1028. static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
  1029. int timeout, int set)
  1030. {
  1031. int i;
  1032. u32 val;
  1033. for (i = 0; i < timeout; i++) {
  1034. val = ssb_read32(dev, reg);
  1035. if (set) {
  1036. if ((val & bitmask) == bitmask)
  1037. return 0;
  1038. } else {
  1039. if (!(val & bitmask))
  1040. return 0;
  1041. }
  1042. udelay(10);
  1043. }
  1044. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  1045. "register %04X to %s.\n",
  1046. bitmask, reg, (set ? "set" : "clear"));
  1047. return -ETIMEDOUT;
  1048. }
  1049. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  1050. {
  1051. u32 reject, val;
  1052. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  1053. return;
  1054. reject = ssb_tmslow_reject_bitmask(dev);
  1055. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
  1056. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  1057. ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
  1058. ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  1059. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1060. val = ssb_read32(dev, SSB_IMSTATE);
  1061. val |= SSB_IMSTATE_REJECT;
  1062. ssb_write32(dev, SSB_IMSTATE, val);
  1063. ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
  1064. 0);
  1065. }
  1066. ssb_write32(dev, SSB_TMSLOW,
  1067. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  1068. reject | SSB_TMSLOW_RESET |
  1069. core_specific_flags);
  1070. ssb_flush_tmslow(dev);
  1071. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1072. val = ssb_read32(dev, SSB_IMSTATE);
  1073. val &= ~SSB_IMSTATE_REJECT;
  1074. ssb_write32(dev, SSB_IMSTATE, val);
  1075. }
  1076. }
  1077. ssb_write32(dev, SSB_TMSLOW,
  1078. reject | SSB_TMSLOW_RESET |
  1079. core_specific_flags);
  1080. ssb_flush_tmslow(dev);
  1081. }
  1082. EXPORT_SYMBOL(ssb_device_disable);
  1083. /* Some chipsets need routing known for PCIe and 64-bit DMA */
  1084. static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
  1085. {
  1086. u16 chip_id = dev->bus->chip_id;
  1087. if (dev->id.coreid == SSB_DEV_80211) {
  1088. return (chip_id == 0x4322 || chip_id == 43221 ||
  1089. chip_id == 43231 || chip_id == 43222);
  1090. }
  1091. return 0;
  1092. }
  1093. u32 ssb_dma_translation(struct ssb_device *dev)
  1094. {
  1095. switch (dev->bus->bustype) {
  1096. case SSB_BUSTYPE_SSB:
  1097. return 0;
  1098. case SSB_BUSTYPE_PCI:
  1099. if (pci_is_pcie(dev->bus->host_pci) &&
  1100. ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
  1101. return SSB_PCIE_DMA_H32;
  1102. } else {
  1103. if (ssb_dma_translation_special_bit(dev))
  1104. return SSB_PCIE_DMA_H32;
  1105. else
  1106. return SSB_PCI_DMA;
  1107. }
  1108. default:
  1109. __ssb_dma_not_implemented(dev);
  1110. }
  1111. return 0;
  1112. }
  1113. EXPORT_SYMBOL(ssb_dma_translation);
  1114. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  1115. {
  1116. struct ssb_chipcommon *cc;
  1117. int err = 0;
  1118. /* On buses where more than one core may be working
  1119. * at a time, we must not powerdown stuff if there are
  1120. * still cores that may want to run. */
  1121. if (bus->bustype == SSB_BUSTYPE_SSB)
  1122. goto out;
  1123. cc = &bus->chipco;
  1124. if (!cc->dev)
  1125. goto out;
  1126. if (cc->dev->id.revision < 5)
  1127. goto out;
  1128. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  1129. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  1130. if (err)
  1131. goto error;
  1132. out:
  1133. #ifdef CONFIG_SSB_DEBUG
  1134. bus->powered_up = 0;
  1135. #endif
  1136. return err;
  1137. error:
  1138. ssb_printk(KERN_ERR PFX "Bus powerdown failed\n");
  1139. goto out;
  1140. }
  1141. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1142. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1143. {
  1144. int err;
  1145. enum ssb_clkmode mode;
  1146. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1147. if (err)
  1148. goto error;
  1149. #ifdef CONFIG_SSB_DEBUG
  1150. bus->powered_up = 1;
  1151. #endif
  1152. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1153. ssb_chipco_set_clockmode(&bus->chipco, mode);
  1154. return 0;
  1155. error:
  1156. ssb_printk(KERN_ERR PFX "Bus powerup failed\n");
  1157. return err;
  1158. }
  1159. EXPORT_SYMBOL(ssb_bus_powerup);
  1160. static void ssb_broadcast_value(struct ssb_device *dev,
  1161. u32 address, u32 data)
  1162. {
  1163. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1164. /* This is used for both, PCI and ChipCommon core, so be careful. */
  1165. BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
  1166. BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
  1167. #endif
  1168. ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
  1169. ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
  1170. ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
  1171. ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
  1172. }
  1173. void ssb_commit_settings(struct ssb_bus *bus)
  1174. {
  1175. struct ssb_device *dev;
  1176. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1177. dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
  1178. #else
  1179. dev = bus->chipco.dev;
  1180. #endif
  1181. if (WARN_ON(!dev))
  1182. return;
  1183. /* This forces an update of the cached registers. */
  1184. ssb_broadcast_value(dev, 0xFD8, 0);
  1185. }
  1186. EXPORT_SYMBOL(ssb_commit_settings);
  1187. u32 ssb_admatch_base(u32 adm)
  1188. {
  1189. u32 base = 0;
  1190. switch (adm & SSB_ADM_TYPE) {
  1191. case SSB_ADM_TYPE0:
  1192. base = (adm & SSB_ADM_BASE0);
  1193. break;
  1194. case SSB_ADM_TYPE1:
  1195. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1196. base = (adm & SSB_ADM_BASE1);
  1197. break;
  1198. case SSB_ADM_TYPE2:
  1199. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1200. base = (adm & SSB_ADM_BASE2);
  1201. break;
  1202. default:
  1203. SSB_WARN_ON(1);
  1204. }
  1205. return base;
  1206. }
  1207. EXPORT_SYMBOL(ssb_admatch_base);
  1208. u32 ssb_admatch_size(u32 adm)
  1209. {
  1210. u32 size = 0;
  1211. switch (adm & SSB_ADM_TYPE) {
  1212. case SSB_ADM_TYPE0:
  1213. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1214. break;
  1215. case SSB_ADM_TYPE1:
  1216. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1217. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1218. break;
  1219. case SSB_ADM_TYPE2:
  1220. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1221. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1222. break;
  1223. default:
  1224. SSB_WARN_ON(1);
  1225. }
  1226. size = (1 << (size + 1));
  1227. return size;
  1228. }
  1229. EXPORT_SYMBOL(ssb_admatch_size);
  1230. static int __init ssb_modinit(void)
  1231. {
  1232. int err;
  1233. /* See the comment at the ssb_is_early_boot definition */
  1234. ssb_is_early_boot = 0;
  1235. err = bus_register(&ssb_bustype);
  1236. if (err)
  1237. return err;
  1238. /* Maybe we already registered some buses at early boot.
  1239. * Check for this and attach them
  1240. */
  1241. ssb_buses_lock();
  1242. err = ssb_attach_queued_buses();
  1243. ssb_buses_unlock();
  1244. if (err) {
  1245. bus_unregister(&ssb_bustype);
  1246. goto out;
  1247. }
  1248. err = b43_pci_ssb_bridge_init();
  1249. if (err) {
  1250. ssb_printk(KERN_ERR "Broadcom 43xx PCI-SSB-bridge "
  1251. "initialization failed\n");
  1252. /* don't fail SSB init because of this */
  1253. err = 0;
  1254. }
  1255. err = ssb_gige_init();
  1256. if (err) {
  1257. ssb_printk(KERN_ERR "SSB Broadcom Gigabit Ethernet "
  1258. "driver initialization failed\n");
  1259. /* don't fail SSB init because of this */
  1260. err = 0;
  1261. }
  1262. out:
  1263. return err;
  1264. }
  1265. /* ssb must be initialized after PCI but before the ssb drivers.
  1266. * That means we must use some initcall between subsys_initcall
  1267. * and device_initcall. */
  1268. fs_initcall(ssb_modinit);
  1269. static void __exit ssb_modexit(void)
  1270. {
  1271. ssb_gige_exit();
  1272. b43_pci_ssb_bridge_exit();
  1273. bus_unregister(&ssb_bustype);
  1274. }
  1275. module_exit(ssb_modexit)