spi-s3c64xx.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/spi/spi.h>
  27. #include <mach/dma.h>
  28. #include <plat/s3c64xx-spi.h>
  29. /* Registers and bit-fields */
  30. #define S3C64XX_SPI_CH_CFG 0x00
  31. #define S3C64XX_SPI_CLK_CFG 0x04
  32. #define S3C64XX_SPI_MODE_CFG 0x08
  33. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  34. #define S3C64XX_SPI_INT_EN 0x10
  35. #define S3C64XX_SPI_STATUS 0x14
  36. #define S3C64XX_SPI_TX_DATA 0x18
  37. #define S3C64XX_SPI_RX_DATA 0x1C
  38. #define S3C64XX_SPI_PACKET_CNT 0x20
  39. #define S3C64XX_SPI_PENDING_CLR 0x24
  40. #define S3C64XX_SPI_SWAP_CFG 0x28
  41. #define S3C64XX_SPI_FB_CLK 0x2C
  42. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  43. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  44. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  45. #define S3C64XX_SPI_CPOL_L (1<<3)
  46. #define S3C64XX_SPI_CPHA_B (1<<2)
  47. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  48. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  49. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  50. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  51. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  52. #define S3C64XX_SPI_PSR_MASK 0xff
  53. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  54. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  55. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  56. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  57. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  58. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  59. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  60. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  61. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  62. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  63. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  64. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  65. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  66. #define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  67. #define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
  68. (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  69. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  70. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  71. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  72. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  73. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  74. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  75. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  76. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  77. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  78. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  79. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  80. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  81. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  82. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  83. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  84. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  85. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  86. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  87. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  88. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  89. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  90. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  91. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  92. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  93. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  94. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  95. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  96. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  97. #define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  98. (((i)->fifo_lvl_mask + 1))) \
  99. ? 1 : 0)
  100. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & (1 << (i)->tx_st_done)) ? 1 : 0)
  101. #define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
  102. #define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
  103. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  104. #define S3C64XX_SPI_TRAILCNT_OFF 19
  105. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  106. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  107. #define SUSPND (1<<0)
  108. #define SPIBUSY (1<<1)
  109. #define RXBUSY (1<<2)
  110. #define TXBUSY (1<<3)
  111. struct s3c64xx_spi_dma_data {
  112. unsigned ch;
  113. enum dma_data_direction direction;
  114. enum dma_ch dmach;
  115. };
  116. /**
  117. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  118. * @clk: Pointer to the spi clock.
  119. * @src_clk: Pointer to the clock used to generate SPI signals.
  120. * @master: Pointer to the SPI Protocol master.
  121. * @workqueue: Work queue for the SPI xfer requests.
  122. * @cntrlr_info: Platform specific data for the controller this driver manages.
  123. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  124. * @work: Work
  125. * @queue: To log SPI xfer requests.
  126. * @lock: Controller specific lock.
  127. * @state: Set of FLAGS to indicate status.
  128. * @rx_dmach: Controller's DMA channel for Rx.
  129. * @tx_dmach: Controller's DMA channel for Tx.
  130. * @sfr_start: BUS address of SPI controller regs.
  131. * @regs: Pointer to ioremap'ed controller registers.
  132. * @xfer_completion: To indicate completion of xfer task.
  133. * @cur_mode: Stores the active configuration of the controller.
  134. * @cur_bpw: Stores the active bits per word settings.
  135. * @cur_speed: Stores the active xfer clock speed.
  136. */
  137. struct s3c64xx_spi_driver_data {
  138. void __iomem *regs;
  139. struct clk *clk;
  140. struct clk *src_clk;
  141. struct platform_device *pdev;
  142. struct spi_master *master;
  143. struct workqueue_struct *workqueue;
  144. struct s3c64xx_spi_info *cntrlr_info;
  145. struct spi_device *tgl_spi;
  146. struct work_struct work;
  147. struct list_head queue;
  148. spinlock_t lock;
  149. unsigned long sfr_start;
  150. struct completion xfer_completion;
  151. unsigned state;
  152. unsigned cur_mode, cur_bpw;
  153. unsigned cur_speed;
  154. struct s3c64xx_spi_dma_data rx_dma;
  155. struct s3c64xx_spi_dma_data tx_dma;
  156. struct samsung_dma_ops *ops;
  157. };
  158. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  159. .name = "samsung-spi-dma",
  160. };
  161. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  162. {
  163. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  164. void __iomem *regs = sdd->regs;
  165. unsigned long loops;
  166. u32 val;
  167. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  168. val = readl(regs + S3C64XX_SPI_CH_CFG);
  169. val |= S3C64XX_SPI_CH_SW_RST;
  170. val &= ~S3C64XX_SPI_CH_HS_EN;
  171. writel(val, regs + S3C64XX_SPI_CH_CFG);
  172. /* Flush TxFIFO*/
  173. loops = msecs_to_loops(1);
  174. do {
  175. val = readl(regs + S3C64XX_SPI_STATUS);
  176. } while (TX_FIFO_LVL(val, sci) && loops--);
  177. if (loops == 0)
  178. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  179. /* Flush RxFIFO*/
  180. loops = msecs_to_loops(1);
  181. do {
  182. val = readl(regs + S3C64XX_SPI_STATUS);
  183. if (RX_FIFO_LVL(val, sci))
  184. readl(regs + S3C64XX_SPI_RX_DATA);
  185. else
  186. break;
  187. } while (loops--);
  188. if (loops == 0)
  189. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  190. val = readl(regs + S3C64XX_SPI_CH_CFG);
  191. val &= ~S3C64XX_SPI_CH_SW_RST;
  192. writel(val, regs + S3C64XX_SPI_CH_CFG);
  193. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  194. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  195. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  196. val = readl(regs + S3C64XX_SPI_CH_CFG);
  197. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  198. writel(val, regs + S3C64XX_SPI_CH_CFG);
  199. }
  200. static void s3c64xx_spi_dmacb(void *data)
  201. {
  202. struct s3c64xx_spi_driver_data *sdd;
  203. struct s3c64xx_spi_dma_data *dma = data;
  204. unsigned long flags;
  205. if (dma->direction == DMA_FROM_DEVICE)
  206. sdd = container_of(data,
  207. struct s3c64xx_spi_driver_data, rx_dma);
  208. else
  209. sdd = container_of(data,
  210. struct s3c64xx_spi_driver_data, tx_dma);
  211. spin_lock_irqsave(&sdd->lock, flags);
  212. if (dma->direction == DMA_FROM_DEVICE) {
  213. sdd->state &= ~RXBUSY;
  214. if (!(sdd->state & TXBUSY))
  215. complete(&sdd->xfer_completion);
  216. } else {
  217. sdd->state &= ~TXBUSY;
  218. if (!(sdd->state & RXBUSY))
  219. complete(&sdd->xfer_completion);
  220. }
  221. spin_unlock_irqrestore(&sdd->lock, flags);
  222. }
  223. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  224. unsigned len, dma_addr_t buf)
  225. {
  226. struct s3c64xx_spi_driver_data *sdd;
  227. struct samsung_dma_prep_info info;
  228. if (dma->direction == DMA_FROM_DEVICE)
  229. sdd = container_of((void *)dma,
  230. struct s3c64xx_spi_driver_data, rx_dma);
  231. else
  232. sdd = container_of((void *)dma,
  233. struct s3c64xx_spi_driver_data, tx_dma);
  234. info.cap = DMA_SLAVE;
  235. info.len = len;
  236. info.fp = s3c64xx_spi_dmacb;
  237. info.fp_param = dma;
  238. info.direction = dma->direction;
  239. info.buf = buf;
  240. sdd->ops->prepare(dma->ch, &info);
  241. sdd->ops->trigger(dma->ch);
  242. }
  243. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  244. {
  245. struct samsung_dma_info info;
  246. sdd->ops = samsung_dma_get_ops();
  247. info.cap = DMA_SLAVE;
  248. info.client = &s3c64xx_spi_dma_client;
  249. info.width = sdd->cur_bpw / 8;
  250. info.direction = sdd->rx_dma.direction;
  251. info.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  252. sdd->rx_dma.ch = sdd->ops->request(sdd->rx_dma.dmach, &info);
  253. info.direction = sdd->tx_dma.direction;
  254. info.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  255. sdd->tx_dma.ch = sdd->ops->request(sdd->tx_dma.dmach, &info);
  256. return 1;
  257. }
  258. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  259. struct spi_device *spi,
  260. struct spi_transfer *xfer, int dma_mode)
  261. {
  262. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  263. void __iomem *regs = sdd->regs;
  264. u32 modecfg, chcfg;
  265. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  266. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  267. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  268. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  269. if (dma_mode) {
  270. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  271. } else {
  272. /* Always shift in data in FIFO, even if xfer is Tx only,
  273. * this helps setting PCKT_CNT value for generating clocks
  274. * as exactly needed.
  275. */
  276. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  277. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  278. | S3C64XX_SPI_PACKET_CNT_EN,
  279. regs + S3C64XX_SPI_PACKET_CNT);
  280. }
  281. if (xfer->tx_buf != NULL) {
  282. sdd->state |= TXBUSY;
  283. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  284. if (dma_mode) {
  285. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  286. prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
  287. } else {
  288. switch (sdd->cur_bpw) {
  289. case 32:
  290. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  291. xfer->tx_buf, xfer->len / 4);
  292. break;
  293. case 16:
  294. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  295. xfer->tx_buf, xfer->len / 2);
  296. break;
  297. default:
  298. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  299. xfer->tx_buf, xfer->len);
  300. break;
  301. }
  302. }
  303. }
  304. if (xfer->rx_buf != NULL) {
  305. sdd->state |= RXBUSY;
  306. if (sci->high_speed && sdd->cur_speed >= 30000000UL
  307. && !(sdd->cur_mode & SPI_CPHA))
  308. chcfg |= S3C64XX_SPI_CH_HS_EN;
  309. if (dma_mode) {
  310. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  311. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  312. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  313. | S3C64XX_SPI_PACKET_CNT_EN,
  314. regs + S3C64XX_SPI_PACKET_CNT);
  315. prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
  316. }
  317. }
  318. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  319. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  320. }
  321. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  322. struct spi_device *spi)
  323. {
  324. struct s3c64xx_spi_csinfo *cs;
  325. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  326. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  327. /* Deselect the last toggled device */
  328. cs = sdd->tgl_spi->controller_data;
  329. cs->set_level(cs->line,
  330. spi->mode & SPI_CS_HIGH ? 0 : 1);
  331. }
  332. sdd->tgl_spi = NULL;
  333. }
  334. cs = spi->controller_data;
  335. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
  336. }
  337. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  338. struct spi_transfer *xfer, int dma_mode)
  339. {
  340. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  341. void __iomem *regs = sdd->regs;
  342. unsigned long val;
  343. int ms;
  344. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  345. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  346. ms += 10; /* some tolerance */
  347. if (dma_mode) {
  348. val = msecs_to_jiffies(ms) + 10;
  349. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  350. } else {
  351. u32 status;
  352. val = msecs_to_loops(ms);
  353. do {
  354. status = readl(regs + S3C64XX_SPI_STATUS);
  355. } while (RX_FIFO_LVL(status, sci) < xfer->len && --val);
  356. }
  357. if (!val)
  358. return -EIO;
  359. if (dma_mode) {
  360. u32 status;
  361. /*
  362. * DmaTx returns after simply writing data in the FIFO,
  363. * w/o waiting for real transmission on the bus to finish.
  364. * DmaRx returns only after Dma read data from FIFO which
  365. * needs bus transmission to finish, so we don't worry if
  366. * Xfer involved Rx(with or without Tx).
  367. */
  368. if (xfer->rx_buf == NULL) {
  369. val = msecs_to_loops(10);
  370. status = readl(regs + S3C64XX_SPI_STATUS);
  371. while ((TX_FIFO_LVL(status, sci)
  372. || !S3C64XX_SPI_ST_TX_DONE(status, sci))
  373. && --val) {
  374. cpu_relax();
  375. status = readl(regs + S3C64XX_SPI_STATUS);
  376. }
  377. if (!val)
  378. return -EIO;
  379. }
  380. } else {
  381. /* If it was only Tx */
  382. if (xfer->rx_buf == NULL) {
  383. sdd->state &= ~TXBUSY;
  384. return 0;
  385. }
  386. switch (sdd->cur_bpw) {
  387. case 32:
  388. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  389. xfer->rx_buf, xfer->len / 4);
  390. break;
  391. case 16:
  392. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  393. xfer->rx_buf, xfer->len / 2);
  394. break;
  395. default:
  396. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  397. xfer->rx_buf, xfer->len);
  398. break;
  399. }
  400. sdd->state &= ~RXBUSY;
  401. }
  402. return 0;
  403. }
  404. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  405. struct spi_device *spi)
  406. {
  407. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  408. if (sdd->tgl_spi == spi)
  409. sdd->tgl_spi = NULL;
  410. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
  411. }
  412. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  413. {
  414. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  415. void __iomem *regs = sdd->regs;
  416. u32 val;
  417. /* Disable Clock */
  418. if (sci->clk_from_cmu) {
  419. clk_disable(sdd->src_clk);
  420. } else {
  421. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  422. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  423. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  424. }
  425. /* Set Polarity and Phase */
  426. val = readl(regs + S3C64XX_SPI_CH_CFG);
  427. val &= ~(S3C64XX_SPI_CH_SLAVE |
  428. S3C64XX_SPI_CPOL_L |
  429. S3C64XX_SPI_CPHA_B);
  430. if (sdd->cur_mode & SPI_CPOL)
  431. val |= S3C64XX_SPI_CPOL_L;
  432. if (sdd->cur_mode & SPI_CPHA)
  433. val |= S3C64XX_SPI_CPHA_B;
  434. writel(val, regs + S3C64XX_SPI_CH_CFG);
  435. /* Set Channel & DMA Mode */
  436. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  437. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  438. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  439. switch (sdd->cur_bpw) {
  440. case 32:
  441. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  442. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  443. break;
  444. case 16:
  445. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  446. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  447. break;
  448. default:
  449. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  450. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  451. break;
  452. }
  453. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  454. if (sci->clk_from_cmu) {
  455. /* Configure Clock */
  456. /* There is half-multiplier before the SPI */
  457. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  458. /* Enable Clock */
  459. clk_enable(sdd->src_clk);
  460. } else {
  461. /* Configure Clock */
  462. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  463. val &= ~S3C64XX_SPI_PSR_MASK;
  464. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  465. & S3C64XX_SPI_PSR_MASK);
  466. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  467. /* Enable Clock */
  468. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  469. val |= S3C64XX_SPI_ENCLK_ENABLE;
  470. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  471. }
  472. }
  473. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  474. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  475. struct spi_message *msg)
  476. {
  477. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  478. struct device *dev = &sdd->pdev->dev;
  479. struct spi_transfer *xfer;
  480. if (msg->is_dma_mapped)
  481. return 0;
  482. /* First mark all xfer unmapped */
  483. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  484. xfer->rx_dma = XFER_DMAADDR_INVALID;
  485. xfer->tx_dma = XFER_DMAADDR_INVALID;
  486. }
  487. /* Map until end or first fail */
  488. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  489. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  490. continue;
  491. if (xfer->tx_buf != NULL) {
  492. xfer->tx_dma = dma_map_single(dev,
  493. (void *)xfer->tx_buf, xfer->len,
  494. DMA_TO_DEVICE);
  495. if (dma_mapping_error(dev, xfer->tx_dma)) {
  496. dev_err(dev, "dma_map_single Tx failed\n");
  497. xfer->tx_dma = XFER_DMAADDR_INVALID;
  498. return -ENOMEM;
  499. }
  500. }
  501. if (xfer->rx_buf != NULL) {
  502. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  503. xfer->len, DMA_FROM_DEVICE);
  504. if (dma_mapping_error(dev, xfer->rx_dma)) {
  505. dev_err(dev, "dma_map_single Rx failed\n");
  506. dma_unmap_single(dev, xfer->tx_dma,
  507. xfer->len, DMA_TO_DEVICE);
  508. xfer->tx_dma = XFER_DMAADDR_INVALID;
  509. xfer->rx_dma = XFER_DMAADDR_INVALID;
  510. return -ENOMEM;
  511. }
  512. }
  513. }
  514. return 0;
  515. }
  516. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  517. struct spi_message *msg)
  518. {
  519. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  520. struct device *dev = &sdd->pdev->dev;
  521. struct spi_transfer *xfer;
  522. if (msg->is_dma_mapped)
  523. return;
  524. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  525. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  526. continue;
  527. if (xfer->rx_buf != NULL
  528. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  529. dma_unmap_single(dev, xfer->rx_dma,
  530. xfer->len, DMA_FROM_DEVICE);
  531. if (xfer->tx_buf != NULL
  532. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  533. dma_unmap_single(dev, xfer->tx_dma,
  534. xfer->len, DMA_TO_DEVICE);
  535. }
  536. }
  537. static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
  538. struct spi_message *msg)
  539. {
  540. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  541. struct spi_device *spi = msg->spi;
  542. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  543. struct spi_transfer *xfer;
  544. int status = 0, cs_toggle = 0;
  545. u32 speed;
  546. u8 bpw;
  547. /* If Master's(controller) state differs from that needed by Slave */
  548. if (sdd->cur_speed != spi->max_speed_hz
  549. || sdd->cur_mode != spi->mode
  550. || sdd->cur_bpw != spi->bits_per_word) {
  551. sdd->cur_bpw = spi->bits_per_word;
  552. sdd->cur_speed = spi->max_speed_hz;
  553. sdd->cur_mode = spi->mode;
  554. s3c64xx_spi_config(sdd);
  555. }
  556. /* Map all the transfers if needed */
  557. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  558. dev_err(&spi->dev,
  559. "Xfer: Unable to map message buffers!\n");
  560. status = -ENOMEM;
  561. goto out;
  562. }
  563. /* Configure feedback delay */
  564. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  565. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  566. unsigned long flags;
  567. int use_dma;
  568. INIT_COMPLETION(sdd->xfer_completion);
  569. /* Only BPW and Speed may change across transfers */
  570. bpw = xfer->bits_per_word ? : spi->bits_per_word;
  571. speed = xfer->speed_hz ? : spi->max_speed_hz;
  572. if (xfer->len % (bpw / 8)) {
  573. dev_err(&spi->dev,
  574. "Xfer length(%u) not a multiple of word size(%u)\n",
  575. xfer->len, bpw / 8);
  576. status = -EIO;
  577. goto out;
  578. }
  579. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  580. sdd->cur_bpw = bpw;
  581. sdd->cur_speed = speed;
  582. s3c64xx_spi_config(sdd);
  583. }
  584. /* Polling method for xfers not bigger than FIFO capacity */
  585. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  586. use_dma = 0;
  587. else
  588. use_dma = 1;
  589. spin_lock_irqsave(&sdd->lock, flags);
  590. /* Pending only which is to be done */
  591. sdd->state &= ~RXBUSY;
  592. sdd->state &= ~TXBUSY;
  593. enable_datapath(sdd, spi, xfer, use_dma);
  594. /* Slave Select */
  595. enable_cs(sdd, spi);
  596. /* Start the signals */
  597. S3C64XX_SPI_ACT(sdd);
  598. spin_unlock_irqrestore(&sdd->lock, flags);
  599. status = wait_for_xfer(sdd, xfer, use_dma);
  600. /* Quiese the signals */
  601. S3C64XX_SPI_DEACT(sdd);
  602. if (status) {
  603. dev_err(&spi->dev, "I/O Error: "
  604. "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  605. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  606. (sdd->state & RXBUSY) ? 'f' : 'p',
  607. (sdd->state & TXBUSY) ? 'f' : 'p',
  608. xfer->len);
  609. if (use_dma) {
  610. if (xfer->tx_buf != NULL
  611. && (sdd->state & TXBUSY))
  612. sdd->ops->stop(sdd->tx_dma.ch);
  613. if (xfer->rx_buf != NULL
  614. && (sdd->state & RXBUSY))
  615. sdd->ops->stop(sdd->rx_dma.ch);
  616. }
  617. goto out;
  618. }
  619. if (xfer->delay_usecs)
  620. udelay(xfer->delay_usecs);
  621. if (xfer->cs_change) {
  622. /* Hint that the next mssg is gonna be
  623. for the same device */
  624. if (list_is_last(&xfer->transfer_list,
  625. &msg->transfers))
  626. cs_toggle = 1;
  627. else
  628. disable_cs(sdd, spi);
  629. }
  630. msg->actual_length += xfer->len;
  631. flush_fifo(sdd);
  632. }
  633. out:
  634. if (!cs_toggle || status)
  635. disable_cs(sdd, spi);
  636. else
  637. sdd->tgl_spi = spi;
  638. s3c64xx_spi_unmap_mssg(sdd, msg);
  639. msg->status = status;
  640. if (msg->complete)
  641. msg->complete(msg->context);
  642. }
  643. static void s3c64xx_spi_work(struct work_struct *work)
  644. {
  645. struct s3c64xx_spi_driver_data *sdd = container_of(work,
  646. struct s3c64xx_spi_driver_data, work);
  647. unsigned long flags;
  648. /* Acquire DMA channels */
  649. while (!acquire_dma(sdd))
  650. msleep(10);
  651. spin_lock_irqsave(&sdd->lock, flags);
  652. while (!list_empty(&sdd->queue)
  653. && !(sdd->state & SUSPND)) {
  654. struct spi_message *msg;
  655. msg = container_of(sdd->queue.next, struct spi_message, queue);
  656. list_del_init(&msg->queue);
  657. /* Set Xfer busy flag */
  658. sdd->state |= SPIBUSY;
  659. spin_unlock_irqrestore(&sdd->lock, flags);
  660. handle_msg(sdd, msg);
  661. spin_lock_irqsave(&sdd->lock, flags);
  662. sdd->state &= ~SPIBUSY;
  663. }
  664. spin_unlock_irqrestore(&sdd->lock, flags);
  665. /* Free DMA channels */
  666. sdd->ops->release(sdd->rx_dma.ch, &s3c64xx_spi_dma_client);
  667. sdd->ops->release(sdd->tx_dma.ch, &s3c64xx_spi_dma_client);
  668. }
  669. static int s3c64xx_spi_transfer(struct spi_device *spi,
  670. struct spi_message *msg)
  671. {
  672. struct s3c64xx_spi_driver_data *sdd;
  673. unsigned long flags;
  674. sdd = spi_master_get_devdata(spi->master);
  675. spin_lock_irqsave(&sdd->lock, flags);
  676. if (sdd->state & SUSPND) {
  677. spin_unlock_irqrestore(&sdd->lock, flags);
  678. return -ESHUTDOWN;
  679. }
  680. msg->status = -EINPROGRESS;
  681. msg->actual_length = 0;
  682. list_add_tail(&msg->queue, &sdd->queue);
  683. queue_work(sdd->workqueue, &sdd->work);
  684. spin_unlock_irqrestore(&sdd->lock, flags);
  685. return 0;
  686. }
  687. /*
  688. * Here we only check the validity of requested configuration
  689. * and save the configuration in a local data-structure.
  690. * The controller is actually configured only just before we
  691. * get a message to transfer.
  692. */
  693. static int s3c64xx_spi_setup(struct spi_device *spi)
  694. {
  695. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  696. struct s3c64xx_spi_driver_data *sdd;
  697. struct s3c64xx_spi_info *sci;
  698. struct spi_message *msg;
  699. unsigned long flags;
  700. int err = 0;
  701. if (cs == NULL || cs->set_level == NULL) {
  702. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  703. return -ENODEV;
  704. }
  705. sdd = spi_master_get_devdata(spi->master);
  706. sci = sdd->cntrlr_info;
  707. spin_lock_irqsave(&sdd->lock, flags);
  708. list_for_each_entry(msg, &sdd->queue, queue) {
  709. /* Is some mssg is already queued for this device */
  710. if (msg->spi == spi) {
  711. dev_err(&spi->dev,
  712. "setup: attempt while mssg in queue!\n");
  713. spin_unlock_irqrestore(&sdd->lock, flags);
  714. return -EBUSY;
  715. }
  716. }
  717. if (sdd->state & SUSPND) {
  718. spin_unlock_irqrestore(&sdd->lock, flags);
  719. dev_err(&spi->dev,
  720. "setup: SPI-%d not active!\n", spi->master->bus_num);
  721. return -ESHUTDOWN;
  722. }
  723. spin_unlock_irqrestore(&sdd->lock, flags);
  724. if (spi->bits_per_word != 8
  725. && spi->bits_per_word != 16
  726. && spi->bits_per_word != 32) {
  727. dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
  728. spi->bits_per_word);
  729. err = -EINVAL;
  730. goto setup_exit;
  731. }
  732. /* Check if we can provide the requested rate */
  733. if (!sci->clk_from_cmu) {
  734. u32 psr, speed;
  735. /* Max possible */
  736. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  737. if (spi->max_speed_hz > speed)
  738. spi->max_speed_hz = speed;
  739. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  740. psr &= S3C64XX_SPI_PSR_MASK;
  741. if (psr == S3C64XX_SPI_PSR_MASK)
  742. psr--;
  743. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  744. if (spi->max_speed_hz < speed) {
  745. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  746. psr++;
  747. } else {
  748. err = -EINVAL;
  749. goto setup_exit;
  750. }
  751. }
  752. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  753. if (spi->max_speed_hz >= speed)
  754. spi->max_speed_hz = speed;
  755. else
  756. err = -EINVAL;
  757. }
  758. setup_exit:
  759. /* setup() returns with device de-selected */
  760. disable_cs(sdd, spi);
  761. return err;
  762. }
  763. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  764. {
  765. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  766. void __iomem *regs = sdd->regs;
  767. unsigned int val;
  768. sdd->cur_speed = 0;
  769. S3C64XX_SPI_DEACT(sdd);
  770. /* Disable Interrupts - we use Polling if not DMA mode */
  771. writel(0, regs + S3C64XX_SPI_INT_EN);
  772. if (!sci->clk_from_cmu)
  773. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  774. regs + S3C64XX_SPI_CLK_CFG);
  775. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  776. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  777. /* Clear any irq pending bits */
  778. writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
  779. regs + S3C64XX_SPI_PENDING_CLR);
  780. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  781. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  782. val &= ~S3C64XX_SPI_MODE_4BURST;
  783. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  784. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  785. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  786. flush_fifo(sdd);
  787. }
  788. static int __init s3c64xx_spi_probe(struct platform_device *pdev)
  789. {
  790. struct resource *mem_res, *dmatx_res, *dmarx_res;
  791. struct s3c64xx_spi_driver_data *sdd;
  792. struct s3c64xx_spi_info *sci;
  793. struct spi_master *master;
  794. int ret;
  795. if (pdev->id < 0) {
  796. dev_err(&pdev->dev,
  797. "Invalid platform device id-%d\n", pdev->id);
  798. return -ENODEV;
  799. }
  800. if (pdev->dev.platform_data == NULL) {
  801. dev_err(&pdev->dev, "platform_data missing!\n");
  802. return -ENODEV;
  803. }
  804. sci = pdev->dev.platform_data;
  805. if (!sci->src_clk_name) {
  806. dev_err(&pdev->dev,
  807. "Board init must call s3c64xx_spi_set_info()\n");
  808. return -EINVAL;
  809. }
  810. /* Check for availability of necessary resource */
  811. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  812. if (dmatx_res == NULL) {
  813. dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
  814. return -ENXIO;
  815. }
  816. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  817. if (dmarx_res == NULL) {
  818. dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
  819. return -ENXIO;
  820. }
  821. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  822. if (mem_res == NULL) {
  823. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  824. return -ENXIO;
  825. }
  826. master = spi_alloc_master(&pdev->dev,
  827. sizeof(struct s3c64xx_spi_driver_data));
  828. if (master == NULL) {
  829. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  830. return -ENOMEM;
  831. }
  832. platform_set_drvdata(pdev, master);
  833. sdd = spi_master_get_devdata(master);
  834. sdd->master = master;
  835. sdd->cntrlr_info = sci;
  836. sdd->pdev = pdev;
  837. sdd->sfr_start = mem_res->start;
  838. sdd->tx_dma.dmach = dmatx_res->start;
  839. sdd->tx_dma.direction = DMA_TO_DEVICE;
  840. sdd->rx_dma.dmach = dmarx_res->start;
  841. sdd->rx_dma.direction = DMA_FROM_DEVICE;
  842. sdd->cur_bpw = 8;
  843. master->bus_num = pdev->id;
  844. master->setup = s3c64xx_spi_setup;
  845. master->transfer = s3c64xx_spi_transfer;
  846. master->num_chipselect = sci->num_cs;
  847. master->dma_alignment = 8;
  848. /* the spi->mode bits understood by this driver: */
  849. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  850. if (request_mem_region(mem_res->start,
  851. resource_size(mem_res), pdev->name) == NULL) {
  852. dev_err(&pdev->dev, "Req mem region failed\n");
  853. ret = -ENXIO;
  854. goto err0;
  855. }
  856. sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
  857. if (sdd->regs == NULL) {
  858. dev_err(&pdev->dev, "Unable to remap IO\n");
  859. ret = -ENXIO;
  860. goto err1;
  861. }
  862. if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
  863. dev_err(&pdev->dev, "Unable to config gpio\n");
  864. ret = -EBUSY;
  865. goto err2;
  866. }
  867. /* Setup clocks */
  868. sdd->clk = clk_get(&pdev->dev, "spi");
  869. if (IS_ERR(sdd->clk)) {
  870. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  871. ret = PTR_ERR(sdd->clk);
  872. goto err3;
  873. }
  874. if (clk_enable(sdd->clk)) {
  875. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  876. ret = -EBUSY;
  877. goto err4;
  878. }
  879. sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
  880. if (IS_ERR(sdd->src_clk)) {
  881. dev_err(&pdev->dev,
  882. "Unable to acquire clock '%s'\n", sci->src_clk_name);
  883. ret = PTR_ERR(sdd->src_clk);
  884. goto err5;
  885. }
  886. if (clk_enable(sdd->src_clk)) {
  887. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
  888. sci->src_clk_name);
  889. ret = -EBUSY;
  890. goto err6;
  891. }
  892. sdd->workqueue = create_singlethread_workqueue(
  893. dev_name(master->dev.parent));
  894. if (sdd->workqueue == NULL) {
  895. dev_err(&pdev->dev, "Unable to create workqueue\n");
  896. ret = -ENOMEM;
  897. goto err7;
  898. }
  899. /* Setup Deufult Mode */
  900. s3c64xx_spi_hwinit(sdd, pdev->id);
  901. spin_lock_init(&sdd->lock);
  902. init_completion(&sdd->xfer_completion);
  903. INIT_WORK(&sdd->work, s3c64xx_spi_work);
  904. INIT_LIST_HEAD(&sdd->queue);
  905. if (spi_register_master(master)) {
  906. dev_err(&pdev->dev, "cannot register SPI master\n");
  907. ret = -EBUSY;
  908. goto err8;
  909. }
  910. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
  911. "with %d Slaves attached\n",
  912. pdev->id, master->num_chipselect);
  913. dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
  914. mem_res->end, mem_res->start,
  915. sdd->rx_dma.dmach, sdd->tx_dma.dmach);
  916. return 0;
  917. err8:
  918. destroy_workqueue(sdd->workqueue);
  919. err7:
  920. clk_disable(sdd->src_clk);
  921. err6:
  922. clk_put(sdd->src_clk);
  923. err5:
  924. clk_disable(sdd->clk);
  925. err4:
  926. clk_put(sdd->clk);
  927. err3:
  928. err2:
  929. iounmap((void *) sdd->regs);
  930. err1:
  931. release_mem_region(mem_res->start, resource_size(mem_res));
  932. err0:
  933. platform_set_drvdata(pdev, NULL);
  934. spi_master_put(master);
  935. return ret;
  936. }
  937. static int s3c64xx_spi_remove(struct platform_device *pdev)
  938. {
  939. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  940. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  941. struct resource *mem_res;
  942. unsigned long flags;
  943. spin_lock_irqsave(&sdd->lock, flags);
  944. sdd->state |= SUSPND;
  945. spin_unlock_irqrestore(&sdd->lock, flags);
  946. while (sdd->state & SPIBUSY)
  947. msleep(10);
  948. spi_unregister_master(master);
  949. destroy_workqueue(sdd->workqueue);
  950. clk_disable(sdd->src_clk);
  951. clk_put(sdd->src_clk);
  952. clk_disable(sdd->clk);
  953. clk_put(sdd->clk);
  954. iounmap((void *) sdd->regs);
  955. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  956. if (mem_res != NULL)
  957. release_mem_region(mem_res->start, resource_size(mem_res));
  958. platform_set_drvdata(pdev, NULL);
  959. spi_master_put(master);
  960. return 0;
  961. }
  962. #ifdef CONFIG_PM
  963. static int s3c64xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  964. {
  965. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  966. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  967. unsigned long flags;
  968. spin_lock_irqsave(&sdd->lock, flags);
  969. sdd->state |= SUSPND;
  970. spin_unlock_irqrestore(&sdd->lock, flags);
  971. while (sdd->state & SPIBUSY)
  972. msleep(10);
  973. /* Disable the clock */
  974. clk_disable(sdd->src_clk);
  975. clk_disable(sdd->clk);
  976. sdd->cur_speed = 0; /* Output Clock is stopped */
  977. return 0;
  978. }
  979. static int s3c64xx_spi_resume(struct platform_device *pdev)
  980. {
  981. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  982. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  983. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  984. unsigned long flags;
  985. sci->cfg_gpio(pdev);
  986. /* Enable the clock */
  987. clk_enable(sdd->src_clk);
  988. clk_enable(sdd->clk);
  989. s3c64xx_spi_hwinit(sdd, pdev->id);
  990. spin_lock_irqsave(&sdd->lock, flags);
  991. sdd->state &= ~SUSPND;
  992. spin_unlock_irqrestore(&sdd->lock, flags);
  993. return 0;
  994. }
  995. #else
  996. #define s3c64xx_spi_suspend NULL
  997. #define s3c64xx_spi_resume NULL
  998. #endif /* CONFIG_PM */
  999. static struct platform_driver s3c64xx_spi_driver = {
  1000. .driver = {
  1001. .name = "s3c64xx-spi",
  1002. .owner = THIS_MODULE,
  1003. },
  1004. .remove = s3c64xx_spi_remove,
  1005. .suspend = s3c64xx_spi_suspend,
  1006. .resume = s3c64xx_spi_resume,
  1007. };
  1008. MODULE_ALIAS("platform:s3c64xx-spi");
  1009. static int __init s3c64xx_spi_init(void)
  1010. {
  1011. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  1012. }
  1013. subsys_initcall(s3c64xx_spi_init);
  1014. static void __exit s3c64xx_spi_exit(void)
  1015. {
  1016. platform_driver_unregister(&s3c64xx_spi_driver);
  1017. }
  1018. module_exit(s3c64xx_spi_exit);
  1019. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1020. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1021. MODULE_LICENSE("GPL");