core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/stat.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/sh_intc.h>
  27. #include <linux/sysdev.h>
  28. #include <linux/syscore_ops.h>
  29. #include <linux/list.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/radix-tree.h>
  32. #include <linux/export.h>
  33. #include "internals.h"
  34. LIST_HEAD(intc_list);
  35. DEFINE_RAW_SPINLOCK(intc_big_lock);
  36. unsigned int nr_intc_controllers;
  37. /*
  38. * Default priority level
  39. * - this needs to be at least 2 for 5-bit priorities on 7780
  40. */
  41. static unsigned int default_prio_level = 2; /* 2 - 16 */
  42. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  43. unsigned int intc_get_dfl_prio_level(void)
  44. {
  45. return default_prio_level;
  46. }
  47. unsigned int intc_get_prio_level(unsigned int irq)
  48. {
  49. return intc_prio_level[irq];
  50. }
  51. void intc_set_prio_level(unsigned int irq, unsigned int level)
  52. {
  53. unsigned long flags;
  54. raw_spin_lock_irqsave(&intc_big_lock, flags);
  55. intc_prio_level[irq] = level;
  56. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  57. }
  58. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  59. {
  60. generic_handle_irq((unsigned int)irq_get_handler_data(irq));
  61. }
  62. static void __init intc_register_irq(struct intc_desc *desc,
  63. struct intc_desc_int *d,
  64. intc_enum enum_id,
  65. unsigned int irq)
  66. {
  67. struct intc_handle_int *hp;
  68. struct irq_data *irq_data;
  69. unsigned int data[2], primary;
  70. unsigned long flags;
  71. /*
  72. * Register the IRQ position with the global IRQ map, then insert
  73. * it in to the radix tree.
  74. */
  75. irq_reserve_irq(irq);
  76. raw_spin_lock_irqsave(&intc_big_lock, flags);
  77. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  78. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  79. /*
  80. * Prefer single interrupt source bitmap over other combinations:
  81. *
  82. * 1. bitmap, single interrupt source
  83. * 2. priority, single interrupt source
  84. * 3. bitmap, multiple interrupt sources (groups)
  85. * 4. priority, multiple interrupt sources (groups)
  86. */
  87. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  88. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  89. primary = 0;
  90. if (!data[0] && data[1])
  91. primary = 1;
  92. if (!data[0] && !data[1])
  93. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  94. irq, irq2evt(irq));
  95. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  96. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  97. if (!data[primary])
  98. primary ^= 1;
  99. BUG_ON(!data[primary]); /* must have primary masking method */
  100. irq_data = irq_get_irq_data(irq);
  101. disable_irq_nosync(irq);
  102. irq_set_chip_and_handler_name(irq, &d->chip, handle_level_irq,
  103. "level");
  104. irq_set_chip_data(irq, (void *)data[primary]);
  105. /*
  106. * set priority level
  107. */
  108. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  109. /* enable secondary masking method if present */
  110. if (data[!primary])
  111. _intc_enable(irq_data, data[!primary]);
  112. /* add irq to d->prio list if priority is available */
  113. if (data[1]) {
  114. hp = d->prio + d->nr_prio;
  115. hp->irq = irq;
  116. hp->handle = data[1];
  117. if (primary) {
  118. /*
  119. * only secondary priority should access registers, so
  120. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  121. */
  122. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  123. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  124. }
  125. d->nr_prio++;
  126. }
  127. /* add irq to d->sense list if sense is available */
  128. data[0] = intc_get_sense_handle(desc, d, enum_id);
  129. if (data[0]) {
  130. (d->sense + d->nr_sense)->irq = irq;
  131. (d->sense + d->nr_sense)->handle = data[0];
  132. d->nr_sense++;
  133. }
  134. /* irq should be disabled by default */
  135. d->chip.irq_mask(irq_data);
  136. intc_set_ack_handle(irq, desc, d, enum_id);
  137. intc_set_dist_handle(irq, desc, d, enum_id);
  138. activate_irq(irq);
  139. }
  140. static unsigned int __init save_reg(struct intc_desc_int *d,
  141. unsigned int cnt,
  142. unsigned long value,
  143. unsigned int smp)
  144. {
  145. if (value) {
  146. value = intc_phys_to_virt(d, value);
  147. d->reg[cnt] = value;
  148. #ifdef CONFIG_SMP
  149. d->smp[cnt] = smp;
  150. #endif
  151. return 1;
  152. }
  153. return 0;
  154. }
  155. int __init register_intc_controller(struct intc_desc *desc)
  156. {
  157. unsigned int i, k, smp;
  158. struct intc_hw_desc *hw = &desc->hw;
  159. struct intc_desc_int *d;
  160. struct resource *res;
  161. pr_info("Registered controller '%s' with %u IRQs\n",
  162. desc->name, hw->nr_vectors);
  163. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  164. if (!d)
  165. goto err0;
  166. INIT_LIST_HEAD(&d->list);
  167. list_add_tail(&d->list, &intc_list);
  168. raw_spin_lock_init(&d->lock);
  169. INIT_RADIX_TREE(&d->tree, GFP_ATOMIC);
  170. d->index = nr_intc_controllers;
  171. if (desc->num_resources) {
  172. d->nr_windows = desc->num_resources;
  173. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  174. GFP_NOWAIT);
  175. if (!d->window)
  176. goto err1;
  177. for (k = 0; k < d->nr_windows; k++) {
  178. res = desc->resource + k;
  179. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  180. d->window[k].phys = res->start;
  181. d->window[k].size = resource_size(res);
  182. d->window[k].virt = ioremap_nocache(res->start,
  183. resource_size(res));
  184. if (!d->window[k].virt)
  185. goto err2;
  186. }
  187. }
  188. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  189. #ifdef CONFIG_INTC_BALANCING
  190. if (d->nr_reg)
  191. d->nr_reg += hw->nr_mask_regs;
  192. #endif
  193. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  194. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  195. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  196. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  197. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  198. if (!d->reg)
  199. goto err2;
  200. #ifdef CONFIG_SMP
  201. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  202. if (!d->smp)
  203. goto err3;
  204. #endif
  205. k = 0;
  206. if (hw->mask_regs) {
  207. for (i = 0; i < hw->nr_mask_regs; i++) {
  208. smp = IS_SMP(hw->mask_regs[i]);
  209. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  210. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  211. #ifdef CONFIG_INTC_BALANCING
  212. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  213. #endif
  214. }
  215. }
  216. if (hw->prio_regs) {
  217. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  218. GFP_NOWAIT);
  219. if (!d->prio)
  220. goto err4;
  221. for (i = 0; i < hw->nr_prio_regs; i++) {
  222. smp = IS_SMP(hw->prio_regs[i]);
  223. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  224. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  225. }
  226. }
  227. if (hw->sense_regs) {
  228. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  229. GFP_NOWAIT);
  230. if (!d->sense)
  231. goto err5;
  232. for (i = 0; i < hw->nr_sense_regs; i++)
  233. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  234. }
  235. if (hw->subgroups)
  236. for (i = 0; i < hw->nr_subgroups; i++)
  237. if (hw->subgroups[i].reg)
  238. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  239. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  240. d->chip.name = desc->name;
  241. if (hw->ack_regs)
  242. for (i = 0; i < hw->nr_ack_regs; i++)
  243. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  244. else
  245. d->chip.irq_mask_ack = d->chip.irq_disable;
  246. /* disable bits matching force_disable before registering irqs */
  247. if (desc->force_disable)
  248. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  249. /* disable bits matching force_enable before registering irqs */
  250. if (desc->force_enable)
  251. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  252. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  253. /* register the vectors one by one */
  254. for (i = 0; i < hw->nr_vectors; i++) {
  255. struct intc_vect *vect = hw->vectors + i;
  256. unsigned int irq = evt2irq(vect->vect);
  257. int res;
  258. if (!vect->enum_id)
  259. continue;
  260. res = irq_alloc_desc_at(irq, numa_node_id());
  261. if (res != irq && res != -EEXIST) {
  262. pr_err("can't get irq_desc for %d\n", irq);
  263. continue;
  264. }
  265. intc_irq_xlate_set(irq, vect->enum_id, d);
  266. intc_register_irq(desc, d, vect->enum_id, irq);
  267. for (k = i + 1; k < hw->nr_vectors; k++) {
  268. struct intc_vect *vect2 = hw->vectors + k;
  269. unsigned int irq2 = evt2irq(vect2->vect);
  270. if (vect->enum_id != vect2->enum_id)
  271. continue;
  272. /*
  273. * In the case of multi-evt handling and sparse
  274. * IRQ support, each vector still needs to have
  275. * its own backing irq_desc.
  276. */
  277. res = irq_alloc_desc_at(irq2, numa_node_id());
  278. if (res != irq2 && res != -EEXIST) {
  279. pr_err("can't get irq_desc for %d\n", irq2);
  280. continue;
  281. }
  282. vect2->enum_id = 0;
  283. /* redirect this interrupts to the first one */
  284. irq_set_chip(irq2, &dummy_irq_chip);
  285. irq_set_chained_handler(irq2, intc_redirect_irq);
  286. irq_set_handler_data(irq2, (void *)irq);
  287. }
  288. }
  289. intc_subgroup_init(desc, d);
  290. /* enable bits matching force_enable after registering irqs */
  291. if (desc->force_enable)
  292. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  293. nr_intc_controllers++;
  294. return 0;
  295. err5:
  296. kfree(d->prio);
  297. err4:
  298. #ifdef CONFIG_SMP
  299. kfree(d->smp);
  300. err3:
  301. #endif
  302. kfree(d->reg);
  303. err2:
  304. for (k = 0; k < d->nr_windows; k++)
  305. if (d->window[k].virt)
  306. iounmap(d->window[k].virt);
  307. kfree(d->window);
  308. err1:
  309. kfree(d);
  310. err0:
  311. pr_err("unable to allocate INTC memory\n");
  312. return -ENOMEM;
  313. }
  314. static int intc_suspend(void)
  315. {
  316. struct intc_desc_int *d;
  317. list_for_each_entry(d, &intc_list, list) {
  318. int irq;
  319. /* enable wakeup irqs belonging to this intc controller */
  320. for_each_active_irq(irq) {
  321. struct irq_data *data;
  322. struct irq_chip *chip;
  323. data = irq_get_irq_data(irq);
  324. chip = irq_data_get_irq_chip(data);
  325. if (chip != &d->chip)
  326. continue;
  327. if (irqd_is_wakeup_set(data))
  328. chip->irq_enable(data);
  329. }
  330. }
  331. return 0;
  332. }
  333. static void intc_resume(void)
  334. {
  335. struct intc_desc_int *d;
  336. list_for_each_entry(d, &intc_list, list) {
  337. int irq;
  338. for_each_active_irq(irq) {
  339. struct irq_data *data;
  340. struct irq_chip *chip;
  341. data = irq_get_irq_data(irq);
  342. chip = irq_data_get_irq_chip(data);
  343. /*
  344. * This will catch the redirect and VIRQ cases
  345. * due to the dummy_irq_chip being inserted.
  346. */
  347. if (chip != &d->chip)
  348. continue;
  349. if (irqd_irq_disabled(data))
  350. chip->irq_disable(data);
  351. else
  352. chip->irq_enable(data);
  353. }
  354. }
  355. }
  356. struct syscore_ops intc_syscore_ops = {
  357. .suspend = intc_suspend,
  358. .resume = intc_resume,
  359. };
  360. struct sysdev_class intc_sysdev_class = {
  361. .name = "intc",
  362. };
  363. static ssize_t
  364. show_intc_name(struct sys_device *dev, struct sysdev_attribute *attr, char *buf)
  365. {
  366. struct intc_desc_int *d;
  367. d = container_of(dev, struct intc_desc_int, sysdev);
  368. return sprintf(buf, "%s\n", d->chip.name);
  369. }
  370. static SYSDEV_ATTR(name, S_IRUGO, show_intc_name, NULL);
  371. static int __init register_intc_sysdevs(void)
  372. {
  373. struct intc_desc_int *d;
  374. int error;
  375. register_syscore_ops(&intc_syscore_ops);
  376. error = sysdev_class_register(&intc_sysdev_class);
  377. if (!error) {
  378. list_for_each_entry(d, &intc_list, list) {
  379. d->sysdev.id = d->index;
  380. d->sysdev.cls = &intc_sysdev_class;
  381. error = sysdev_register(&d->sysdev);
  382. if (error == 0)
  383. error = sysdev_create_file(&d->sysdev,
  384. &attr_name);
  385. if (error)
  386. break;
  387. }
  388. }
  389. if (error)
  390. pr_err("sysdev registration error\n");
  391. return error;
  392. }
  393. device_initcall(register_intc_sysdevs);