hpsa.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * Disk Array driver for HP Smart Array SAS controllers
  3. * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; version 2 of the License.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  12. * NON INFRINGEMENT. See the GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * Questions/Comments/Bugfixes to iss_storagedev@hp.com
  19. *
  20. */
  21. #ifndef HPSA_H
  22. #define HPSA_H
  23. #include <scsi/scsicam.h>
  24. #define IO_OK 0
  25. #define IO_ERROR 1
  26. struct ctlr_info;
  27. struct access_method {
  28. void (*submit_command)(struct ctlr_info *h,
  29. struct CommandList *c);
  30. void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
  31. unsigned long (*fifo_full)(struct ctlr_info *h);
  32. bool (*intr_pending)(struct ctlr_info *h);
  33. unsigned long (*command_completed)(struct ctlr_info *h);
  34. };
  35. struct hpsa_scsi_dev_t {
  36. int devtype;
  37. int bus, target, lun; /* as presented to the OS */
  38. unsigned char scsi3addr[8]; /* as presented to the HW */
  39. #define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
  40. unsigned char device_id[16]; /* from inquiry pg. 0x83 */
  41. unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
  42. unsigned char model[16]; /* bytes 16-31 of inquiry data */
  43. unsigned char raid_level; /* from inquiry page 0xC1 */
  44. };
  45. struct ctlr_info {
  46. int ctlr;
  47. char devname[8];
  48. char *product_name;
  49. struct pci_dev *pdev;
  50. u32 board_id;
  51. void __iomem *vaddr;
  52. unsigned long paddr;
  53. int nr_cmds; /* Number of commands allowed on this controller */
  54. struct CfgTable __iomem *cfgtable;
  55. int max_sg_entries;
  56. int interrupts_enabled;
  57. int major;
  58. int max_commands;
  59. int commands_outstanding;
  60. int max_outstanding; /* Debug */
  61. int usage_count; /* number of opens all all minor devices */
  62. # define PERF_MODE_INT 0
  63. # define DOORBELL_INT 1
  64. # define SIMPLE_MODE_INT 2
  65. # define MEMQ_MODE_INT 3
  66. unsigned int intr[4];
  67. unsigned int msix_vector;
  68. unsigned int msi_vector;
  69. int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
  70. struct access_method access;
  71. /* queue and queue Info */
  72. struct list_head reqQ;
  73. struct list_head cmpQ;
  74. unsigned int Qdepth;
  75. unsigned int maxQsinceinit;
  76. unsigned int maxSG;
  77. spinlock_t lock;
  78. int maxsgentries;
  79. u8 max_cmd_sg_entries;
  80. int chainsize;
  81. struct SGDescriptor **cmd_sg_list;
  82. /* pointers to command and error info pool */
  83. struct CommandList *cmd_pool;
  84. dma_addr_t cmd_pool_dhandle;
  85. struct ErrorInfo *errinfo_pool;
  86. dma_addr_t errinfo_pool_dhandle;
  87. unsigned long *cmd_pool_bits;
  88. int nr_allocs;
  89. int nr_frees;
  90. int scan_finished;
  91. spinlock_t scan_lock;
  92. wait_queue_head_t scan_wait_queue;
  93. struct Scsi_Host *scsi_host;
  94. spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
  95. int ndevices; /* number of used elements in .dev[] array. */
  96. struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
  97. /*
  98. * Performant mode tables.
  99. */
  100. u32 trans_support;
  101. u32 trans_offset;
  102. struct TransTable_struct *transtable;
  103. unsigned long transMethod;
  104. /*
  105. * Performant mode completion buffer
  106. */
  107. u64 *reply_pool;
  108. dma_addr_t reply_pool_dhandle;
  109. u64 *reply_pool_head;
  110. size_t reply_pool_size;
  111. unsigned char reply_pool_wraparound;
  112. u32 *blockFetchTable;
  113. unsigned char *hba_inquiry_data;
  114. u64 last_intr_timestamp;
  115. u32 last_heartbeat;
  116. u64 last_heartbeat_timestamp;
  117. u32 lockup_detected;
  118. struct list_head lockup_list;
  119. };
  120. #define HPSA_ABORT_MSG 0
  121. #define HPSA_DEVICE_RESET_MSG 1
  122. #define HPSA_RESET_TYPE_CONTROLLER 0x00
  123. #define HPSA_RESET_TYPE_BUS 0x01
  124. #define HPSA_RESET_TYPE_TARGET 0x03
  125. #define HPSA_RESET_TYPE_LUN 0x04
  126. #define HPSA_MSG_SEND_RETRY_LIMIT 10
  127. #define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
  128. /* Maximum time in seconds driver will wait for command completions
  129. * when polling before giving up.
  130. */
  131. #define HPSA_MAX_POLL_TIME_SECS (20)
  132. /* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
  133. * how many times to retry TEST UNIT READY on a device
  134. * while waiting for it to become ready before giving up.
  135. * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
  136. * between sending TURs while waiting for a device
  137. * to become ready.
  138. */
  139. #define HPSA_TUR_RETRY_LIMIT (20)
  140. #define HPSA_MAX_WAIT_INTERVAL_SECS (30)
  141. /* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
  142. * to become ready, in seconds, before giving up on it.
  143. * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
  144. * between polling the board to see if it is ready, in
  145. * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
  146. * HPSA_BOARD_READY_ITERATIONS are derived from those.
  147. */
  148. #define HPSA_BOARD_READY_WAIT_SECS (120)
  149. #define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
  150. #define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
  151. #define HPSA_BOARD_READY_POLL_INTERVAL \
  152. ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
  153. #define HPSA_BOARD_READY_ITERATIONS \
  154. ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
  155. HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
  156. #define HPSA_BOARD_NOT_READY_ITERATIONS \
  157. ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
  158. HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
  159. #define HPSA_POST_RESET_PAUSE_MSECS (3000)
  160. #define HPSA_POST_RESET_NOOP_RETRIES (12)
  161. /* Defining the diffent access_menthods */
  162. /*
  163. * Memory mapped FIFO interface (SMART 53xx cards)
  164. */
  165. #define SA5_DOORBELL 0x20
  166. #define SA5_REQUEST_PORT_OFFSET 0x40
  167. #define SA5_REPLY_INTR_MASK_OFFSET 0x34
  168. #define SA5_REPLY_PORT_OFFSET 0x44
  169. #define SA5_INTR_STATUS 0x30
  170. #define SA5_SCRATCHPAD_OFFSET 0xB0
  171. #define SA5_CTCFG_OFFSET 0xB4
  172. #define SA5_CTMEM_OFFSET 0xB8
  173. #define SA5_INTR_OFF 0x08
  174. #define SA5B_INTR_OFF 0x04
  175. #define SA5_INTR_PENDING 0x08
  176. #define SA5B_INTR_PENDING 0x04
  177. #define FIFO_EMPTY 0xffffffff
  178. #define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
  179. #define HPSA_ERROR_BIT 0x02
  180. /* Performant mode flags */
  181. #define SA5_PERF_INTR_PENDING 0x04
  182. #define SA5_PERF_INTR_OFF 0x05
  183. #define SA5_OUTDB_STATUS_PERF_BIT 0x01
  184. #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
  185. #define SA5_OUTDB_CLEAR 0xA0
  186. #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
  187. #define SA5_OUTDB_STATUS 0x9C
  188. #define HPSA_INTR_ON 1
  189. #define HPSA_INTR_OFF 0
  190. /*
  191. Send the command to the hardware
  192. */
  193. static void SA5_submit_command(struct ctlr_info *h,
  194. struct CommandList *c)
  195. {
  196. dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
  197. c->Header.Tag.lower);
  198. writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
  199. (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
  200. h->commands_outstanding++;
  201. if (h->commands_outstanding > h->max_outstanding)
  202. h->max_outstanding = h->commands_outstanding;
  203. }
  204. /*
  205. * This card is the opposite of the other cards.
  206. * 0 turns interrupts on...
  207. * 0x08 turns them off...
  208. */
  209. static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
  210. {
  211. if (val) { /* Turn interrupts on */
  212. h->interrupts_enabled = 1;
  213. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  214. (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  215. } else { /* Turn them off */
  216. h->interrupts_enabled = 0;
  217. writel(SA5_INTR_OFF,
  218. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  219. (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  220. }
  221. }
  222. static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
  223. {
  224. if (val) { /* turn on interrupts */
  225. h->interrupts_enabled = 1;
  226. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  227. (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  228. } else {
  229. h->interrupts_enabled = 0;
  230. writel(SA5_PERF_INTR_OFF,
  231. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  232. (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  233. }
  234. }
  235. static unsigned long SA5_performant_completed(struct ctlr_info *h)
  236. {
  237. unsigned long register_value = FIFO_EMPTY;
  238. /* flush the controller write of the reply queue by reading
  239. * outbound doorbell status register.
  240. */
  241. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  242. /* msi auto clears the interrupt pending bit. */
  243. if (!(h->msi_vector || h->msix_vector)) {
  244. writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
  245. /* Do a read in order to flush the write to the controller
  246. * (as per spec.)
  247. */
  248. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  249. }
  250. if ((*(h->reply_pool_head) & 1) == (h->reply_pool_wraparound)) {
  251. register_value = *(h->reply_pool_head);
  252. (h->reply_pool_head)++;
  253. h->commands_outstanding--;
  254. } else {
  255. register_value = FIFO_EMPTY;
  256. }
  257. /* Check for wraparound */
  258. if (h->reply_pool_head == (h->reply_pool + h->max_commands)) {
  259. h->reply_pool_head = h->reply_pool;
  260. h->reply_pool_wraparound ^= 1;
  261. }
  262. return register_value;
  263. }
  264. /*
  265. * Returns true if fifo is full.
  266. *
  267. */
  268. static unsigned long SA5_fifo_full(struct ctlr_info *h)
  269. {
  270. if (h->commands_outstanding >= h->max_commands)
  271. return 1;
  272. else
  273. return 0;
  274. }
  275. /*
  276. * returns value read from hardware.
  277. * returns FIFO_EMPTY if there is nothing to read
  278. */
  279. static unsigned long SA5_completed(struct ctlr_info *h)
  280. {
  281. unsigned long register_value
  282. = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
  283. if (register_value != FIFO_EMPTY)
  284. h->commands_outstanding--;
  285. #ifdef HPSA_DEBUG
  286. if (register_value != FIFO_EMPTY)
  287. dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
  288. register_value);
  289. else
  290. dev_dbg(&h->pdev->dev, "hpsa: FIFO Empty read\n");
  291. #endif
  292. return register_value;
  293. }
  294. /*
  295. * Returns true if an interrupt is pending..
  296. */
  297. static bool SA5_intr_pending(struct ctlr_info *h)
  298. {
  299. unsigned long register_value =
  300. readl(h->vaddr + SA5_INTR_STATUS);
  301. dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
  302. return register_value & SA5_INTR_PENDING;
  303. }
  304. static bool SA5_performant_intr_pending(struct ctlr_info *h)
  305. {
  306. unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
  307. if (!register_value)
  308. return false;
  309. if (h->msi_vector || h->msix_vector)
  310. return true;
  311. /* Read outbound doorbell to flush */
  312. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  313. return register_value & SA5_OUTDB_STATUS_PERF_BIT;
  314. }
  315. static struct access_method SA5_access = {
  316. SA5_submit_command,
  317. SA5_intr_mask,
  318. SA5_fifo_full,
  319. SA5_intr_pending,
  320. SA5_completed,
  321. };
  322. static struct access_method SA5_performant_access = {
  323. SA5_submit_command,
  324. SA5_performant_intr_mask,
  325. SA5_fifo_full,
  326. SA5_performant_intr_pending,
  327. SA5_performant_completed,
  328. };
  329. struct board_type {
  330. u32 board_id;
  331. char *product_name;
  332. struct access_method *access;
  333. };
  334. #endif /* HPSA_H */