aspm.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978
  1. /*
  2. * File: drivers/pci/pcie/aspm.c
  3. * Enabling PCIe link L0s/L1 state and Clock Power Management
  4. *
  5. * Copyright (C) 2007 Intel
  6. * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
  7. * Copyright (C) Shaohua Li (shaohua.li@intel.com)
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/pci_regs.h>
  14. #include <linux/errno.h>
  15. #include <linux/pm.h>
  16. #include <linux/init.h>
  17. #include <linux/slab.h>
  18. #include <linux/jiffies.h>
  19. #include <linux/delay.h>
  20. #include <linux/pci-aspm.h>
  21. #include "../pci.h"
  22. #ifdef MODULE_PARAM_PREFIX
  23. #undef MODULE_PARAM_PREFIX
  24. #endif
  25. #define MODULE_PARAM_PREFIX "pcie_aspm."
  26. /* Note: those are not register definitions */
  27. #define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
  28. #define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
  29. #define ASPM_STATE_L1 (4) /* L1 state */
  30. #define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
  31. #define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
  32. struct aspm_latency {
  33. u32 l0s; /* L0s latency (nsec) */
  34. u32 l1; /* L1 latency (nsec) */
  35. };
  36. struct pcie_link_state {
  37. struct pci_dev *pdev; /* Upstream component of the Link */
  38. struct pcie_link_state *root; /* pointer to the root port link */
  39. struct pcie_link_state *parent; /* pointer to the parent Link state */
  40. struct list_head sibling; /* node in link_list */
  41. struct list_head children; /* list of child link states */
  42. struct list_head link; /* node in parent's children list */
  43. /* ASPM state */
  44. u32 aspm_support:3; /* Supported ASPM state */
  45. u32 aspm_enabled:3; /* Enabled ASPM state */
  46. u32 aspm_capable:3; /* Capable ASPM state with latency */
  47. u32 aspm_default:3; /* Default ASPM state by BIOS */
  48. u32 aspm_disable:3; /* Disabled ASPM state */
  49. /* Clock PM state */
  50. u32 clkpm_capable:1; /* Clock PM capable? */
  51. u32 clkpm_enabled:1; /* Current Clock PM state */
  52. u32 clkpm_default:1; /* Default Clock PM state by BIOS */
  53. /* Exit latencies */
  54. struct aspm_latency latency_up; /* Upstream direction exit latency */
  55. struct aspm_latency latency_dw; /* Downstream direction exit latency */
  56. /*
  57. * Endpoint acceptable latencies. A pcie downstream port only
  58. * has one slot under it, so at most there are 8 functions.
  59. */
  60. struct aspm_latency acceptable[8];
  61. };
  62. static int aspm_disabled, aspm_force, aspm_clear_state;
  63. static bool aspm_support_enabled = true;
  64. static DEFINE_MUTEX(aspm_lock);
  65. static LIST_HEAD(link_list);
  66. #define POLICY_DEFAULT 0 /* BIOS default setting */
  67. #define POLICY_PERFORMANCE 1 /* high performance */
  68. #define POLICY_POWERSAVE 2 /* high power saving */
  69. static int aspm_policy;
  70. static const char *policy_str[] = {
  71. [POLICY_DEFAULT] = "default",
  72. [POLICY_PERFORMANCE] = "performance",
  73. [POLICY_POWERSAVE] = "powersave"
  74. };
  75. #define LINK_RETRAIN_TIMEOUT HZ
  76. static int policy_to_aspm_state(struct pcie_link_state *link)
  77. {
  78. switch (aspm_policy) {
  79. case POLICY_PERFORMANCE:
  80. /* Disable ASPM and Clock PM */
  81. return 0;
  82. case POLICY_POWERSAVE:
  83. /* Enable ASPM L0s/L1 */
  84. return ASPM_STATE_ALL;
  85. case POLICY_DEFAULT:
  86. return link->aspm_default;
  87. }
  88. return 0;
  89. }
  90. static int policy_to_clkpm_state(struct pcie_link_state *link)
  91. {
  92. switch (aspm_policy) {
  93. case POLICY_PERFORMANCE:
  94. /* Disable ASPM and Clock PM */
  95. return 0;
  96. case POLICY_POWERSAVE:
  97. /* Disable Clock PM */
  98. return 1;
  99. case POLICY_DEFAULT:
  100. return link->clkpm_default;
  101. }
  102. return 0;
  103. }
  104. static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
  105. {
  106. int pos;
  107. u16 reg16;
  108. struct pci_dev *child;
  109. struct pci_bus *linkbus = link->pdev->subordinate;
  110. list_for_each_entry(child, &linkbus->devices, bus_list) {
  111. pos = pci_pcie_cap(child);
  112. if (!pos)
  113. return;
  114. pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
  115. if (enable)
  116. reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
  117. else
  118. reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
  119. pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
  120. }
  121. link->clkpm_enabled = !!enable;
  122. }
  123. static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
  124. {
  125. /* Don't enable Clock PM if the link is not Clock PM capable */
  126. if (!link->clkpm_capable && enable)
  127. enable = 0;
  128. /* Need nothing if the specified equals to current state */
  129. if (link->clkpm_enabled == enable)
  130. return;
  131. pcie_set_clkpm_nocheck(link, enable);
  132. }
  133. static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
  134. {
  135. int pos, capable = 1, enabled = 1;
  136. u32 reg32;
  137. u16 reg16;
  138. struct pci_dev *child;
  139. struct pci_bus *linkbus = link->pdev->subordinate;
  140. /* All functions should have the same cap and state, take the worst */
  141. list_for_each_entry(child, &linkbus->devices, bus_list) {
  142. pos = pci_pcie_cap(child);
  143. if (!pos)
  144. return;
  145. pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
  146. if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
  147. capable = 0;
  148. enabled = 0;
  149. break;
  150. }
  151. pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
  152. if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
  153. enabled = 0;
  154. }
  155. link->clkpm_enabled = enabled;
  156. link->clkpm_default = enabled;
  157. link->clkpm_capable = (blacklist) ? 0 : capable;
  158. }
  159. /*
  160. * pcie_aspm_configure_common_clock: check if the 2 ends of a link
  161. * could use common clock. If they are, configure them to use the
  162. * common clock. That will reduce the ASPM state exit latency.
  163. */
  164. static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
  165. {
  166. int ppos, cpos, same_clock = 1;
  167. u16 reg16, parent_reg, child_reg[8];
  168. unsigned long start_jiffies;
  169. struct pci_dev *child, *parent = link->pdev;
  170. struct pci_bus *linkbus = parent->subordinate;
  171. /*
  172. * All functions of a slot should have the same Slot Clock
  173. * Configuration, so just check one function
  174. */
  175. child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
  176. BUG_ON(!pci_is_pcie(child));
  177. /* Check downstream component if bit Slot Clock Configuration is 1 */
  178. cpos = pci_pcie_cap(child);
  179. pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
  180. if (!(reg16 & PCI_EXP_LNKSTA_SLC))
  181. same_clock = 0;
  182. /* Check upstream component if bit Slot Clock Configuration is 1 */
  183. ppos = pci_pcie_cap(parent);
  184. pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
  185. if (!(reg16 & PCI_EXP_LNKSTA_SLC))
  186. same_clock = 0;
  187. /* Configure downstream component, all functions */
  188. list_for_each_entry(child, &linkbus->devices, bus_list) {
  189. cpos = pci_pcie_cap(child);
  190. pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
  191. child_reg[PCI_FUNC(child->devfn)] = reg16;
  192. if (same_clock)
  193. reg16 |= PCI_EXP_LNKCTL_CCC;
  194. else
  195. reg16 &= ~PCI_EXP_LNKCTL_CCC;
  196. pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
  197. }
  198. /* Configure upstream component */
  199. pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
  200. parent_reg = reg16;
  201. if (same_clock)
  202. reg16 |= PCI_EXP_LNKCTL_CCC;
  203. else
  204. reg16 &= ~PCI_EXP_LNKCTL_CCC;
  205. pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
  206. /* Retrain link */
  207. reg16 |= PCI_EXP_LNKCTL_RL;
  208. pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
  209. /* Wait for link training end. Break out after waiting for timeout */
  210. start_jiffies = jiffies;
  211. for (;;) {
  212. pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
  213. if (!(reg16 & PCI_EXP_LNKSTA_LT))
  214. break;
  215. if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
  216. break;
  217. msleep(1);
  218. }
  219. if (!(reg16 & PCI_EXP_LNKSTA_LT))
  220. return;
  221. /* Training failed. Restore common clock configurations */
  222. dev_printk(KERN_ERR, &parent->dev,
  223. "ASPM: Could not configure common clock\n");
  224. list_for_each_entry(child, &linkbus->devices, bus_list) {
  225. cpos = pci_pcie_cap(child);
  226. pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
  227. child_reg[PCI_FUNC(child->devfn)]);
  228. }
  229. pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
  230. }
  231. /* Convert L0s latency encoding to ns */
  232. static u32 calc_l0s_latency(u32 encoding)
  233. {
  234. if (encoding == 0x7)
  235. return (5 * 1000); /* > 4us */
  236. return (64 << encoding);
  237. }
  238. /* Convert L0s acceptable latency encoding to ns */
  239. static u32 calc_l0s_acceptable(u32 encoding)
  240. {
  241. if (encoding == 0x7)
  242. return -1U;
  243. return (64 << encoding);
  244. }
  245. /* Convert L1 latency encoding to ns */
  246. static u32 calc_l1_latency(u32 encoding)
  247. {
  248. if (encoding == 0x7)
  249. return (65 * 1000); /* > 64us */
  250. return (1000 << encoding);
  251. }
  252. /* Convert L1 acceptable latency encoding to ns */
  253. static u32 calc_l1_acceptable(u32 encoding)
  254. {
  255. if (encoding == 0x7)
  256. return -1U;
  257. return (1000 << encoding);
  258. }
  259. struct aspm_register_info {
  260. u32 support:2;
  261. u32 enabled:2;
  262. u32 latency_encoding_l0s;
  263. u32 latency_encoding_l1;
  264. };
  265. static void pcie_get_aspm_reg(struct pci_dev *pdev,
  266. struct aspm_register_info *info)
  267. {
  268. int pos;
  269. u16 reg16;
  270. u32 reg32;
  271. pos = pci_pcie_cap(pdev);
  272. pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
  273. info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
  274. info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
  275. info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
  276. pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
  277. info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
  278. }
  279. static void pcie_aspm_check_latency(struct pci_dev *endpoint)
  280. {
  281. u32 latency, l1_switch_latency = 0;
  282. struct aspm_latency *acceptable;
  283. struct pcie_link_state *link;
  284. /* Device not in D0 doesn't need latency check */
  285. if ((endpoint->current_state != PCI_D0) &&
  286. (endpoint->current_state != PCI_UNKNOWN))
  287. return;
  288. link = endpoint->bus->self->link_state;
  289. acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
  290. while (link) {
  291. /* Check upstream direction L0s latency */
  292. if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
  293. (link->latency_up.l0s > acceptable->l0s))
  294. link->aspm_capable &= ~ASPM_STATE_L0S_UP;
  295. /* Check downstream direction L0s latency */
  296. if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
  297. (link->latency_dw.l0s > acceptable->l0s))
  298. link->aspm_capable &= ~ASPM_STATE_L0S_DW;
  299. /*
  300. * Check L1 latency.
  301. * Every switch on the path to root complex need 1
  302. * more microsecond for L1. Spec doesn't mention L0s.
  303. */
  304. latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
  305. if ((link->aspm_capable & ASPM_STATE_L1) &&
  306. (latency + l1_switch_latency > acceptable->l1))
  307. link->aspm_capable &= ~ASPM_STATE_L1;
  308. l1_switch_latency += 1000;
  309. link = link->parent;
  310. }
  311. }
  312. static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
  313. {
  314. struct pci_dev *child, *parent = link->pdev;
  315. struct pci_bus *linkbus = parent->subordinate;
  316. struct aspm_register_info upreg, dwreg;
  317. if (blacklist) {
  318. /* Set enabled/disable so that we will disable ASPM later */
  319. link->aspm_enabled = ASPM_STATE_ALL;
  320. link->aspm_disable = ASPM_STATE_ALL;
  321. return;
  322. }
  323. /* Configure common clock before checking latencies */
  324. pcie_aspm_configure_common_clock(link);
  325. /* Get upstream/downstream components' register state */
  326. pcie_get_aspm_reg(parent, &upreg);
  327. child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
  328. pcie_get_aspm_reg(child, &dwreg);
  329. /*
  330. * Setup L0s state
  331. *
  332. * Note that we must not enable L0s in either direction on a
  333. * given link unless components on both sides of the link each
  334. * support L0s.
  335. */
  336. if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
  337. link->aspm_support |= ASPM_STATE_L0S;
  338. if (dwreg.enabled & PCIE_LINK_STATE_L0S)
  339. link->aspm_enabled |= ASPM_STATE_L0S_UP;
  340. if (upreg.enabled & PCIE_LINK_STATE_L0S)
  341. link->aspm_enabled |= ASPM_STATE_L0S_DW;
  342. link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
  343. link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
  344. /* Setup L1 state */
  345. if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
  346. link->aspm_support |= ASPM_STATE_L1;
  347. if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
  348. link->aspm_enabled |= ASPM_STATE_L1;
  349. link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
  350. link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
  351. /* Save default state */
  352. link->aspm_default = link->aspm_enabled;
  353. /* Setup initial capable state. Will be updated later */
  354. link->aspm_capable = link->aspm_support;
  355. /*
  356. * If the downstream component has pci bridge function, don't
  357. * do ASPM for now.
  358. */
  359. list_for_each_entry(child, &linkbus->devices, bus_list) {
  360. if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) {
  361. link->aspm_disable = ASPM_STATE_ALL;
  362. break;
  363. }
  364. }
  365. /* Get and check endpoint acceptable latencies */
  366. list_for_each_entry(child, &linkbus->devices, bus_list) {
  367. int pos;
  368. u32 reg32, encoding;
  369. struct aspm_latency *acceptable =
  370. &link->acceptable[PCI_FUNC(child->devfn)];
  371. if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT &&
  372. child->pcie_type != PCI_EXP_TYPE_LEG_END)
  373. continue;
  374. pos = pci_pcie_cap(child);
  375. pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
  376. /* Calculate endpoint L0s acceptable latency */
  377. encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
  378. acceptable->l0s = calc_l0s_acceptable(encoding);
  379. /* Calculate endpoint L1 acceptable latency */
  380. encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
  381. acceptable->l1 = calc_l1_acceptable(encoding);
  382. pcie_aspm_check_latency(child);
  383. }
  384. }
  385. static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
  386. {
  387. u16 reg16;
  388. int pos = pci_pcie_cap(pdev);
  389. pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
  390. reg16 &= ~0x3;
  391. reg16 |= val;
  392. pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
  393. }
  394. static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
  395. {
  396. u32 upstream = 0, dwstream = 0;
  397. struct pci_dev *child, *parent = link->pdev;
  398. struct pci_bus *linkbus = parent->subordinate;
  399. /* Nothing to do if the link is already in the requested state */
  400. state &= (link->aspm_capable & ~link->aspm_disable);
  401. if (link->aspm_enabled == state)
  402. return;
  403. /* Convert ASPM state to upstream/downstream ASPM register state */
  404. if (state & ASPM_STATE_L0S_UP)
  405. dwstream |= PCIE_LINK_STATE_L0S;
  406. if (state & ASPM_STATE_L0S_DW)
  407. upstream |= PCIE_LINK_STATE_L0S;
  408. if (state & ASPM_STATE_L1) {
  409. upstream |= PCIE_LINK_STATE_L1;
  410. dwstream |= PCIE_LINK_STATE_L1;
  411. }
  412. /*
  413. * Spec 2.0 suggests all functions should be configured the
  414. * same setting for ASPM. Enabling ASPM L1 should be done in
  415. * upstream component first and then downstream, and vice
  416. * versa for disabling ASPM L1. Spec doesn't mention L0S.
  417. */
  418. if (state & ASPM_STATE_L1)
  419. pcie_config_aspm_dev(parent, upstream);
  420. list_for_each_entry(child, &linkbus->devices, bus_list)
  421. pcie_config_aspm_dev(child, dwstream);
  422. if (!(state & ASPM_STATE_L1))
  423. pcie_config_aspm_dev(parent, upstream);
  424. link->aspm_enabled = state;
  425. }
  426. static void pcie_config_aspm_path(struct pcie_link_state *link)
  427. {
  428. while (link) {
  429. pcie_config_aspm_link(link, policy_to_aspm_state(link));
  430. link = link->parent;
  431. }
  432. }
  433. static void free_link_state(struct pcie_link_state *link)
  434. {
  435. link->pdev->link_state = NULL;
  436. kfree(link);
  437. }
  438. static int pcie_aspm_sanity_check(struct pci_dev *pdev)
  439. {
  440. struct pci_dev *child;
  441. int pos;
  442. u32 reg32;
  443. if (aspm_clear_state)
  444. return -EINVAL;
  445. /*
  446. * Some functions in a slot might not all be PCIe functions,
  447. * very strange. Disable ASPM for the whole slot
  448. */
  449. list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
  450. pos = pci_pcie_cap(child);
  451. if (!pos)
  452. return -EINVAL;
  453. /*
  454. * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
  455. * RBER bit to determine if a function is 1.1 version device
  456. */
  457. pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
  458. if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
  459. dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
  460. " on pre-1.1 PCIe device. You can enable it"
  461. " with 'pcie_aspm=force'\n");
  462. return -EINVAL;
  463. }
  464. }
  465. return 0;
  466. }
  467. static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
  468. {
  469. struct pcie_link_state *link;
  470. link = kzalloc(sizeof(*link), GFP_KERNEL);
  471. if (!link)
  472. return NULL;
  473. INIT_LIST_HEAD(&link->sibling);
  474. INIT_LIST_HEAD(&link->children);
  475. INIT_LIST_HEAD(&link->link);
  476. link->pdev = pdev;
  477. if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) {
  478. struct pcie_link_state *parent;
  479. parent = pdev->bus->parent->self->link_state;
  480. if (!parent) {
  481. kfree(link);
  482. return NULL;
  483. }
  484. link->parent = parent;
  485. list_add(&link->link, &parent->children);
  486. }
  487. /* Setup a pointer to the root port link */
  488. if (!link->parent)
  489. link->root = link;
  490. else
  491. link->root = link->parent->root;
  492. list_add(&link->sibling, &link_list);
  493. pdev->link_state = link;
  494. return link;
  495. }
  496. /*
  497. * pcie_aspm_init_link_state: Initiate PCI express link state.
  498. * It is called after the pcie and its children devices are scaned.
  499. * @pdev: the root port or switch downstream port
  500. */
  501. void pcie_aspm_init_link_state(struct pci_dev *pdev)
  502. {
  503. struct pcie_link_state *link;
  504. int blacklist = !!pcie_aspm_sanity_check(pdev);
  505. if (!pci_is_pcie(pdev) || pdev->link_state)
  506. return;
  507. if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
  508. pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM)
  509. return;
  510. if (aspm_disabled && !aspm_clear_state)
  511. return;
  512. /* VIA has a strange chipset, root port is under a bridge */
  513. if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT &&
  514. pdev->bus->self)
  515. return;
  516. down_read(&pci_bus_sem);
  517. if (list_empty(&pdev->subordinate->devices))
  518. goto out;
  519. mutex_lock(&aspm_lock);
  520. link = alloc_pcie_link_state(pdev);
  521. if (!link)
  522. goto unlock;
  523. /*
  524. * Setup initial ASPM state. Note that we need to configure
  525. * upstream links also because capable state of them can be
  526. * update through pcie_aspm_cap_init().
  527. */
  528. pcie_aspm_cap_init(link, blacklist);
  529. /* Setup initial Clock PM state */
  530. pcie_clkpm_cap_init(link, blacklist);
  531. /*
  532. * At this stage drivers haven't had an opportunity to change the
  533. * link policy setting. Enabling ASPM on broken hardware can cripple
  534. * it even before the driver has had a chance to disable ASPM, so
  535. * default to a safe level right now. If we're enabling ASPM beyond
  536. * the BIOS's expectation, we'll do so once pci_enable_device() is
  537. * called.
  538. */
  539. if (aspm_policy != POLICY_POWERSAVE || aspm_clear_state) {
  540. pcie_config_aspm_path(link);
  541. pcie_set_clkpm(link, policy_to_clkpm_state(link));
  542. }
  543. unlock:
  544. mutex_unlock(&aspm_lock);
  545. out:
  546. up_read(&pci_bus_sem);
  547. }
  548. /* Recheck latencies and update aspm_capable for links under the root */
  549. static void pcie_update_aspm_capable(struct pcie_link_state *root)
  550. {
  551. struct pcie_link_state *link;
  552. BUG_ON(root->parent);
  553. list_for_each_entry(link, &link_list, sibling) {
  554. if (link->root != root)
  555. continue;
  556. link->aspm_capable = link->aspm_support;
  557. }
  558. list_for_each_entry(link, &link_list, sibling) {
  559. struct pci_dev *child;
  560. struct pci_bus *linkbus = link->pdev->subordinate;
  561. if (link->root != root)
  562. continue;
  563. list_for_each_entry(child, &linkbus->devices, bus_list) {
  564. if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT) &&
  565. (child->pcie_type != PCI_EXP_TYPE_LEG_END))
  566. continue;
  567. pcie_aspm_check_latency(child);
  568. }
  569. }
  570. }
  571. /* @pdev: the endpoint device */
  572. void pcie_aspm_exit_link_state(struct pci_dev *pdev)
  573. {
  574. struct pci_dev *parent = pdev->bus->self;
  575. struct pcie_link_state *link, *root, *parent_link;
  576. if ((aspm_disabled && !aspm_clear_state) || !pci_is_pcie(pdev) ||
  577. !parent || !parent->link_state)
  578. return;
  579. if ((parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
  580. (parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
  581. return;
  582. down_read(&pci_bus_sem);
  583. mutex_lock(&aspm_lock);
  584. /*
  585. * All PCIe functions are in one slot, remove one function will remove
  586. * the whole slot, so just wait until we are the last function left.
  587. */
  588. if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
  589. goto out;
  590. link = parent->link_state;
  591. root = link->root;
  592. parent_link = link->parent;
  593. /* All functions are removed, so just disable ASPM for the link */
  594. pcie_config_aspm_link(link, 0);
  595. list_del(&link->sibling);
  596. list_del(&link->link);
  597. /* Clock PM is for endpoint device */
  598. free_link_state(link);
  599. /* Recheck latencies and configure upstream links */
  600. if (parent_link) {
  601. pcie_update_aspm_capable(root);
  602. pcie_config_aspm_path(parent_link);
  603. }
  604. out:
  605. mutex_unlock(&aspm_lock);
  606. up_read(&pci_bus_sem);
  607. }
  608. /* @pdev: the root port or switch downstream port */
  609. void pcie_aspm_pm_state_change(struct pci_dev *pdev)
  610. {
  611. struct pcie_link_state *link = pdev->link_state;
  612. if (aspm_disabled || !pci_is_pcie(pdev) || !link)
  613. return;
  614. if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
  615. (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
  616. return;
  617. /*
  618. * Devices changed PM state, we should recheck if latency
  619. * meets all functions' requirement
  620. */
  621. down_read(&pci_bus_sem);
  622. mutex_lock(&aspm_lock);
  623. pcie_update_aspm_capable(link->root);
  624. pcie_config_aspm_path(link);
  625. mutex_unlock(&aspm_lock);
  626. up_read(&pci_bus_sem);
  627. }
  628. void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
  629. {
  630. struct pcie_link_state *link = pdev->link_state;
  631. if (aspm_disabled || !pci_is_pcie(pdev) || !link)
  632. return;
  633. if (aspm_policy != POLICY_POWERSAVE)
  634. return;
  635. if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
  636. (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
  637. return;
  638. down_read(&pci_bus_sem);
  639. mutex_lock(&aspm_lock);
  640. pcie_config_aspm_path(link);
  641. pcie_set_clkpm(link, policy_to_clkpm_state(link));
  642. mutex_unlock(&aspm_lock);
  643. up_read(&pci_bus_sem);
  644. }
  645. /*
  646. * pci_disable_link_state - disable pci device's link state, so the link will
  647. * never enter specific states
  648. */
  649. static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem)
  650. {
  651. struct pci_dev *parent = pdev->bus->self;
  652. struct pcie_link_state *link;
  653. if (aspm_disabled || !pci_is_pcie(pdev))
  654. return;
  655. if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
  656. pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
  657. parent = pdev;
  658. if (!parent || !parent->link_state)
  659. return;
  660. if (sem)
  661. down_read(&pci_bus_sem);
  662. mutex_lock(&aspm_lock);
  663. link = parent->link_state;
  664. if (state & PCIE_LINK_STATE_L0S)
  665. link->aspm_disable |= ASPM_STATE_L0S;
  666. if (state & PCIE_LINK_STATE_L1)
  667. link->aspm_disable |= ASPM_STATE_L1;
  668. pcie_config_aspm_link(link, policy_to_aspm_state(link));
  669. if (state & PCIE_LINK_STATE_CLKPM) {
  670. link->clkpm_capable = 0;
  671. pcie_set_clkpm(link, 0);
  672. }
  673. mutex_unlock(&aspm_lock);
  674. if (sem)
  675. up_read(&pci_bus_sem);
  676. }
  677. void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
  678. {
  679. __pci_disable_link_state(pdev, state, false);
  680. }
  681. EXPORT_SYMBOL(pci_disable_link_state_locked);
  682. void pci_disable_link_state(struct pci_dev *pdev, int state)
  683. {
  684. __pci_disable_link_state(pdev, state, true);
  685. }
  686. EXPORT_SYMBOL(pci_disable_link_state);
  687. static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
  688. {
  689. int i;
  690. struct pcie_link_state *link;
  691. if (aspm_disabled)
  692. return -EPERM;
  693. for (i = 0; i < ARRAY_SIZE(policy_str); i++)
  694. if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
  695. break;
  696. if (i >= ARRAY_SIZE(policy_str))
  697. return -EINVAL;
  698. if (i == aspm_policy)
  699. return 0;
  700. down_read(&pci_bus_sem);
  701. mutex_lock(&aspm_lock);
  702. aspm_policy = i;
  703. list_for_each_entry(link, &link_list, sibling) {
  704. pcie_config_aspm_link(link, policy_to_aspm_state(link));
  705. pcie_set_clkpm(link, policy_to_clkpm_state(link));
  706. }
  707. mutex_unlock(&aspm_lock);
  708. up_read(&pci_bus_sem);
  709. return 0;
  710. }
  711. static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
  712. {
  713. int i, cnt = 0;
  714. for (i = 0; i < ARRAY_SIZE(policy_str); i++)
  715. if (i == aspm_policy)
  716. cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
  717. else
  718. cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
  719. return cnt;
  720. }
  721. module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
  722. NULL, 0644);
  723. #ifdef CONFIG_PCIEASPM_DEBUG
  724. static ssize_t link_state_show(struct device *dev,
  725. struct device_attribute *attr,
  726. char *buf)
  727. {
  728. struct pci_dev *pci_device = to_pci_dev(dev);
  729. struct pcie_link_state *link_state = pci_device->link_state;
  730. return sprintf(buf, "%d\n", link_state->aspm_enabled);
  731. }
  732. static ssize_t link_state_store(struct device *dev,
  733. struct device_attribute *attr,
  734. const char *buf,
  735. size_t n)
  736. {
  737. struct pci_dev *pdev = to_pci_dev(dev);
  738. struct pcie_link_state *link, *root = pdev->link_state->root;
  739. u32 val = buf[0] - '0', state = 0;
  740. if (aspm_disabled)
  741. return -EPERM;
  742. if (n < 1 || val > 3)
  743. return -EINVAL;
  744. /* Convert requested state to ASPM state */
  745. if (val & PCIE_LINK_STATE_L0S)
  746. state |= ASPM_STATE_L0S;
  747. if (val & PCIE_LINK_STATE_L1)
  748. state |= ASPM_STATE_L1;
  749. down_read(&pci_bus_sem);
  750. mutex_lock(&aspm_lock);
  751. list_for_each_entry(link, &link_list, sibling) {
  752. if (link->root != root)
  753. continue;
  754. pcie_config_aspm_link(link, state);
  755. }
  756. mutex_unlock(&aspm_lock);
  757. up_read(&pci_bus_sem);
  758. return n;
  759. }
  760. static ssize_t clk_ctl_show(struct device *dev,
  761. struct device_attribute *attr,
  762. char *buf)
  763. {
  764. struct pci_dev *pci_device = to_pci_dev(dev);
  765. struct pcie_link_state *link_state = pci_device->link_state;
  766. return sprintf(buf, "%d\n", link_state->clkpm_enabled);
  767. }
  768. static ssize_t clk_ctl_store(struct device *dev,
  769. struct device_attribute *attr,
  770. const char *buf,
  771. size_t n)
  772. {
  773. struct pci_dev *pdev = to_pci_dev(dev);
  774. int state;
  775. if (n < 1)
  776. return -EINVAL;
  777. state = buf[0]-'0';
  778. down_read(&pci_bus_sem);
  779. mutex_lock(&aspm_lock);
  780. pcie_set_clkpm_nocheck(pdev->link_state, !!state);
  781. mutex_unlock(&aspm_lock);
  782. up_read(&pci_bus_sem);
  783. return n;
  784. }
  785. static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
  786. static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
  787. static char power_group[] = "power";
  788. void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
  789. {
  790. struct pcie_link_state *link_state = pdev->link_state;
  791. if (!pci_is_pcie(pdev) ||
  792. (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
  793. pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
  794. return;
  795. if (link_state->aspm_support)
  796. sysfs_add_file_to_group(&pdev->dev.kobj,
  797. &dev_attr_link_state.attr, power_group);
  798. if (link_state->clkpm_capable)
  799. sysfs_add_file_to_group(&pdev->dev.kobj,
  800. &dev_attr_clk_ctl.attr, power_group);
  801. }
  802. void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
  803. {
  804. struct pcie_link_state *link_state = pdev->link_state;
  805. if (!pci_is_pcie(pdev) ||
  806. (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
  807. pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
  808. return;
  809. if (link_state->aspm_support)
  810. sysfs_remove_file_from_group(&pdev->dev.kobj,
  811. &dev_attr_link_state.attr, power_group);
  812. if (link_state->clkpm_capable)
  813. sysfs_remove_file_from_group(&pdev->dev.kobj,
  814. &dev_attr_clk_ctl.attr, power_group);
  815. }
  816. #endif
  817. static int __init pcie_aspm_disable(char *str)
  818. {
  819. if (!strcmp(str, "off")) {
  820. aspm_disabled = 1;
  821. aspm_support_enabled = false;
  822. printk(KERN_INFO "PCIe ASPM is disabled\n");
  823. } else if (!strcmp(str, "force")) {
  824. aspm_force = 1;
  825. printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
  826. }
  827. return 1;
  828. }
  829. __setup("pcie_aspm=", pcie_aspm_disable);
  830. void pcie_clear_aspm(void)
  831. {
  832. if (!aspm_force)
  833. aspm_clear_state = 1;
  834. }
  835. void pcie_no_aspm(void)
  836. {
  837. if (!aspm_force)
  838. aspm_disabled = 1;
  839. }
  840. /**
  841. * pcie_aspm_enabled - is PCIe ASPM enabled?
  842. *
  843. * Returns true if ASPM has not been disabled by the command-line option
  844. * pcie_aspm=off.
  845. **/
  846. int pcie_aspm_enabled(void)
  847. {
  848. return !aspm_disabled;
  849. }
  850. EXPORT_SYMBOL(pcie_aspm_enabled);
  851. bool pcie_aspm_support_enabled(void)
  852. {
  853. return aspm_support_enabled;
  854. }
  855. EXPORT_SYMBOL(pcie_aspm_support_enabled);