sw.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/vmalloc.h>
  31. #include <linux/module.h>
  32. #include "../wifi.h"
  33. #include "../core.h"
  34. #include "../pci.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "dm.h"
  39. #include "fw.h"
  40. #include "hw.h"
  41. #include "sw.h"
  42. #include "trx.h"
  43. #include "led.h"
  44. static void rtl92s_init_aspm_vars(struct ieee80211_hw *hw)
  45. {
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. /*close ASPM for AMD defaultly */
  48. rtlpci->const_amdpci_aspm = 0;
  49. /*
  50. * ASPM PS mode.
  51. * 0 - Disable ASPM,
  52. * 1 - Enable ASPM without Clock Req,
  53. * 2 - Enable ASPM with Clock Req,
  54. * 3 - Alwyas Enable ASPM with Clock Req,
  55. * 4 - Always Enable ASPM without Clock Req.
  56. * set defult to RTL8192CE:3 RTL8192E:2
  57. * */
  58. rtlpci->const_pci_aspm = 2;
  59. /*Setting for PCI-E device */
  60. rtlpci->const_devicepci_aspm_setting = 0x03;
  61. /*Setting for PCI-E bridge */
  62. rtlpci->const_hostpci_aspm_setting = 0x02;
  63. /*
  64. * In Hw/Sw Radio Off situation.
  65. * 0 - Default,
  66. * 1 - From ASPM setting without low Mac Pwr,
  67. * 2 - From ASPM setting with low Mac Pwr,
  68. * 3 - Bus D3
  69. * set default to RTL8192CE:0 RTL8192SE:2
  70. */
  71. rtlpci->const_hwsw_rfoff_d3 = 2;
  72. /*
  73. * This setting works for those device with
  74. * backdoor ASPM setting such as EPHY setting.
  75. * 0 - Not support ASPM,
  76. * 1 - Support ASPM,
  77. * 2 - According to chipset.
  78. */
  79. rtlpci->const_support_pciaspm = 2;
  80. }
  81. static int rtl92s_init_sw_vars(struct ieee80211_hw *hw)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  85. const struct firmware *firmware;
  86. struct rt_firmware *pfirmware = NULL;
  87. int err = 0;
  88. u16 earlyrxthreshold = 7;
  89. rtlpriv->dm.dm_initialgain_enable = 1;
  90. rtlpriv->dm.dm_flag = 0;
  91. rtlpriv->dm.disable_framebursting = 0;
  92. rtlpriv->dm.thermalvalue = 0;
  93. rtlpriv->dm.useramask = true;
  94. /* compatible 5G band 91se just 2.4G band & smsp */
  95. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  96. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  97. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  98. rtlpci->transmit_config = 0;
  99. rtlpci->receive_config =
  100. RCR_APPFCS |
  101. RCR_APWRMGT |
  102. /*RCR_ADD3 |*/
  103. RCR_AMF |
  104. RCR_ADF |
  105. RCR_APP_MIC |
  106. RCR_APP_ICV |
  107. RCR_AICV |
  108. /* Accept ICV error, CRC32 Error */
  109. RCR_ACRC32 |
  110. RCR_AB |
  111. /* Accept Broadcast, Multicast */
  112. RCR_AM |
  113. /* Accept Physical match */
  114. RCR_APM |
  115. /* Accept Destination Address packets */
  116. /*RCR_AAP |*/
  117. RCR_APP_PHYST_STAFF |
  118. /* Accept PHY status */
  119. RCR_APP_PHYST_RXFF |
  120. (earlyrxthreshold << RCR_FIFO_OFFSET);
  121. rtlpci->irq_mask[0] = (u32)
  122. (IMR_ROK |
  123. IMR_VODOK |
  124. IMR_VIDOK |
  125. IMR_BEDOK |
  126. IMR_BKDOK |
  127. IMR_HCCADOK |
  128. IMR_MGNTDOK |
  129. IMR_COMDOK |
  130. IMR_HIGHDOK |
  131. IMR_BDOK |
  132. IMR_RXCMDOK |
  133. /*IMR_TIMEOUT0 |*/
  134. IMR_RDU |
  135. IMR_RXFOVW |
  136. IMR_BCNINT
  137. /*| IMR_TXFOVW*/
  138. /*| IMR_TBDOK |
  139. IMR_TBDER*/);
  140. rtlpci->irq_mask[1] = (u32) 0;
  141. rtlpci->shortretry_limit = 0x30;
  142. rtlpci->longretry_limit = 0x30;
  143. rtlpci->first_init = true;
  144. /* for debug level */
  145. rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
  146. /* for LPS & IPS */
  147. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  148. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  149. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  150. if (!rtlpriv->psc.inactiveps)
  151. pr_info("rtl8192ce: Power Save off (module option)\n");
  152. if (!rtlpriv->psc.fwctrl_lps)
  153. pr_info("rtl8192ce: FW Power Save off (module option)\n");
  154. rtlpriv->psc.reg_fwctrl_lps = 3;
  155. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  156. /* for ASPM, you can close aspm through
  157. * set const_support_pciaspm = 0 */
  158. rtl92s_init_aspm_vars(hw);
  159. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  160. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  161. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  162. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  163. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  164. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  165. /* for firmware buf */
  166. rtlpriv->rtlhal.pfirmware = vzalloc(sizeof(struct rt_firmware));
  167. if (!rtlpriv->rtlhal.pfirmware) {
  168. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  169. ("Can't alloc buffer for fw.\n"));
  170. return 1;
  171. }
  172. pr_info("Driver for Realtek RTL8192SE/RTL8191SE\n"
  173. "Loading firmware %s\n", rtlpriv->cfg->fw_name);
  174. /* request fw */
  175. err = request_firmware(&firmware, rtlpriv->cfg->fw_name,
  176. rtlpriv->io.dev);
  177. if (err) {
  178. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  179. ("Failed to request firmware!\n"));
  180. return 1;
  181. }
  182. if (firmware->size > sizeof(struct rt_firmware)) {
  183. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  184. ("Firmware is too big!\n"));
  185. release_firmware(firmware);
  186. return 1;
  187. }
  188. pfirmware = (struct rt_firmware *)rtlpriv->rtlhal.pfirmware;
  189. memcpy(pfirmware->sz_fw_tmpbuffer, firmware->data, firmware->size);
  190. pfirmware->sz_fw_tmpbufferlen = firmware->size;
  191. release_firmware(firmware);
  192. return err;
  193. }
  194. static void rtl92s_deinit_sw_vars(struct ieee80211_hw *hw)
  195. {
  196. struct rtl_priv *rtlpriv = rtl_priv(hw);
  197. if (rtlpriv->rtlhal.pfirmware) {
  198. vfree(rtlpriv->rtlhal.pfirmware);
  199. rtlpriv->rtlhal.pfirmware = NULL;
  200. }
  201. }
  202. static struct rtl_hal_ops rtl8192se_hal_ops = {
  203. .init_sw_vars = rtl92s_init_sw_vars,
  204. .deinit_sw_vars = rtl92s_deinit_sw_vars,
  205. .read_eeprom_info = rtl92se_read_eeprom_info,
  206. .interrupt_recognized = rtl92se_interrupt_recognized,
  207. .hw_init = rtl92se_hw_init,
  208. .hw_disable = rtl92se_card_disable,
  209. .hw_suspend = rtl92se_suspend,
  210. .hw_resume = rtl92se_resume,
  211. .enable_interrupt = rtl92se_enable_interrupt,
  212. .disable_interrupt = rtl92se_disable_interrupt,
  213. .set_network_type = rtl92se_set_network_type,
  214. .set_chk_bssid = rtl92se_set_check_bssid,
  215. .set_qos = rtl92se_set_qos,
  216. .set_bcn_reg = rtl92se_set_beacon_related_registers,
  217. .set_bcn_intv = rtl92se_set_beacon_interval,
  218. .update_interrupt_mask = rtl92se_update_interrupt_mask,
  219. .get_hw_reg = rtl92se_get_hw_reg,
  220. .set_hw_reg = rtl92se_set_hw_reg,
  221. .update_rate_tbl = rtl92se_update_hal_rate_tbl,
  222. .fill_tx_desc = rtl92se_tx_fill_desc,
  223. .fill_tx_cmddesc = rtl92se_tx_fill_cmddesc,
  224. .query_rx_desc = rtl92se_rx_query_desc,
  225. .set_channel_access = rtl92se_update_channel_access_setting,
  226. .radio_onoff_checking = rtl92se_gpio_radio_on_off_checking,
  227. .set_bw_mode = rtl92s_phy_set_bw_mode,
  228. .switch_channel = rtl92s_phy_sw_chnl,
  229. .dm_watchdog = rtl92s_dm_watchdog,
  230. .scan_operation_backup = rtl92s_phy_scan_operation_backup,
  231. .set_rf_power_state = rtl92s_phy_set_rf_power_state,
  232. .led_control = rtl92se_led_control,
  233. .set_desc = rtl92se_set_desc,
  234. .get_desc = rtl92se_get_desc,
  235. .tx_polling = rtl92se_tx_polling,
  236. .enable_hw_sec = rtl92se_enable_hw_security_config,
  237. .set_key = rtl92se_set_key,
  238. .init_sw_leds = rtl92se_init_sw_leds,
  239. .get_bbreg = rtl92s_phy_query_bb_reg,
  240. .set_bbreg = rtl92s_phy_set_bb_reg,
  241. .get_rfreg = rtl92s_phy_query_rf_reg,
  242. .set_rfreg = rtl92s_phy_set_rf_reg,
  243. };
  244. static struct rtl_mod_params rtl92se_mod_params = {
  245. .sw_crypto = false,
  246. .inactiveps = true,
  247. .swctrl_lps = true,
  248. .fwctrl_lps = false,
  249. .debug = DBG_EMERG,
  250. };
  251. /* Because memory R/W bursting will cause system hang/crash
  252. * for 92se, so we don't read back after every write action */
  253. static struct rtl_hal_cfg rtl92se_hal_cfg = {
  254. .bar_id = 1,
  255. .write_readback = false,
  256. .name = "rtl92s_pci",
  257. .fw_name = "rtlwifi/rtl8192sefw.bin",
  258. .ops = &rtl8192se_hal_ops,
  259. .mod_params = &rtl92se_mod_params,
  260. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  261. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  262. .maps[SYS_CLK] = SYS_CLKR,
  263. .maps[MAC_RCR_AM] = RCR_AM,
  264. .maps[MAC_RCR_AB] = RCR_AB,
  265. .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
  266. .maps[MAC_RCR_ACF] = RCR_ACF,
  267. .maps[MAC_RCR_AAP] = RCR_AAP,
  268. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  269. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  270. .maps[EFUSE_CLK] = REG_EFUSE_CLK,
  271. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  272. .maps[EFUSE_PWC_EV12V] = 0, /* nouse for 8192se */
  273. .maps[EFUSE_FEN_ELDR] = 0, /* nouse for 8192se */
  274. .maps[EFUSE_LOADER_CLK_EN] = 0,/* nouse for 8192se */
  275. .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
  276. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE_92S,
  277. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  278. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  279. .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
  280. .maps[RWCAM] = REG_RWCAM,
  281. .maps[WCAMI] = REG_WCAMI,
  282. .maps[RCAMO] = REG_RCAMO,
  283. .maps[CAMDBG] = REG_CAMDBG,
  284. .maps[SECR] = REG_SECR,
  285. .maps[SEC_CAM_NONE] = CAM_NONE,
  286. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  287. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  288. .maps[SEC_CAM_AES] = CAM_AES,
  289. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  290. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  291. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  292. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  293. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  294. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  295. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  296. .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
  297. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  298. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  299. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  300. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  301. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  302. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  303. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  304. .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
  305. .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
  306. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  307. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  308. .maps[RTL_IMR_BcnInt] = IMR_BCNINT,
  309. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  310. .maps[RTL_IMR_RDU] = IMR_RDU,
  311. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  312. .maps[RTL_IMR_BDOK] = IMR_BDOK,
  313. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  314. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  315. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  316. .maps[RTL_IMR_COMDOK] = IMR_COMDOK,
  317. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  318. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  319. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  320. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  321. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  322. .maps[RTL_IMR_ROK] = IMR_ROK,
  323. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
  324. .maps[RTL_RC_CCK_RATE1M] = DESC92_RATE1M,
  325. .maps[RTL_RC_CCK_RATE2M] = DESC92_RATE2M,
  326. .maps[RTL_RC_CCK_RATE5_5M] = DESC92_RATE5_5M,
  327. .maps[RTL_RC_CCK_RATE11M] = DESC92_RATE11M,
  328. .maps[RTL_RC_OFDM_RATE6M] = DESC92_RATE6M,
  329. .maps[RTL_RC_OFDM_RATE9M] = DESC92_RATE9M,
  330. .maps[RTL_RC_OFDM_RATE12M] = DESC92_RATE12M,
  331. .maps[RTL_RC_OFDM_RATE18M] = DESC92_RATE18M,
  332. .maps[RTL_RC_OFDM_RATE24M] = DESC92_RATE24M,
  333. .maps[RTL_RC_OFDM_RATE36M] = DESC92_RATE36M,
  334. .maps[RTL_RC_OFDM_RATE48M] = DESC92_RATE48M,
  335. .maps[RTL_RC_OFDM_RATE54M] = DESC92_RATE54M,
  336. .maps[RTL_RC_HT_RATEMCS7] = DESC92_RATEMCS7,
  337. .maps[RTL_RC_HT_RATEMCS15] = DESC92_RATEMCS15,
  338. };
  339. static struct pci_device_id rtl92se_pci_ids[] __devinitdata = {
  340. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8192, rtl92se_hal_cfg)},
  341. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8171, rtl92se_hal_cfg)},
  342. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8172, rtl92se_hal_cfg)},
  343. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8173, rtl92se_hal_cfg)},
  344. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8174, rtl92se_hal_cfg)},
  345. {},
  346. };
  347. MODULE_DEVICE_TABLE(pci, rtl92se_pci_ids);
  348. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  349. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  350. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  351. MODULE_LICENSE("GPL");
  352. MODULE_DESCRIPTION("Realtek 8192S/8191S 802.11n PCI wireless");
  353. MODULE_FIRMWARE("rtlwifi/rtl8192sefw.bin");
  354. module_param_named(swenc, rtl92se_mod_params.sw_crypto, bool, 0444);
  355. module_param_named(debug, rtl92se_mod_params.debug, int, 0444);
  356. module_param_named(ips, rtl92se_mod_params.inactiveps, bool, 0444);
  357. module_param_named(swlps, rtl92se_mod_params.swctrl_lps, bool, 0444);
  358. module_param_named(fwlps, rtl92se_mod_params.fwctrl_lps, bool, 0444);
  359. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  360. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  361. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
  362. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
  363. MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
  364. static const struct dev_pm_ops rtlwifi_pm_ops = {
  365. .suspend = rtl_pci_suspend,
  366. .resume = rtl_pci_resume,
  367. .freeze = rtl_pci_suspend,
  368. .thaw = rtl_pci_resume,
  369. .poweroff = rtl_pci_suspend,
  370. .restore = rtl_pci_resume,
  371. };
  372. static struct pci_driver rtl92se_driver = {
  373. .name = KBUILD_MODNAME,
  374. .id_table = rtl92se_pci_ids,
  375. .probe = rtl_pci_probe,
  376. .remove = rtl_pci_disconnect,
  377. .driver.pm = &rtlwifi_pm_ops,
  378. };
  379. static int __init rtl92se_module_init(void)
  380. {
  381. int ret = 0;
  382. ret = pci_register_driver(&rtl92se_driver);
  383. if (ret)
  384. RT_ASSERT(false, (": No device found\n"));
  385. return ret;
  386. }
  387. static void __exit rtl92se_module_exit(void)
  388. {
  389. pci_unregister_driver(&rtl92se_driver);
  390. }
  391. module_init(rtl92se_module_init);
  392. module_exit(rtl92se_module_exit);