dev.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/pci.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/etherdevice.h>
  22. #include <linux/eeprom_93cx6.h>
  23. #include <linux/module.h>
  24. #include <net/mac80211.h>
  25. #include "rtl8180.h"
  26. #include "rtl8225.h"
  27. #include "sa2400.h"
  28. #include "max2820.h"
  29. #include "grf5101.h"
  30. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  31. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  32. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  33. MODULE_LICENSE("GPL");
  34. static DEFINE_PCI_DEVICE_TABLE(rtl8180_table) = {
  35. /* rtl8185 */
  36. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  37. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  38. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  39. /* rtl8180 */
  40. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  41. { PCI_DEVICE(0x1799, 0x6001) },
  42. { PCI_DEVICE(0x1799, 0x6020) },
  43. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  44. { }
  45. };
  46. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  47. static const struct ieee80211_rate rtl818x_rates[] = {
  48. { .bitrate = 10, .hw_value = 0, },
  49. { .bitrate = 20, .hw_value = 1, },
  50. { .bitrate = 55, .hw_value = 2, },
  51. { .bitrate = 110, .hw_value = 3, },
  52. { .bitrate = 60, .hw_value = 4, },
  53. { .bitrate = 90, .hw_value = 5, },
  54. { .bitrate = 120, .hw_value = 6, },
  55. { .bitrate = 180, .hw_value = 7, },
  56. { .bitrate = 240, .hw_value = 8, },
  57. { .bitrate = 360, .hw_value = 9, },
  58. { .bitrate = 480, .hw_value = 10, },
  59. { .bitrate = 540, .hw_value = 11, },
  60. };
  61. static const struct ieee80211_channel rtl818x_channels[] = {
  62. { .center_freq = 2412 },
  63. { .center_freq = 2417 },
  64. { .center_freq = 2422 },
  65. { .center_freq = 2427 },
  66. { .center_freq = 2432 },
  67. { .center_freq = 2437 },
  68. { .center_freq = 2442 },
  69. { .center_freq = 2447 },
  70. { .center_freq = 2452 },
  71. { .center_freq = 2457 },
  72. { .center_freq = 2462 },
  73. { .center_freq = 2467 },
  74. { .center_freq = 2472 },
  75. { .center_freq = 2484 },
  76. };
  77. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  78. {
  79. struct rtl8180_priv *priv = dev->priv;
  80. int i = 10;
  81. u32 buf;
  82. buf = (data << 8) | addr;
  83. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  84. while (i--) {
  85. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  86. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  87. return;
  88. }
  89. }
  90. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  91. {
  92. struct rtl8180_priv *priv = dev->priv;
  93. unsigned int count = 32;
  94. u8 signal, agc, sq;
  95. while (count--) {
  96. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  97. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  98. u32 flags = le32_to_cpu(entry->flags);
  99. if (flags & RTL818X_RX_DESC_FLAG_OWN)
  100. return;
  101. if (unlikely(flags & (RTL818X_RX_DESC_FLAG_DMA_FAIL |
  102. RTL818X_RX_DESC_FLAG_FOF |
  103. RTL818X_RX_DESC_FLAG_RX_ERR)))
  104. goto done;
  105. else {
  106. u32 flags2 = le32_to_cpu(entry->flags2);
  107. struct ieee80211_rx_status rx_status = {0};
  108. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  109. if (unlikely(!new_skb))
  110. goto done;
  111. pci_unmap_single(priv->pdev,
  112. *((dma_addr_t *)skb->cb),
  113. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  114. skb_put(skb, flags & 0xFFF);
  115. rx_status.antenna = (flags2 >> 15) & 1;
  116. rx_status.rate_idx = (flags >> 20) & 0xF;
  117. agc = (flags2 >> 17) & 0x7F;
  118. if (priv->r8185) {
  119. if (rx_status.rate_idx > 3)
  120. signal = 90 - clamp_t(u8, agc, 25, 90);
  121. else
  122. signal = 95 - clamp_t(u8, agc, 30, 95);
  123. } else {
  124. sq = flags2 & 0xff;
  125. signal = priv->rf->calc_rssi(agc, sq);
  126. }
  127. rx_status.signal = signal;
  128. rx_status.freq = dev->conf.channel->center_freq;
  129. rx_status.band = dev->conf.channel->band;
  130. rx_status.mactime = le64_to_cpu(entry->tsft);
  131. rx_status.flag |= RX_FLAG_MACTIME_MPDU;
  132. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  133. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  134. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  135. ieee80211_rx_irqsafe(dev, skb);
  136. skb = new_skb;
  137. priv->rx_buf[priv->rx_idx] = skb;
  138. *((dma_addr_t *) skb->cb) =
  139. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  140. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  141. }
  142. done:
  143. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  144. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  145. MAX_RX_SIZE);
  146. if (priv->rx_idx == 31)
  147. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  148. priv->rx_idx = (priv->rx_idx + 1) % 32;
  149. }
  150. }
  151. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  152. {
  153. struct rtl8180_priv *priv = dev->priv;
  154. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  155. while (skb_queue_len(&ring->queue)) {
  156. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  157. struct sk_buff *skb;
  158. struct ieee80211_tx_info *info;
  159. u32 flags = le32_to_cpu(entry->flags);
  160. if (flags & RTL818X_TX_DESC_FLAG_OWN)
  161. return;
  162. ring->idx = (ring->idx + 1) % ring->entries;
  163. skb = __skb_dequeue(&ring->queue);
  164. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  165. skb->len, PCI_DMA_TODEVICE);
  166. info = IEEE80211_SKB_CB(skb);
  167. ieee80211_tx_info_clear_status(info);
  168. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
  169. (flags & RTL818X_TX_DESC_FLAG_TX_OK))
  170. info->flags |= IEEE80211_TX_STAT_ACK;
  171. info->status.rates[0].count = (flags & 0xFF) + 1;
  172. info->status.rates[1].idx = -1;
  173. ieee80211_tx_status_irqsafe(dev, skb);
  174. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  175. ieee80211_wake_queue(dev, prio);
  176. }
  177. }
  178. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  179. {
  180. struct ieee80211_hw *dev = dev_id;
  181. struct rtl8180_priv *priv = dev->priv;
  182. u16 reg;
  183. spin_lock(&priv->lock);
  184. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  185. if (unlikely(reg == 0xFFFF)) {
  186. spin_unlock(&priv->lock);
  187. return IRQ_HANDLED;
  188. }
  189. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  190. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  191. rtl8180_handle_tx(dev, 3);
  192. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  193. rtl8180_handle_tx(dev, 2);
  194. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  195. rtl8180_handle_tx(dev, 1);
  196. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  197. rtl8180_handle_tx(dev, 0);
  198. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  199. rtl8180_handle_rx(dev);
  200. spin_unlock(&priv->lock);
  201. return IRQ_HANDLED;
  202. }
  203. static void rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  204. {
  205. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  206. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  207. struct rtl8180_priv *priv = dev->priv;
  208. struct rtl8180_tx_ring *ring;
  209. struct rtl8180_tx_desc *entry;
  210. unsigned long flags;
  211. unsigned int idx, prio;
  212. dma_addr_t mapping;
  213. u32 tx_flags;
  214. u8 rc_flags;
  215. u16 plcp_len = 0;
  216. __le16 rts_duration = 0;
  217. prio = skb_get_queue_mapping(skb);
  218. ring = &priv->tx_ring[prio];
  219. mapping = pci_map_single(priv->pdev, skb->data,
  220. skb->len, PCI_DMA_TODEVICE);
  221. tx_flags = RTL818X_TX_DESC_FLAG_OWN | RTL818X_TX_DESC_FLAG_FS |
  222. RTL818X_TX_DESC_FLAG_LS |
  223. (ieee80211_get_tx_rate(dev, info)->hw_value << 24) |
  224. skb->len;
  225. if (priv->r8185)
  226. tx_flags |= RTL818X_TX_DESC_FLAG_DMA |
  227. RTL818X_TX_DESC_FLAG_NO_ENC;
  228. rc_flags = info->control.rates[0].flags;
  229. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  230. tx_flags |= RTL818X_TX_DESC_FLAG_RTS;
  231. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  232. } else if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  233. tx_flags |= RTL818X_TX_DESC_FLAG_CTS;
  234. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  235. }
  236. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  237. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  238. info);
  239. if (!priv->r8185) {
  240. unsigned int remainder;
  241. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  242. (ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  243. remainder = (16 * (skb->len + 4)) %
  244. ((ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  245. if (remainder <= 6)
  246. plcp_len |= 1 << 15;
  247. }
  248. spin_lock_irqsave(&priv->lock, flags);
  249. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  250. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  251. priv->seqno += 0x10;
  252. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  253. hdr->seq_ctrl |= cpu_to_le16(priv->seqno);
  254. }
  255. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  256. entry = &ring->desc[idx];
  257. entry->rts_duration = rts_duration;
  258. entry->plcp_len = cpu_to_le16(plcp_len);
  259. entry->tx_buf = cpu_to_le32(mapping);
  260. entry->frame_len = cpu_to_le32(skb->len);
  261. entry->flags2 = info->control.rates[1].idx >= 0 ?
  262. ieee80211_get_alt_retry_rate(dev, info, 0)->bitrate << 4 : 0;
  263. entry->retry_limit = info->control.rates[0].count;
  264. entry->flags = cpu_to_le32(tx_flags);
  265. __skb_queue_tail(&ring->queue, skb);
  266. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  267. ieee80211_stop_queue(dev, prio);
  268. spin_unlock_irqrestore(&priv->lock, flags);
  269. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  270. }
  271. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  272. {
  273. u8 reg;
  274. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  275. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  276. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  277. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  278. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  279. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  280. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  281. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  282. }
  283. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  284. {
  285. struct rtl8180_priv *priv = dev->priv;
  286. u16 reg;
  287. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  288. rtl818x_ioread8(priv, &priv->map->CMD);
  289. msleep(10);
  290. /* reset */
  291. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  292. rtl818x_ioread8(priv, &priv->map->CMD);
  293. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  294. reg &= (1 << 1);
  295. reg |= RTL818X_CMD_RESET;
  296. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  297. rtl818x_ioread8(priv, &priv->map->CMD);
  298. msleep(200);
  299. /* check success of reset */
  300. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  301. wiphy_err(dev->wiphy, "reset timeout!\n");
  302. return -ETIMEDOUT;
  303. }
  304. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  305. rtl818x_ioread8(priv, &priv->map->CMD);
  306. msleep(200);
  307. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  308. /* For cardbus */
  309. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  310. reg |= 1 << 1;
  311. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  312. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  313. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  314. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  315. }
  316. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  317. if (!priv->r8185)
  318. rtl8180_set_anaparam(priv, priv->anaparam);
  319. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  320. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  321. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  322. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  323. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  324. /* TODO: necessary? specs indicate not */
  325. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  326. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  327. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  328. if (priv->r8185) {
  329. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  330. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  331. }
  332. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  333. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  334. /* TODO: turn off hw wep on rtl8180 */
  335. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  336. if (priv->r8185) {
  337. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  338. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  339. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  340. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  341. /* TODO: set ClkRun enable? necessary? */
  342. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  343. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  344. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  345. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  346. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  347. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  348. } else {
  349. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  350. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  351. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  352. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  353. }
  354. priv->rf->init(dev);
  355. if (priv->r8185)
  356. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  357. return 0;
  358. }
  359. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  360. {
  361. struct rtl8180_priv *priv = dev->priv;
  362. struct rtl8180_rx_desc *entry;
  363. int i;
  364. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  365. sizeof(*priv->rx_ring) * 32,
  366. &priv->rx_ring_dma);
  367. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  368. wiphy_err(dev->wiphy, "Cannot allocate RX ring\n");
  369. return -ENOMEM;
  370. }
  371. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  372. priv->rx_idx = 0;
  373. for (i = 0; i < 32; i++) {
  374. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  375. dma_addr_t *mapping;
  376. entry = &priv->rx_ring[i];
  377. if (!skb)
  378. return 0;
  379. priv->rx_buf[i] = skb;
  380. mapping = (dma_addr_t *)skb->cb;
  381. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  382. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  383. entry->rx_buf = cpu_to_le32(*mapping);
  384. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  385. MAX_RX_SIZE);
  386. }
  387. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  388. return 0;
  389. }
  390. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  391. {
  392. struct rtl8180_priv *priv = dev->priv;
  393. int i;
  394. for (i = 0; i < 32; i++) {
  395. struct sk_buff *skb = priv->rx_buf[i];
  396. if (!skb)
  397. continue;
  398. pci_unmap_single(priv->pdev,
  399. *((dma_addr_t *)skb->cb),
  400. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  401. kfree_skb(skb);
  402. }
  403. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  404. priv->rx_ring, priv->rx_ring_dma);
  405. priv->rx_ring = NULL;
  406. }
  407. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  408. unsigned int prio, unsigned int entries)
  409. {
  410. struct rtl8180_priv *priv = dev->priv;
  411. struct rtl8180_tx_desc *ring;
  412. dma_addr_t dma;
  413. int i;
  414. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  415. if (!ring || (unsigned long)ring & 0xFF) {
  416. wiphy_err(dev->wiphy, "Cannot allocate TX ring (prio = %d)\n",
  417. prio);
  418. return -ENOMEM;
  419. }
  420. memset(ring, 0, sizeof(*ring)*entries);
  421. priv->tx_ring[prio].desc = ring;
  422. priv->tx_ring[prio].dma = dma;
  423. priv->tx_ring[prio].idx = 0;
  424. priv->tx_ring[prio].entries = entries;
  425. skb_queue_head_init(&priv->tx_ring[prio].queue);
  426. for (i = 0; i < entries; i++)
  427. ring[i].next_tx_desc =
  428. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  429. return 0;
  430. }
  431. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  432. {
  433. struct rtl8180_priv *priv = dev->priv;
  434. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  435. while (skb_queue_len(&ring->queue)) {
  436. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  437. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  438. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  439. skb->len, PCI_DMA_TODEVICE);
  440. kfree_skb(skb);
  441. ring->idx = (ring->idx + 1) % ring->entries;
  442. }
  443. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  444. ring->desc, ring->dma);
  445. ring->desc = NULL;
  446. }
  447. static int rtl8180_start(struct ieee80211_hw *dev)
  448. {
  449. struct rtl8180_priv *priv = dev->priv;
  450. int ret, i;
  451. u32 reg;
  452. ret = rtl8180_init_rx_ring(dev);
  453. if (ret)
  454. return ret;
  455. for (i = 0; i < 4; i++)
  456. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  457. goto err_free_rings;
  458. ret = rtl8180_init_hw(dev);
  459. if (ret)
  460. goto err_free_rings;
  461. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  462. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  463. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  464. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  465. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  466. ret = request_irq(priv->pdev->irq, rtl8180_interrupt,
  467. IRQF_SHARED, KBUILD_MODNAME, dev);
  468. if (ret) {
  469. wiphy_err(dev->wiphy, "failed to register IRQ handler\n");
  470. goto err_free_rings;
  471. }
  472. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  473. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  474. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  475. reg = RTL818X_RX_CONF_ONLYERLPKT |
  476. RTL818X_RX_CONF_RX_AUTORESETPHY |
  477. RTL818X_RX_CONF_MGMT |
  478. RTL818X_RX_CONF_DATA |
  479. (7 << 8 /* MAX RX DMA */) |
  480. RTL818X_RX_CONF_BROADCAST |
  481. RTL818X_RX_CONF_NICMAC;
  482. if (priv->r8185)
  483. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  484. else {
  485. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  486. ? RTL818X_RX_CONF_CSDM1 : 0;
  487. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  488. ? RTL818X_RX_CONF_CSDM2 : 0;
  489. }
  490. priv->rx_conf = reg;
  491. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  492. if (priv->r8185) {
  493. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  494. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  495. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  496. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  497. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  498. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  499. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  500. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  501. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  502. /* disable early TX */
  503. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  504. }
  505. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  506. reg |= (6 << 21 /* MAX TX DMA */) |
  507. RTL818X_TX_CONF_NO_ICV;
  508. if (priv->r8185)
  509. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  510. else
  511. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  512. /* different meaning, same value on both rtl8185 and rtl8180 */
  513. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  514. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  515. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  516. reg |= RTL818X_CMD_RX_ENABLE;
  517. reg |= RTL818X_CMD_TX_ENABLE;
  518. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  519. return 0;
  520. err_free_rings:
  521. rtl8180_free_rx_ring(dev);
  522. for (i = 0; i < 4; i++)
  523. if (priv->tx_ring[i].desc)
  524. rtl8180_free_tx_ring(dev, i);
  525. return ret;
  526. }
  527. static void rtl8180_stop(struct ieee80211_hw *dev)
  528. {
  529. struct rtl8180_priv *priv = dev->priv;
  530. u8 reg;
  531. int i;
  532. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  533. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  534. reg &= ~RTL818X_CMD_TX_ENABLE;
  535. reg &= ~RTL818X_CMD_RX_ENABLE;
  536. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  537. priv->rf->stop(dev);
  538. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  539. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  540. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  541. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  542. free_irq(priv->pdev->irq, dev);
  543. rtl8180_free_rx_ring(dev);
  544. for (i = 0; i < 4; i++)
  545. rtl8180_free_tx_ring(dev, i);
  546. }
  547. static u64 rtl8180_get_tsf(struct ieee80211_hw *dev,
  548. struct ieee80211_vif *vif)
  549. {
  550. struct rtl8180_priv *priv = dev->priv;
  551. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  552. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  553. }
  554. static void rtl8180_beacon_work(struct work_struct *work)
  555. {
  556. struct rtl8180_vif *vif_priv =
  557. container_of(work, struct rtl8180_vif, beacon_work.work);
  558. struct ieee80211_vif *vif =
  559. container_of((void *)vif_priv, struct ieee80211_vif, drv_priv);
  560. struct ieee80211_hw *dev = vif_priv->dev;
  561. struct ieee80211_mgmt *mgmt;
  562. struct sk_buff *skb;
  563. /* don't overflow the tx ring */
  564. if (ieee80211_queue_stopped(dev, 0))
  565. goto resched;
  566. /* grab a fresh beacon */
  567. skb = ieee80211_beacon_get(dev, vif);
  568. if (!skb)
  569. goto resched;
  570. /*
  571. * update beacon timestamp w/ TSF value
  572. * TODO: make hardware update beacon timestamp
  573. */
  574. mgmt = (struct ieee80211_mgmt *)skb->data;
  575. mgmt->u.beacon.timestamp = cpu_to_le64(rtl8180_get_tsf(dev, vif));
  576. /* TODO: use actual beacon queue */
  577. skb_set_queue_mapping(skb, 0);
  578. rtl8180_tx(dev, skb);
  579. resched:
  580. /*
  581. * schedule next beacon
  582. * TODO: use hardware support for beacon timing
  583. */
  584. schedule_delayed_work(&vif_priv->beacon_work,
  585. usecs_to_jiffies(1024 * vif->bss_conf.beacon_int));
  586. }
  587. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  588. struct ieee80211_vif *vif)
  589. {
  590. struct rtl8180_priv *priv = dev->priv;
  591. struct rtl8180_vif *vif_priv;
  592. /*
  593. * We only support one active interface at a time.
  594. */
  595. if (priv->vif)
  596. return -EBUSY;
  597. switch (vif->type) {
  598. case NL80211_IFTYPE_STATION:
  599. case NL80211_IFTYPE_ADHOC:
  600. break;
  601. default:
  602. return -EOPNOTSUPP;
  603. }
  604. priv->vif = vif;
  605. /* Initialize driver private area */
  606. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  607. vif_priv->dev = dev;
  608. INIT_DELAYED_WORK(&vif_priv->beacon_work, rtl8180_beacon_work);
  609. vif_priv->enable_beacon = false;
  610. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  611. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  612. le32_to_cpu(*(__le32 *)vif->addr));
  613. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  614. le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  615. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  616. return 0;
  617. }
  618. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  619. struct ieee80211_vif *vif)
  620. {
  621. struct rtl8180_priv *priv = dev->priv;
  622. priv->vif = NULL;
  623. }
  624. static int rtl8180_config(struct ieee80211_hw *dev, u32 changed)
  625. {
  626. struct rtl8180_priv *priv = dev->priv;
  627. struct ieee80211_conf *conf = &dev->conf;
  628. priv->rf->set_chan(dev, conf);
  629. return 0;
  630. }
  631. static void rtl8180_bss_info_changed(struct ieee80211_hw *dev,
  632. struct ieee80211_vif *vif,
  633. struct ieee80211_bss_conf *info,
  634. u32 changed)
  635. {
  636. struct rtl8180_priv *priv = dev->priv;
  637. struct rtl8180_vif *vif_priv;
  638. int i;
  639. u8 reg;
  640. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  641. if (changed & BSS_CHANGED_BSSID) {
  642. for (i = 0; i < ETH_ALEN; i++)
  643. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  644. info->bssid[i]);
  645. if (is_valid_ether_addr(info->bssid)) {
  646. if (vif->type == NL80211_IFTYPE_ADHOC)
  647. reg = RTL818X_MSR_ADHOC;
  648. else
  649. reg = RTL818X_MSR_INFRA;
  650. } else
  651. reg = RTL818X_MSR_NO_LINK;
  652. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  653. }
  654. if (changed & BSS_CHANGED_ERP_SLOT && priv->rf->conf_erp)
  655. priv->rf->conf_erp(dev, info);
  656. if (changed & BSS_CHANGED_BEACON_ENABLED)
  657. vif_priv->enable_beacon = info->enable_beacon;
  658. if (changed & (BSS_CHANGED_BEACON_ENABLED | BSS_CHANGED_BEACON)) {
  659. cancel_delayed_work_sync(&vif_priv->beacon_work);
  660. if (vif_priv->enable_beacon)
  661. schedule_work(&vif_priv->beacon_work.work);
  662. }
  663. }
  664. static u64 rtl8180_prepare_multicast(struct ieee80211_hw *dev,
  665. struct netdev_hw_addr_list *mc_list)
  666. {
  667. return netdev_hw_addr_list_count(mc_list);
  668. }
  669. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  670. unsigned int changed_flags,
  671. unsigned int *total_flags,
  672. u64 multicast)
  673. {
  674. struct rtl8180_priv *priv = dev->priv;
  675. if (changed_flags & FIF_FCSFAIL)
  676. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  677. if (changed_flags & FIF_CONTROL)
  678. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  679. if (changed_flags & FIF_OTHER_BSS)
  680. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  681. if (*total_flags & FIF_ALLMULTI || multicast > 0)
  682. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  683. else
  684. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  685. *total_flags = 0;
  686. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  687. *total_flags |= FIF_FCSFAIL;
  688. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  689. *total_flags |= FIF_CONTROL;
  690. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  691. *total_flags |= FIF_OTHER_BSS;
  692. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  693. *total_flags |= FIF_ALLMULTI;
  694. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  695. }
  696. static const struct ieee80211_ops rtl8180_ops = {
  697. .tx = rtl8180_tx,
  698. .start = rtl8180_start,
  699. .stop = rtl8180_stop,
  700. .add_interface = rtl8180_add_interface,
  701. .remove_interface = rtl8180_remove_interface,
  702. .config = rtl8180_config,
  703. .bss_info_changed = rtl8180_bss_info_changed,
  704. .prepare_multicast = rtl8180_prepare_multicast,
  705. .configure_filter = rtl8180_configure_filter,
  706. .get_tsf = rtl8180_get_tsf,
  707. };
  708. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  709. {
  710. struct ieee80211_hw *dev = eeprom->data;
  711. struct rtl8180_priv *priv = dev->priv;
  712. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  713. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  714. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  715. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  716. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  717. }
  718. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  719. {
  720. struct ieee80211_hw *dev = eeprom->data;
  721. struct rtl8180_priv *priv = dev->priv;
  722. u8 reg = 2 << 6;
  723. if (eeprom->reg_data_in)
  724. reg |= RTL818X_EEPROM_CMD_WRITE;
  725. if (eeprom->reg_data_out)
  726. reg |= RTL818X_EEPROM_CMD_READ;
  727. if (eeprom->reg_data_clock)
  728. reg |= RTL818X_EEPROM_CMD_CK;
  729. if (eeprom->reg_chip_select)
  730. reg |= RTL818X_EEPROM_CMD_CS;
  731. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  732. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  733. udelay(10);
  734. }
  735. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  736. const struct pci_device_id *id)
  737. {
  738. struct ieee80211_hw *dev;
  739. struct rtl8180_priv *priv;
  740. unsigned long mem_addr, mem_len;
  741. unsigned int io_addr, io_len;
  742. int err, i;
  743. struct eeprom_93cx6 eeprom;
  744. const char *chip_name, *rf_name = NULL;
  745. u32 reg;
  746. u16 eeprom_val;
  747. u8 mac_addr[ETH_ALEN];
  748. err = pci_enable_device(pdev);
  749. if (err) {
  750. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  751. pci_name(pdev));
  752. return err;
  753. }
  754. err = pci_request_regions(pdev, KBUILD_MODNAME);
  755. if (err) {
  756. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  757. pci_name(pdev));
  758. return err;
  759. }
  760. io_addr = pci_resource_start(pdev, 0);
  761. io_len = pci_resource_len(pdev, 0);
  762. mem_addr = pci_resource_start(pdev, 1);
  763. mem_len = pci_resource_len(pdev, 1);
  764. if (mem_len < sizeof(struct rtl818x_csr) ||
  765. io_len < sizeof(struct rtl818x_csr)) {
  766. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  767. pci_name(pdev));
  768. err = -ENOMEM;
  769. goto err_free_reg;
  770. }
  771. if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) ||
  772. (err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  773. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  774. pci_name(pdev));
  775. goto err_free_reg;
  776. }
  777. pci_set_master(pdev);
  778. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  779. if (!dev) {
  780. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  781. pci_name(pdev));
  782. err = -ENOMEM;
  783. goto err_free_reg;
  784. }
  785. priv = dev->priv;
  786. priv->pdev = pdev;
  787. dev->max_rates = 2;
  788. SET_IEEE80211_DEV(dev, &pdev->dev);
  789. pci_set_drvdata(pdev, dev);
  790. priv->map = pci_iomap(pdev, 1, mem_len);
  791. if (!priv->map)
  792. priv->map = pci_iomap(pdev, 0, io_len);
  793. if (!priv->map) {
  794. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  795. pci_name(pdev));
  796. goto err_free_dev;
  797. }
  798. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  799. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  800. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  801. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  802. priv->band.band = IEEE80211_BAND_2GHZ;
  803. priv->band.channels = priv->channels;
  804. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  805. priv->band.bitrates = priv->rates;
  806. priv->band.n_bitrates = 4;
  807. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  808. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  809. IEEE80211_HW_RX_INCLUDES_FCS |
  810. IEEE80211_HW_SIGNAL_UNSPEC;
  811. dev->vif_data_size = sizeof(struct rtl8180_vif);
  812. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION) |
  813. BIT(NL80211_IFTYPE_ADHOC);
  814. dev->queues = 1;
  815. dev->max_signal = 65;
  816. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  817. reg &= RTL818X_TX_CONF_HWVER_MASK;
  818. switch (reg) {
  819. case RTL818X_TX_CONF_R8180_ABCD:
  820. chip_name = "RTL8180";
  821. break;
  822. case RTL818X_TX_CONF_R8180_F:
  823. chip_name = "RTL8180vF";
  824. break;
  825. case RTL818X_TX_CONF_R8185_ABC:
  826. chip_name = "RTL8185";
  827. break;
  828. case RTL818X_TX_CONF_R8185_D:
  829. chip_name = "RTL8185vD";
  830. break;
  831. default:
  832. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  833. pci_name(pdev), reg >> 25);
  834. goto err_iounmap;
  835. }
  836. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  837. if (priv->r8185) {
  838. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  839. pci_try_set_mwi(pdev);
  840. }
  841. eeprom.data = dev;
  842. eeprom.register_read = rtl8180_eeprom_register_read;
  843. eeprom.register_write = rtl8180_eeprom_register_write;
  844. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  845. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  846. else
  847. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  848. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  849. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  850. udelay(10);
  851. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  852. eeprom_val &= 0xFF;
  853. switch (eeprom_val) {
  854. case 1: rf_name = "Intersil";
  855. break;
  856. case 2: rf_name = "RFMD";
  857. break;
  858. case 3: priv->rf = &sa2400_rf_ops;
  859. break;
  860. case 4: priv->rf = &max2820_rf_ops;
  861. break;
  862. case 5: priv->rf = &grf5101_rf_ops;
  863. break;
  864. case 9: priv->rf = rtl8180_detect_rf(dev);
  865. break;
  866. case 10:
  867. rf_name = "RTL8255";
  868. break;
  869. default:
  870. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  871. pci_name(pdev), eeprom_val);
  872. goto err_iounmap;
  873. }
  874. if (!priv->rf) {
  875. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  876. pci_name(pdev), rf_name);
  877. goto err_iounmap;
  878. }
  879. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  880. priv->csthreshold = eeprom_val >> 8;
  881. if (!priv->r8185) {
  882. __le32 anaparam;
  883. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  884. priv->anaparam = le32_to_cpu(anaparam);
  885. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  886. }
  887. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)mac_addr, 3);
  888. if (!is_valid_ether_addr(mac_addr)) {
  889. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  890. " randomly generated MAC addr\n", pci_name(pdev));
  891. random_ether_addr(mac_addr);
  892. }
  893. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  894. /* CCK TX power */
  895. for (i = 0; i < 14; i += 2) {
  896. u16 txpwr;
  897. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  898. priv->channels[i].hw_value = txpwr & 0xFF;
  899. priv->channels[i + 1].hw_value = txpwr >> 8;
  900. }
  901. /* OFDM TX power */
  902. if (priv->r8185) {
  903. for (i = 0; i < 14; i += 2) {
  904. u16 txpwr;
  905. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  906. priv->channels[i].hw_value |= (txpwr & 0xFF) << 8;
  907. priv->channels[i + 1].hw_value |= txpwr & 0xFF00;
  908. }
  909. }
  910. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  911. spin_lock_init(&priv->lock);
  912. err = ieee80211_register_hw(dev);
  913. if (err) {
  914. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  915. pci_name(pdev));
  916. goto err_iounmap;
  917. }
  918. wiphy_info(dev->wiphy, "hwaddr %pm, %s + %s\n",
  919. mac_addr, chip_name, priv->rf->name);
  920. return 0;
  921. err_iounmap:
  922. iounmap(priv->map);
  923. err_free_dev:
  924. pci_set_drvdata(pdev, NULL);
  925. ieee80211_free_hw(dev);
  926. err_free_reg:
  927. pci_release_regions(pdev);
  928. pci_disable_device(pdev);
  929. return err;
  930. }
  931. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  932. {
  933. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  934. struct rtl8180_priv *priv;
  935. if (!dev)
  936. return;
  937. ieee80211_unregister_hw(dev);
  938. priv = dev->priv;
  939. pci_iounmap(pdev, priv->map);
  940. pci_release_regions(pdev);
  941. pci_disable_device(pdev);
  942. ieee80211_free_hw(dev);
  943. }
  944. #ifdef CONFIG_PM
  945. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  946. {
  947. pci_save_state(pdev);
  948. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  949. return 0;
  950. }
  951. static int rtl8180_resume(struct pci_dev *pdev)
  952. {
  953. pci_set_power_state(pdev, PCI_D0);
  954. pci_restore_state(pdev);
  955. return 0;
  956. }
  957. #endif /* CONFIG_PM */
  958. static struct pci_driver rtl8180_driver = {
  959. .name = KBUILD_MODNAME,
  960. .id_table = rtl8180_table,
  961. .probe = rtl8180_probe,
  962. .remove = __devexit_p(rtl8180_remove),
  963. #ifdef CONFIG_PM
  964. .suspend = rtl8180_suspend,
  965. .resume = rtl8180_resume,
  966. #endif /* CONFIG_PM */
  967. };
  968. static int __init rtl8180_init(void)
  969. {
  970. return pci_register_driver(&rtl8180_driver);
  971. }
  972. static void __exit rtl8180_exit(void)
  973. {
  974. pci_unregister_driver(&rtl8180_driver);
  975. }
  976. module_init(rtl8180_init);
  977. module_exit(rtl8180_exit);