iwl-trans-pcie-rx.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/sched.h>
  30. #include <linux/wait.h>
  31. #include <linux/gfp.h>
  32. /*TODO: Remove include to iwl-core.h*/
  33. #include "iwl-core.h"
  34. #include "iwl-io.h"
  35. #include "iwl-trans-pcie-int.h"
  36. /******************************************************************************
  37. *
  38. * RX path functions
  39. *
  40. ******************************************************************************/
  41. /*
  42. * Rx theory of operation
  43. *
  44. * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
  45. * each of which point to Receive Buffers to be filled by the NIC. These get
  46. * used not only for Rx frames, but for any command response or notification
  47. * from the NIC. The driver and NIC manage the Rx buffers by means
  48. * of indexes into the circular buffer.
  49. *
  50. * Rx Queue Indexes
  51. * The host/firmware share two index registers for managing the Rx buffers.
  52. *
  53. * The READ index maps to the first position that the firmware may be writing
  54. * to -- the driver can read up to (but not including) this position and get
  55. * good data.
  56. * The READ index is managed by the firmware once the card is enabled.
  57. *
  58. * The WRITE index maps to the last position the driver has read from -- the
  59. * position preceding WRITE is the last slot the firmware can place a packet.
  60. *
  61. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  62. * WRITE = READ.
  63. *
  64. * During initialization, the host sets up the READ queue position to the first
  65. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  66. *
  67. * When the firmware places a packet in a buffer, it will advance the READ index
  68. * and fire the RX interrupt. The driver can then query the READ index and
  69. * process as many packets as possible, moving the WRITE index forward as it
  70. * resets the Rx queue buffers with new memory.
  71. *
  72. * The management in the driver is as follows:
  73. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  74. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  75. * to replenish the iwl->rxq->rx_free.
  76. * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
  77. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  78. * 'processed' and 'read' driver indexes as well)
  79. * + A received packet is processed and handed to the kernel network stack,
  80. * detached from the iwl->rxq. The driver 'processed' index is updated.
  81. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  82. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  83. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  84. * were enough free buffers and RX_STALLED is set it is cleared.
  85. *
  86. *
  87. * Driver sequence:
  88. *
  89. * iwl_rx_queue_alloc() Allocates rx_free
  90. * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
  91. * iwl_rx_queue_restock
  92. * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
  93. * queue, updates firmware pointers, and updates
  94. * the WRITE index. If insufficient rx_free buffers
  95. * are available, schedules iwl_rx_replenish
  96. *
  97. * -- enable interrupts --
  98. * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
  99. * READ INDEX, detaching the SKB from the pool.
  100. * Moves the packet buffer from queue to rx_used.
  101. * Calls iwl_rx_queue_restock to refill any empty
  102. * slots.
  103. * ...
  104. *
  105. */
  106. /**
  107. * iwl_rx_queue_space - Return number of free slots available in queue.
  108. */
  109. static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
  110. {
  111. int s = q->read - q->write;
  112. if (s <= 0)
  113. s += RX_QUEUE_SIZE;
  114. /* keep some buffer to not confuse full and empty queue */
  115. s -= 2;
  116. if (s < 0)
  117. s = 0;
  118. return s;
  119. }
  120. /**
  121. * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
  122. */
  123. void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
  124. struct iwl_rx_queue *q)
  125. {
  126. unsigned long flags;
  127. u32 reg;
  128. spin_lock_irqsave(&q->lock, flags);
  129. if (q->need_update == 0)
  130. goto exit_unlock;
  131. if (hw_params(trans).shadow_reg_enable) {
  132. /* shadow register enabled */
  133. /* Device expects a multiple of 8 */
  134. q->write_actual = (q->write & ~0x7);
  135. iwl_write32(bus(trans), FH_RSCSR_CHNL0_WPTR, q->write_actual);
  136. } else {
  137. /* If power-saving is in use, make sure device is awake */
  138. if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
  139. reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
  140. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  141. IWL_DEBUG_INFO(trans,
  142. "Rx queue requesting wakeup,"
  143. " GP1 = 0x%x\n", reg);
  144. iwl_set_bit(bus(trans), CSR_GP_CNTRL,
  145. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  146. goto exit_unlock;
  147. }
  148. q->write_actual = (q->write & ~0x7);
  149. iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_WPTR,
  150. q->write_actual);
  151. /* Else device is assumed to be awake */
  152. } else {
  153. /* Device expects a multiple of 8 */
  154. q->write_actual = (q->write & ~0x7);
  155. iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_WPTR,
  156. q->write_actual);
  157. }
  158. }
  159. q->need_update = 0;
  160. exit_unlock:
  161. spin_unlock_irqrestore(&q->lock, flags);
  162. }
  163. /**
  164. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  165. */
  166. static inline __le32 iwlagn_dma_addr2rbd_ptr(dma_addr_t dma_addr)
  167. {
  168. return cpu_to_le32((u32)(dma_addr >> 8));
  169. }
  170. /**
  171. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  172. *
  173. * If there are slots in the RX queue that need to be restocked,
  174. * and we have free pre-allocated buffers, fill the ranks as much
  175. * as we can, pulling from rx_free.
  176. *
  177. * This moves the 'write' index forward to catch up with 'processed', and
  178. * also updates the memory address in the firmware to reference the new
  179. * target buffer.
  180. */
  181. static void iwlagn_rx_queue_restock(struct iwl_trans *trans)
  182. {
  183. struct iwl_trans_pcie *trans_pcie =
  184. IWL_TRANS_GET_PCIE_TRANS(trans);
  185. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  186. struct list_head *element;
  187. struct iwl_rx_mem_buffer *rxb;
  188. unsigned long flags;
  189. spin_lock_irqsave(&rxq->lock, flags);
  190. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  191. /* The overwritten rxb must be a used one */
  192. rxb = rxq->queue[rxq->write];
  193. BUG_ON(rxb && rxb->page);
  194. /* Get next free Rx buffer, remove from free list */
  195. element = rxq->rx_free.next;
  196. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  197. list_del(element);
  198. /* Point to Rx buffer via next RBD in circular buffer */
  199. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(rxb->page_dma);
  200. rxq->queue[rxq->write] = rxb;
  201. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  202. rxq->free_count--;
  203. }
  204. spin_unlock_irqrestore(&rxq->lock, flags);
  205. /* If the pre-allocated buffer pool is dropping low, schedule to
  206. * refill it */
  207. if (rxq->free_count <= RX_LOW_WATERMARK)
  208. queue_work(trans->shrd->workqueue, &trans_pcie->rx_replenish);
  209. /* If we've added more space for the firmware to place data, tell it.
  210. * Increment device's write pointer in multiples of 8. */
  211. if (rxq->write_actual != (rxq->write & ~0x7)) {
  212. spin_lock_irqsave(&rxq->lock, flags);
  213. rxq->need_update = 1;
  214. spin_unlock_irqrestore(&rxq->lock, flags);
  215. iwl_rx_queue_update_write_ptr(trans, rxq);
  216. }
  217. }
  218. /**
  219. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  220. *
  221. * When moving to rx_free an SKB is allocated for the slot.
  222. *
  223. * Also restock the Rx queue via iwl_rx_queue_restock.
  224. * This is called as a scheduled work item (except for during initialization)
  225. */
  226. static void iwlagn_rx_allocate(struct iwl_trans *trans, gfp_t priority)
  227. {
  228. struct iwl_trans_pcie *trans_pcie =
  229. IWL_TRANS_GET_PCIE_TRANS(trans);
  230. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  231. struct list_head *element;
  232. struct iwl_rx_mem_buffer *rxb;
  233. struct page *page;
  234. unsigned long flags;
  235. gfp_t gfp_mask = priority;
  236. while (1) {
  237. spin_lock_irqsave(&rxq->lock, flags);
  238. if (list_empty(&rxq->rx_used)) {
  239. spin_unlock_irqrestore(&rxq->lock, flags);
  240. return;
  241. }
  242. spin_unlock_irqrestore(&rxq->lock, flags);
  243. if (rxq->free_count > RX_LOW_WATERMARK)
  244. gfp_mask |= __GFP_NOWARN;
  245. if (hw_params(trans).rx_page_order > 0)
  246. gfp_mask |= __GFP_COMP;
  247. /* Alloc a new receive buffer */
  248. page = alloc_pages(gfp_mask,
  249. hw_params(trans).rx_page_order);
  250. if (!page) {
  251. if (net_ratelimit())
  252. IWL_DEBUG_INFO(trans, "alloc_pages failed, "
  253. "order: %d\n",
  254. hw_params(trans).rx_page_order);
  255. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  256. net_ratelimit())
  257. IWL_CRIT(trans, "Failed to alloc_pages with %s."
  258. "Only %u free buffers remaining.\n",
  259. priority == GFP_ATOMIC ?
  260. "GFP_ATOMIC" : "GFP_KERNEL",
  261. rxq->free_count);
  262. /* We don't reschedule replenish work here -- we will
  263. * call the restock method and if it still needs
  264. * more buffers it will schedule replenish */
  265. return;
  266. }
  267. spin_lock_irqsave(&rxq->lock, flags);
  268. if (list_empty(&rxq->rx_used)) {
  269. spin_unlock_irqrestore(&rxq->lock, flags);
  270. __free_pages(page, hw_params(trans).rx_page_order);
  271. return;
  272. }
  273. element = rxq->rx_used.next;
  274. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  275. list_del(element);
  276. spin_unlock_irqrestore(&rxq->lock, flags);
  277. BUG_ON(rxb->page);
  278. rxb->page = page;
  279. /* Get physical address of the RB */
  280. rxb->page_dma = dma_map_page(bus(trans)->dev, page, 0,
  281. PAGE_SIZE << hw_params(trans).rx_page_order,
  282. DMA_FROM_DEVICE);
  283. /* dma address must be no more than 36 bits */
  284. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  285. /* and also 256 byte aligned! */
  286. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  287. spin_lock_irqsave(&rxq->lock, flags);
  288. list_add_tail(&rxb->list, &rxq->rx_free);
  289. rxq->free_count++;
  290. spin_unlock_irqrestore(&rxq->lock, flags);
  291. }
  292. }
  293. void iwlagn_rx_replenish(struct iwl_trans *trans)
  294. {
  295. unsigned long flags;
  296. iwlagn_rx_allocate(trans, GFP_KERNEL);
  297. spin_lock_irqsave(&trans->shrd->lock, flags);
  298. iwlagn_rx_queue_restock(trans);
  299. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  300. }
  301. static void iwlagn_rx_replenish_now(struct iwl_trans *trans)
  302. {
  303. iwlagn_rx_allocate(trans, GFP_ATOMIC);
  304. iwlagn_rx_queue_restock(trans);
  305. }
  306. void iwl_bg_rx_replenish(struct work_struct *data)
  307. {
  308. struct iwl_trans_pcie *trans_pcie =
  309. container_of(data, struct iwl_trans_pcie, rx_replenish);
  310. struct iwl_trans *trans = trans_pcie->trans;
  311. if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
  312. return;
  313. mutex_lock(&trans->shrd->mutex);
  314. iwlagn_rx_replenish(trans);
  315. mutex_unlock(&trans->shrd->mutex);
  316. }
  317. /**
  318. * iwl_rx_handle - Main entry function for receiving responses from uCode
  319. *
  320. * Uses the priv->rx_handlers callback function array to invoke
  321. * the appropriate handlers, including command responses,
  322. * frame-received notifications, and other notifications.
  323. */
  324. static void iwl_rx_handle(struct iwl_trans *trans)
  325. {
  326. struct iwl_rx_mem_buffer *rxb;
  327. struct iwl_rx_packet *pkt;
  328. struct iwl_trans_pcie *trans_pcie =
  329. IWL_TRANS_GET_PCIE_TRANS(trans);
  330. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  331. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  332. struct iwl_device_cmd *cmd;
  333. u32 r, i;
  334. int reclaim;
  335. unsigned long flags;
  336. u8 fill_rx = 0;
  337. u32 count = 8;
  338. int total_empty;
  339. int index, cmd_index;
  340. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  341. * buffer that the driver may process (last buffer filled by ucode). */
  342. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  343. i = rxq->read;
  344. /* Rx interrupt, but nothing sent from uCode */
  345. if (i == r)
  346. IWL_DEBUG_RX(trans, "r = %d, i = %d\n", r, i);
  347. /* calculate total frames need to be restock after handling RX */
  348. total_empty = r - rxq->write_actual;
  349. if (total_empty < 0)
  350. total_empty += RX_QUEUE_SIZE;
  351. if (total_empty > (RX_QUEUE_SIZE / 2))
  352. fill_rx = 1;
  353. while (i != r) {
  354. int len, err;
  355. u16 sequence;
  356. rxb = rxq->queue[i];
  357. /* If an RXB doesn't have a Rx queue slot associated with it,
  358. * then a bug has been introduced in the queue refilling
  359. * routines -- catch it here */
  360. if (WARN_ON(rxb == NULL)) {
  361. i = (i + 1) & RX_QUEUE_MASK;
  362. continue;
  363. }
  364. rxq->queue[i] = NULL;
  365. dma_unmap_page(bus(trans)->dev, rxb->page_dma,
  366. PAGE_SIZE << hw_params(trans).rx_page_order,
  367. DMA_FROM_DEVICE);
  368. pkt = rxb_addr(rxb);
  369. IWL_DEBUG_RX(trans, "r = %d, i = %d, %s, 0x%02x\n", r,
  370. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  371. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  372. len += sizeof(u32); /* account for status word */
  373. trace_iwlwifi_dev_rx(priv(trans), pkt, len);
  374. /* Reclaim a command buffer only if this packet is a response
  375. * to a (driver-originated) command.
  376. * If the packet (e.g. Rx frame) originated from uCode,
  377. * there is no command buffer to reclaim.
  378. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  379. * but apparently a few don't get set; catch them here. */
  380. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  381. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  382. (pkt->hdr.cmd != REPLY_RX) &&
  383. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  384. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  385. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  386. (pkt->hdr.cmd != REPLY_TX);
  387. sequence = le16_to_cpu(pkt->hdr.sequence);
  388. index = SEQ_TO_INDEX(sequence);
  389. cmd_index = get_cmd_index(&txq->q, index);
  390. if (reclaim)
  391. cmd = txq->cmd[cmd_index];
  392. else
  393. cmd = NULL;
  394. /* warn if this is cmd response / notification and the uCode
  395. * didn't set the SEQ_RX_FRAME for a frame that is
  396. * uCode-originated
  397. * If you saw this code after the second half of 2012, then
  398. * please remove it
  399. */
  400. WARN(pkt->hdr.cmd != REPLY_TX && reclaim == false &&
  401. (!(pkt->hdr.sequence & SEQ_RX_FRAME)),
  402. "reclaim is false, SEQ_RX_FRAME unset: %s\n",
  403. get_cmd_string(pkt->hdr.cmd));
  404. err = iwl_rx_dispatch(priv(trans), rxb, cmd);
  405. /*
  406. * XXX: After here, we should always check rxb->page
  407. * against NULL before touching it or its virtual
  408. * memory (pkt). Because some rx_handler might have
  409. * already taken or freed the pages.
  410. */
  411. if (reclaim) {
  412. /* Invoke any callbacks, transfer the buffer to caller,
  413. * and fire off the (possibly) blocking
  414. * iwl_trans_send_cmd()
  415. * as we reclaim the driver command queue */
  416. if (rxb->page)
  417. iwl_tx_cmd_complete(trans, rxb, err);
  418. else
  419. IWL_WARN(trans, "Claim null rxb?\n");
  420. }
  421. /* Reuse the page if possible. For notification packets and
  422. * SKBs that fail to Rx correctly, add them back into the
  423. * rx_free list for reuse later. */
  424. spin_lock_irqsave(&rxq->lock, flags);
  425. if (rxb->page != NULL) {
  426. rxb->page_dma = dma_map_page(bus(trans)->dev, rxb->page,
  427. 0, PAGE_SIZE <<
  428. hw_params(trans).rx_page_order,
  429. DMA_FROM_DEVICE);
  430. list_add_tail(&rxb->list, &rxq->rx_free);
  431. rxq->free_count++;
  432. } else
  433. list_add_tail(&rxb->list, &rxq->rx_used);
  434. spin_unlock_irqrestore(&rxq->lock, flags);
  435. i = (i + 1) & RX_QUEUE_MASK;
  436. /* If there are a lot of unused frames,
  437. * restock the Rx queue so ucode wont assert. */
  438. if (fill_rx) {
  439. count++;
  440. if (count >= 8) {
  441. rxq->read = i;
  442. iwlagn_rx_replenish_now(trans);
  443. count = 0;
  444. }
  445. }
  446. }
  447. /* Backtrack one entry */
  448. rxq->read = i;
  449. if (fill_rx)
  450. iwlagn_rx_replenish_now(trans);
  451. else
  452. iwlagn_rx_queue_restock(trans);
  453. }
  454. static const char * const desc_lookup_text[] = {
  455. "OK",
  456. "FAIL",
  457. "BAD_PARAM",
  458. "BAD_CHECKSUM",
  459. "NMI_INTERRUPT_WDG",
  460. "SYSASSERT",
  461. "FATAL_ERROR",
  462. "BAD_COMMAND",
  463. "HW_ERROR_TUNE_LOCK",
  464. "HW_ERROR_TEMPERATURE",
  465. "ILLEGAL_CHAN_FREQ",
  466. "VCC_NOT_STABLE",
  467. "FH_ERROR",
  468. "NMI_INTERRUPT_HOST",
  469. "NMI_INTERRUPT_ACTION_PT",
  470. "NMI_INTERRUPT_UNKNOWN",
  471. "UCODE_VERSION_MISMATCH",
  472. "HW_ERROR_ABS_LOCK",
  473. "HW_ERROR_CAL_LOCK_FAIL",
  474. "NMI_INTERRUPT_INST_ACTION_PT",
  475. "NMI_INTERRUPT_DATA_ACTION_PT",
  476. "NMI_TRM_HW_ER",
  477. "NMI_INTERRUPT_TRM",
  478. "NMI_INTERRUPT_BREAK_POINT",
  479. "DEBUG_0",
  480. "DEBUG_1",
  481. "DEBUG_2",
  482. "DEBUG_3",
  483. };
  484. static struct { char *name; u8 num; } advanced_lookup[] = {
  485. { "NMI_INTERRUPT_WDG", 0x34 },
  486. { "SYSASSERT", 0x35 },
  487. { "UCODE_VERSION_MISMATCH", 0x37 },
  488. { "BAD_COMMAND", 0x38 },
  489. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  490. { "FATAL_ERROR", 0x3D },
  491. { "NMI_TRM_HW_ERR", 0x46 },
  492. { "NMI_INTERRUPT_TRM", 0x4C },
  493. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  494. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  495. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  496. { "NMI_INTERRUPT_HOST", 0x66 },
  497. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  498. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  499. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  500. { "ADVANCED_SYSASSERT", 0 },
  501. };
  502. static const char *desc_lookup(u32 num)
  503. {
  504. int i;
  505. int max = ARRAY_SIZE(desc_lookup_text);
  506. if (num < max)
  507. return desc_lookup_text[num];
  508. max = ARRAY_SIZE(advanced_lookup) - 1;
  509. for (i = 0; i < max; i++) {
  510. if (advanced_lookup[i].num == num)
  511. break;
  512. }
  513. return advanced_lookup[i].name;
  514. }
  515. #define ERROR_START_OFFSET (1 * sizeof(u32))
  516. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  517. static void iwl_dump_nic_error_log(struct iwl_trans *trans)
  518. {
  519. u32 base;
  520. struct iwl_error_event_table table;
  521. struct iwl_priv *priv = priv(trans);
  522. struct iwl_trans_pcie *trans_pcie =
  523. IWL_TRANS_GET_PCIE_TRANS(trans);
  524. base = priv->device_pointers.error_event_table;
  525. if (priv->ucode_type == IWL_UCODE_INIT) {
  526. if (!base)
  527. base = priv->init_errlog_ptr;
  528. } else {
  529. if (!base)
  530. base = priv->inst_errlog_ptr;
  531. }
  532. if (!iwlagn_hw_valid_rtc_data_addr(base)) {
  533. IWL_ERR(trans,
  534. "Not valid error log pointer 0x%08X for %s uCode\n",
  535. base,
  536. (priv->ucode_type == IWL_UCODE_INIT)
  537. ? "Init" : "RT");
  538. return;
  539. }
  540. iwl_read_targ_mem_words(bus(priv), base, &table, sizeof(table));
  541. if (ERROR_START_OFFSET <= table.valid * ERROR_ELEM_SIZE) {
  542. IWL_ERR(trans, "Start IWL Error Log Dump:\n");
  543. IWL_ERR(trans, "Status: 0x%08lX, count: %d\n",
  544. trans->shrd->status, table.valid);
  545. }
  546. trans_pcie->isr_stats.err_code = table.error_id;
  547. trace_iwlwifi_dev_ucode_error(priv, table.error_id, table.tsf_low,
  548. table.data1, table.data2, table.line,
  549. table.blink1, table.blink2, table.ilink1,
  550. table.ilink2, table.bcon_time, table.gp1,
  551. table.gp2, table.gp3, table.ucode_ver,
  552. table.hw_ver, table.brd_ver);
  553. IWL_ERR(trans, "0x%08X | %-28s\n", table.error_id,
  554. desc_lookup(table.error_id));
  555. IWL_ERR(trans, "0x%08X | uPc\n", table.pc);
  556. IWL_ERR(trans, "0x%08X | branchlink1\n", table.blink1);
  557. IWL_ERR(trans, "0x%08X | branchlink2\n", table.blink2);
  558. IWL_ERR(trans, "0x%08X | interruptlink1\n", table.ilink1);
  559. IWL_ERR(trans, "0x%08X | interruptlink2\n", table.ilink2);
  560. IWL_ERR(trans, "0x%08X | data1\n", table.data1);
  561. IWL_ERR(trans, "0x%08X | data2\n", table.data2);
  562. IWL_ERR(trans, "0x%08X | line\n", table.line);
  563. IWL_ERR(trans, "0x%08X | beacon time\n", table.bcon_time);
  564. IWL_ERR(trans, "0x%08X | tsf low\n", table.tsf_low);
  565. IWL_ERR(trans, "0x%08X | tsf hi\n", table.tsf_hi);
  566. IWL_ERR(trans, "0x%08X | time gp1\n", table.gp1);
  567. IWL_ERR(trans, "0x%08X | time gp2\n", table.gp2);
  568. IWL_ERR(trans, "0x%08X | time gp3\n", table.gp3);
  569. IWL_ERR(trans, "0x%08X | uCode version\n", table.ucode_ver);
  570. IWL_ERR(trans, "0x%08X | hw version\n", table.hw_ver);
  571. IWL_ERR(trans, "0x%08X | board version\n", table.brd_ver);
  572. IWL_ERR(trans, "0x%08X | hcmd\n", table.hcmd);
  573. }
  574. /**
  575. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  576. */
  577. static void iwl_irq_handle_error(struct iwl_trans *trans)
  578. {
  579. struct iwl_priv *priv = priv(trans);
  580. /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
  581. if (priv->cfg->internal_wimax_coex &&
  582. (!(iwl_read_prph(bus(trans), APMG_CLK_CTRL_REG) &
  583. APMS_CLK_VAL_MRB_FUNC_MODE) ||
  584. (iwl_read_prph(bus(trans), APMG_PS_CTRL_REG) &
  585. APMG_PS_CTRL_VAL_RESET_REQ))) {
  586. /*
  587. * Keep the restart process from trying to send host
  588. * commands by clearing the ready bit.
  589. */
  590. clear_bit(STATUS_READY, &trans->shrd->status);
  591. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  592. wake_up(&priv->shrd->wait_command_queue);
  593. IWL_ERR(trans, "RF is used by WiMAX\n");
  594. return;
  595. }
  596. IWL_ERR(trans, "Loaded firmware version: %s\n",
  597. priv->hw->wiphy->fw_version);
  598. iwl_dump_nic_error_log(trans);
  599. iwl_dump_csr(trans);
  600. iwl_dump_fh(trans, NULL, false);
  601. iwl_dump_nic_event_log(trans, false, NULL, false);
  602. #ifdef CONFIG_IWLWIFI_DEBUG
  603. if (iwl_get_debug_level(trans->shrd) & IWL_DL_FW_ERRORS)
  604. iwl_print_rx_config_cmd(priv(trans), IWL_RXON_CTX_BSS);
  605. #endif
  606. iwlagn_fw_error(priv, false);
  607. }
  608. #define EVENT_START_OFFSET (4 * sizeof(u32))
  609. /**
  610. * iwl_print_event_log - Dump error event log to syslog
  611. *
  612. */
  613. static int iwl_print_event_log(struct iwl_trans *trans, u32 start_idx,
  614. u32 num_events, u32 mode,
  615. int pos, char **buf, size_t bufsz)
  616. {
  617. u32 i;
  618. u32 base; /* SRAM byte address of event log header */
  619. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  620. u32 ptr; /* SRAM byte address of log data */
  621. u32 ev, time, data; /* event log data */
  622. unsigned long reg_flags;
  623. struct iwl_priv *priv = priv(trans);
  624. if (num_events == 0)
  625. return pos;
  626. base = priv->device_pointers.log_event_table;
  627. if (priv->ucode_type == IWL_UCODE_INIT) {
  628. if (!base)
  629. base = priv->init_evtlog_ptr;
  630. } else {
  631. if (!base)
  632. base = priv->inst_evtlog_ptr;
  633. }
  634. if (mode == 0)
  635. event_size = 2 * sizeof(u32);
  636. else
  637. event_size = 3 * sizeof(u32);
  638. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  639. /* Make sure device is powered up for SRAM reads */
  640. spin_lock_irqsave(&bus(trans)->reg_lock, reg_flags);
  641. iwl_grab_nic_access(bus(trans));
  642. /* Set starting address; reads will auto-increment */
  643. iwl_write32(bus(trans), HBUS_TARG_MEM_RADDR, ptr);
  644. rmb();
  645. /* "time" is actually "data" for mode 0 (no timestamp).
  646. * place event id # at far right for easier visual parsing. */
  647. for (i = 0; i < num_events; i++) {
  648. ev = iwl_read32(bus(trans), HBUS_TARG_MEM_RDAT);
  649. time = iwl_read32(bus(trans), HBUS_TARG_MEM_RDAT);
  650. if (mode == 0) {
  651. /* data, ev */
  652. if (bufsz) {
  653. pos += scnprintf(*buf + pos, bufsz - pos,
  654. "EVT_LOG:0x%08x:%04u\n",
  655. time, ev);
  656. } else {
  657. trace_iwlwifi_dev_ucode_event(priv, 0,
  658. time, ev);
  659. IWL_ERR(trans, "EVT_LOG:0x%08x:%04u\n",
  660. time, ev);
  661. }
  662. } else {
  663. data = iwl_read32(bus(trans), HBUS_TARG_MEM_RDAT);
  664. if (bufsz) {
  665. pos += scnprintf(*buf + pos, bufsz - pos,
  666. "EVT_LOGT:%010u:0x%08x:%04u\n",
  667. time, data, ev);
  668. } else {
  669. IWL_ERR(trans, "EVT_LOGT:%010u:0x%08x:%04u\n",
  670. time, data, ev);
  671. trace_iwlwifi_dev_ucode_event(priv, time,
  672. data, ev);
  673. }
  674. }
  675. }
  676. /* Allow device to power down */
  677. iwl_release_nic_access(bus(trans));
  678. spin_unlock_irqrestore(&bus(trans)->reg_lock, reg_flags);
  679. return pos;
  680. }
  681. /**
  682. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  683. */
  684. static int iwl_print_last_event_logs(struct iwl_trans *trans, u32 capacity,
  685. u32 num_wraps, u32 next_entry,
  686. u32 size, u32 mode,
  687. int pos, char **buf, size_t bufsz)
  688. {
  689. /*
  690. * display the newest DEFAULT_LOG_ENTRIES entries
  691. * i.e the entries just before the next ont that uCode would fill.
  692. */
  693. if (num_wraps) {
  694. if (next_entry < size) {
  695. pos = iwl_print_event_log(trans,
  696. capacity - (size - next_entry),
  697. size - next_entry, mode,
  698. pos, buf, bufsz);
  699. pos = iwl_print_event_log(trans, 0,
  700. next_entry, mode,
  701. pos, buf, bufsz);
  702. } else
  703. pos = iwl_print_event_log(trans, next_entry - size,
  704. size, mode, pos, buf, bufsz);
  705. } else {
  706. if (next_entry < size) {
  707. pos = iwl_print_event_log(trans, 0, next_entry,
  708. mode, pos, buf, bufsz);
  709. } else {
  710. pos = iwl_print_event_log(trans, next_entry - size,
  711. size, mode, pos, buf, bufsz);
  712. }
  713. }
  714. return pos;
  715. }
  716. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  717. int iwl_dump_nic_event_log(struct iwl_trans *trans, bool full_log,
  718. char **buf, bool display)
  719. {
  720. u32 base; /* SRAM byte address of event log header */
  721. u32 capacity; /* event log capacity in # entries */
  722. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  723. u32 num_wraps; /* # times uCode wrapped to top of log */
  724. u32 next_entry; /* index of next entry to be written by uCode */
  725. u32 size; /* # entries that we'll print */
  726. u32 logsize;
  727. int pos = 0;
  728. size_t bufsz = 0;
  729. struct iwl_priv *priv = priv(trans);
  730. base = priv->device_pointers.log_event_table;
  731. if (priv->ucode_type == IWL_UCODE_INIT) {
  732. logsize = priv->init_evtlog_size;
  733. if (!base)
  734. base = priv->init_evtlog_ptr;
  735. } else {
  736. logsize = priv->inst_evtlog_size;
  737. if (!base)
  738. base = priv->inst_evtlog_ptr;
  739. }
  740. if (!iwlagn_hw_valid_rtc_data_addr(base)) {
  741. IWL_ERR(trans,
  742. "Invalid event log pointer 0x%08X for %s uCode\n",
  743. base,
  744. (priv->ucode_type == IWL_UCODE_INIT)
  745. ? "Init" : "RT");
  746. return -EINVAL;
  747. }
  748. /* event log header */
  749. capacity = iwl_read_targ_mem(bus(trans), base);
  750. mode = iwl_read_targ_mem(bus(trans), base + (1 * sizeof(u32)));
  751. num_wraps = iwl_read_targ_mem(bus(trans), base + (2 * sizeof(u32)));
  752. next_entry = iwl_read_targ_mem(bus(trans), base + (3 * sizeof(u32)));
  753. if (capacity > logsize) {
  754. IWL_ERR(trans, "Log capacity %d is bogus, limit to %d "
  755. "entries\n", capacity, logsize);
  756. capacity = logsize;
  757. }
  758. if (next_entry > logsize) {
  759. IWL_ERR(trans, "Log write index %d is bogus, limit to %d\n",
  760. next_entry, logsize);
  761. next_entry = logsize;
  762. }
  763. size = num_wraps ? capacity : next_entry;
  764. /* bail out if nothing in log */
  765. if (size == 0) {
  766. IWL_ERR(trans, "Start IWL Event Log Dump: nothing in log\n");
  767. return pos;
  768. }
  769. #ifdef CONFIG_IWLWIFI_DEBUG
  770. if (!(iwl_get_debug_level(trans->shrd) & IWL_DL_FW_ERRORS) && !full_log)
  771. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  772. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  773. #else
  774. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  775. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  776. #endif
  777. IWL_ERR(trans, "Start IWL Event Log Dump: display last %u entries\n",
  778. size);
  779. #ifdef CONFIG_IWLWIFI_DEBUG
  780. if (display) {
  781. if (full_log)
  782. bufsz = capacity * 48;
  783. else
  784. bufsz = size * 48;
  785. *buf = kmalloc(bufsz, GFP_KERNEL);
  786. if (!*buf)
  787. return -ENOMEM;
  788. }
  789. if ((iwl_get_debug_level(trans->shrd) & IWL_DL_FW_ERRORS) || full_log) {
  790. /*
  791. * if uCode has wrapped back to top of log,
  792. * start at the oldest entry,
  793. * i.e the next one that uCode would fill.
  794. */
  795. if (num_wraps)
  796. pos = iwl_print_event_log(trans, next_entry,
  797. capacity - next_entry, mode,
  798. pos, buf, bufsz);
  799. /* (then/else) start at top of log */
  800. pos = iwl_print_event_log(trans, 0,
  801. next_entry, mode, pos, buf, bufsz);
  802. } else
  803. pos = iwl_print_last_event_logs(trans, capacity, num_wraps,
  804. next_entry, size, mode,
  805. pos, buf, bufsz);
  806. #else
  807. pos = iwl_print_last_event_logs(trans, capacity, num_wraps,
  808. next_entry, size, mode,
  809. pos, buf, bufsz);
  810. #endif
  811. return pos;
  812. }
  813. /* tasklet for iwlagn interrupt */
  814. void iwl_irq_tasklet(struct iwl_trans *trans)
  815. {
  816. u32 inta = 0;
  817. u32 handled = 0;
  818. unsigned long flags;
  819. u32 i;
  820. #ifdef CONFIG_IWLWIFI_DEBUG
  821. u32 inta_mask;
  822. #endif
  823. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  824. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  825. spin_lock_irqsave(&trans->shrd->lock, flags);
  826. /* Ack/clear/reset pending uCode interrupts.
  827. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  828. */
  829. /* There is a hardware bug in the interrupt mask function that some
  830. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  831. * they are disabled in the CSR_INT_MASK register. Furthermore the
  832. * ICT interrupt handling mechanism has another bug that might cause
  833. * these unmasked interrupts fail to be detected. We workaround the
  834. * hardware bugs here by ACKing all the possible interrupts so that
  835. * interrupt coalescing can still be achieved.
  836. */
  837. iwl_write32(bus(trans), CSR_INT,
  838. trans_pcie->inta | ~trans_pcie->inta_mask);
  839. inta = trans_pcie->inta;
  840. #ifdef CONFIG_IWLWIFI_DEBUG
  841. if (iwl_get_debug_level(trans->shrd) & IWL_DL_ISR) {
  842. /* just for debug */
  843. inta_mask = iwl_read32(bus(trans), CSR_INT_MASK);
  844. IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n ",
  845. inta, inta_mask);
  846. }
  847. #endif
  848. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  849. /* saved interrupt in inta variable now we can reset trans_pcie->inta */
  850. trans_pcie->inta = 0;
  851. /* Now service all interrupt bits discovered above. */
  852. if (inta & CSR_INT_BIT_HW_ERR) {
  853. IWL_ERR(trans, "Hardware error detected. Restarting.\n");
  854. /* Tell the device to stop sending interrupts */
  855. iwl_disable_interrupts(trans);
  856. isr_stats->hw++;
  857. iwl_irq_handle_error(trans);
  858. handled |= CSR_INT_BIT_HW_ERR;
  859. return;
  860. }
  861. #ifdef CONFIG_IWLWIFI_DEBUG
  862. if (iwl_get_debug_level(trans->shrd) & (IWL_DL_ISR)) {
  863. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  864. if (inta & CSR_INT_BIT_SCD) {
  865. IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
  866. "the frame/frames.\n");
  867. isr_stats->sch++;
  868. }
  869. /* Alive notification via Rx interrupt will do the real work */
  870. if (inta & CSR_INT_BIT_ALIVE) {
  871. IWL_DEBUG_ISR(trans, "Alive interrupt\n");
  872. isr_stats->alive++;
  873. }
  874. }
  875. #endif
  876. /* Safely ignore these bits for debug checks below */
  877. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  878. /* HW RF KILL switch toggled */
  879. if (inta & CSR_INT_BIT_RF_KILL) {
  880. int hw_rf_kill = 0;
  881. if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
  882. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  883. hw_rf_kill = 1;
  884. IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
  885. hw_rf_kill ? "disable radio" : "enable radio");
  886. isr_stats->rfkill++;
  887. /* driver only loads ucode once setting the interface up.
  888. * the driver allows loading the ucode even if the radio
  889. * is killed. Hence update the killswitch state here. The
  890. * rfkill handler will care about restarting if needed.
  891. */
  892. if (!test_bit(STATUS_ALIVE, &trans->shrd->status)) {
  893. if (hw_rf_kill)
  894. set_bit(STATUS_RF_KILL_HW,
  895. &trans->shrd->status);
  896. else
  897. clear_bit(STATUS_RF_KILL_HW,
  898. &trans->shrd->status);
  899. iwl_set_hw_rfkill_state(priv(trans), hw_rf_kill);
  900. }
  901. handled |= CSR_INT_BIT_RF_KILL;
  902. }
  903. /* Chip got too hot and stopped itself */
  904. if (inta & CSR_INT_BIT_CT_KILL) {
  905. IWL_ERR(trans, "Microcode CT kill error detected.\n");
  906. isr_stats->ctkill++;
  907. handled |= CSR_INT_BIT_CT_KILL;
  908. }
  909. /* Error detected by uCode */
  910. if (inta & CSR_INT_BIT_SW_ERR) {
  911. IWL_ERR(trans, "Microcode SW error detected. "
  912. " Restarting 0x%X.\n", inta);
  913. isr_stats->sw++;
  914. iwl_irq_handle_error(trans);
  915. handled |= CSR_INT_BIT_SW_ERR;
  916. }
  917. /* uCode wakes up after power-down sleep */
  918. if (inta & CSR_INT_BIT_WAKEUP) {
  919. IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
  920. iwl_rx_queue_update_write_ptr(trans, &trans_pcie->rxq);
  921. for (i = 0; i < hw_params(trans).max_txq_num; i++)
  922. iwl_txq_update_write_ptr(trans,
  923. &trans_pcie->txq[i]);
  924. isr_stats->wakeup++;
  925. handled |= CSR_INT_BIT_WAKEUP;
  926. }
  927. /* All uCode command responses, including Tx command responses,
  928. * Rx "responses" (frame-received notification), and other
  929. * notifications from uCode come through here*/
  930. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  931. CSR_INT_BIT_RX_PERIODIC)) {
  932. IWL_DEBUG_ISR(trans, "Rx interrupt\n");
  933. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  934. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  935. iwl_write32(bus(trans), CSR_FH_INT_STATUS,
  936. CSR_FH_INT_RX_MASK);
  937. }
  938. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  939. handled |= CSR_INT_BIT_RX_PERIODIC;
  940. iwl_write32(bus(trans),
  941. CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  942. }
  943. /* Sending RX interrupt require many steps to be done in the
  944. * the device:
  945. * 1- write interrupt to current index in ICT table.
  946. * 2- dma RX frame.
  947. * 3- update RX shared data to indicate last write index.
  948. * 4- send interrupt.
  949. * This could lead to RX race, driver could receive RX interrupt
  950. * but the shared data changes does not reflect this;
  951. * periodic interrupt will detect any dangling Rx activity.
  952. */
  953. /* Disable periodic interrupt; we use it as just a one-shot. */
  954. iwl_write8(bus(trans), CSR_INT_PERIODIC_REG,
  955. CSR_INT_PERIODIC_DIS);
  956. iwl_rx_handle(trans);
  957. /*
  958. * Enable periodic interrupt in 8 msec only if we received
  959. * real RX interrupt (instead of just periodic int), to catch
  960. * any dangling Rx interrupt. If it was just the periodic
  961. * interrupt, there was no dangling Rx activity, and no need
  962. * to extend the periodic interrupt; one-shot is enough.
  963. */
  964. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  965. iwl_write8(bus(trans), CSR_INT_PERIODIC_REG,
  966. CSR_INT_PERIODIC_ENA);
  967. isr_stats->rx++;
  968. }
  969. /* This "Tx" DMA channel is used only for loading uCode */
  970. if (inta & CSR_INT_BIT_FH_TX) {
  971. iwl_write32(bus(trans), CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  972. IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
  973. isr_stats->tx++;
  974. handled |= CSR_INT_BIT_FH_TX;
  975. /* Wake up uCode load routine, now that load is complete */
  976. priv(trans)->ucode_write_complete = 1;
  977. wake_up(&trans->shrd->wait_command_queue);
  978. }
  979. if (inta & ~handled) {
  980. IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  981. isr_stats->unhandled++;
  982. }
  983. if (inta & ~(trans_pcie->inta_mask)) {
  984. IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
  985. inta & ~trans_pcie->inta_mask);
  986. }
  987. /* Re-enable all interrupts */
  988. /* only Re-enable if disabled by irq */
  989. if (test_bit(STATUS_INT_ENABLED, &trans->shrd->status))
  990. iwl_enable_interrupts(trans);
  991. /* Re-enable RF_KILL if it occurred */
  992. else if (handled & CSR_INT_BIT_RF_KILL)
  993. iwl_enable_rfkill_int(priv(trans));
  994. }
  995. /******************************************************************************
  996. *
  997. * ICT functions
  998. *
  999. ******************************************************************************/
  1000. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1001. /* Free dram table */
  1002. void iwl_free_isr_ict(struct iwl_trans *trans)
  1003. {
  1004. struct iwl_trans_pcie *trans_pcie =
  1005. IWL_TRANS_GET_PCIE_TRANS(trans);
  1006. if (trans_pcie->ict_tbl_vir) {
  1007. dma_free_coherent(bus(trans)->dev,
  1008. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE,
  1009. trans_pcie->ict_tbl_vir,
  1010. trans_pcie->ict_tbl_dma);
  1011. trans_pcie->ict_tbl_vir = NULL;
  1012. memset(&trans_pcie->ict_tbl_dma, 0,
  1013. sizeof(trans_pcie->ict_tbl_dma));
  1014. memset(&trans_pcie->aligned_ict_tbl_dma, 0,
  1015. sizeof(trans_pcie->aligned_ict_tbl_dma));
  1016. }
  1017. }
  1018. /* allocate dram shared table it is a PAGE_SIZE aligned
  1019. * also reset all data related to ICT table interrupt.
  1020. */
  1021. int iwl_alloc_isr_ict(struct iwl_trans *trans)
  1022. {
  1023. struct iwl_trans_pcie *trans_pcie =
  1024. IWL_TRANS_GET_PCIE_TRANS(trans);
  1025. /* allocate shrared data table */
  1026. trans_pcie->ict_tbl_vir =
  1027. dma_alloc_coherent(bus(trans)->dev,
  1028. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE,
  1029. &trans_pcie->ict_tbl_dma, GFP_KERNEL);
  1030. if (!trans_pcie->ict_tbl_vir)
  1031. return -ENOMEM;
  1032. /* align table to PAGE_SIZE boundary */
  1033. trans_pcie->aligned_ict_tbl_dma =
  1034. ALIGN(trans_pcie->ict_tbl_dma, PAGE_SIZE);
  1035. IWL_DEBUG_ISR(trans, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1036. (unsigned long long)trans_pcie->ict_tbl_dma,
  1037. (unsigned long long)trans_pcie->aligned_ict_tbl_dma,
  1038. (int)(trans_pcie->aligned_ict_tbl_dma -
  1039. trans_pcie->ict_tbl_dma));
  1040. trans_pcie->ict_tbl = trans_pcie->ict_tbl_vir +
  1041. (trans_pcie->aligned_ict_tbl_dma -
  1042. trans_pcie->ict_tbl_dma);
  1043. IWL_DEBUG_ISR(trans, "ict vir addr %p vir aligned %p diff %d\n",
  1044. trans_pcie->ict_tbl, trans_pcie->ict_tbl_vir,
  1045. (int)(trans_pcie->aligned_ict_tbl_dma -
  1046. trans_pcie->ict_tbl_dma));
  1047. /* reset table and index to all 0 */
  1048. memset(trans_pcie->ict_tbl_vir, 0,
  1049. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1050. trans_pcie->ict_index = 0;
  1051. /* add periodic RX interrupt */
  1052. trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1053. return 0;
  1054. }
  1055. /* Device is going up inform it about using ICT interrupt table,
  1056. * also we need to tell the driver to start using ICT interrupt.
  1057. */
  1058. int iwl_reset_ict(struct iwl_trans *trans)
  1059. {
  1060. u32 val;
  1061. unsigned long flags;
  1062. struct iwl_trans_pcie *trans_pcie =
  1063. IWL_TRANS_GET_PCIE_TRANS(trans);
  1064. if (!trans_pcie->ict_tbl_vir)
  1065. return 0;
  1066. spin_lock_irqsave(&trans->shrd->lock, flags);
  1067. iwl_disable_interrupts(trans);
  1068. memset(&trans_pcie->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1069. val = trans_pcie->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1070. val |= CSR_DRAM_INT_TBL_ENABLE;
  1071. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1072. IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%X "
  1073. "aligned dma address %Lx\n",
  1074. val,
  1075. (unsigned long long)trans_pcie->aligned_ict_tbl_dma);
  1076. iwl_write32(bus(trans), CSR_DRAM_INT_TBL_REG, val);
  1077. trans_pcie->use_ict = true;
  1078. trans_pcie->ict_index = 0;
  1079. iwl_write32(bus(trans), CSR_INT, trans_pcie->inta_mask);
  1080. iwl_enable_interrupts(trans);
  1081. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  1082. return 0;
  1083. }
  1084. /* Device is going down disable ict interrupt usage */
  1085. void iwl_disable_ict(struct iwl_trans *trans)
  1086. {
  1087. struct iwl_trans_pcie *trans_pcie =
  1088. IWL_TRANS_GET_PCIE_TRANS(trans);
  1089. unsigned long flags;
  1090. spin_lock_irqsave(&trans->shrd->lock, flags);
  1091. trans_pcie->use_ict = false;
  1092. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  1093. }
  1094. static irqreturn_t iwl_isr(int irq, void *data)
  1095. {
  1096. struct iwl_trans *trans = data;
  1097. struct iwl_trans_pcie *trans_pcie;
  1098. u32 inta, inta_mask;
  1099. unsigned long flags;
  1100. #ifdef CONFIG_IWLWIFI_DEBUG
  1101. u32 inta_fh;
  1102. #endif
  1103. if (!trans)
  1104. return IRQ_NONE;
  1105. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1106. spin_lock_irqsave(&trans->shrd->lock, flags);
  1107. /* Disable (but don't clear!) interrupts here to avoid
  1108. * back-to-back ISRs and sporadic interrupts from our NIC.
  1109. * If we have something to service, the tasklet will re-enable ints.
  1110. * If we *don't* have something, we'll re-enable before leaving here. */
  1111. inta_mask = iwl_read32(bus(trans), CSR_INT_MASK); /* just for debug */
  1112. iwl_write32(bus(trans), CSR_INT_MASK, 0x00000000);
  1113. /* Discover which interrupts are active/pending */
  1114. inta = iwl_read32(bus(trans), CSR_INT);
  1115. /* Ignore interrupt if there's nothing in NIC to service.
  1116. * This may be due to IRQ shared with another device,
  1117. * or due to sporadic interrupts thrown from our NIC. */
  1118. if (!inta) {
  1119. IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
  1120. goto none;
  1121. }
  1122. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1123. /* Hardware disappeared. It might have already raised
  1124. * an interrupt */
  1125. IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1126. goto unplugged;
  1127. }
  1128. #ifdef CONFIG_IWLWIFI_DEBUG
  1129. if (iwl_get_debug_level(trans->shrd) & (IWL_DL_ISR)) {
  1130. inta_fh = iwl_read32(bus(trans), CSR_FH_INT_STATUS);
  1131. IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
  1132. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1133. }
  1134. #endif
  1135. trans_pcie->inta |= inta;
  1136. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1137. if (likely(inta))
  1138. tasklet_schedule(&trans_pcie->irq_tasklet);
  1139. else if (test_bit(STATUS_INT_ENABLED, &trans->shrd->status) &&
  1140. !trans_pcie->inta)
  1141. iwl_enable_interrupts(trans);
  1142. unplugged:
  1143. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  1144. return IRQ_HANDLED;
  1145. none:
  1146. /* re-enable interrupts here since we don't have anything to service. */
  1147. /* only Re-enable if disabled by irq and no schedules tasklet. */
  1148. if (test_bit(STATUS_INT_ENABLED, &trans->shrd->status) &&
  1149. !trans_pcie->inta)
  1150. iwl_enable_interrupts(trans);
  1151. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  1152. return IRQ_NONE;
  1153. }
  1154. /* interrupt handler using ict table, with this interrupt driver will
  1155. * stop using INTA register to get device's interrupt, reading this register
  1156. * is expensive, device will write interrupts in ICT dram table, increment
  1157. * index then will fire interrupt to driver, driver will OR all ICT table
  1158. * entries from current index up to table entry with 0 value. the result is
  1159. * the interrupt we need to service, driver will set the entries back to 0 and
  1160. * set index.
  1161. */
  1162. irqreturn_t iwl_isr_ict(int irq, void *data)
  1163. {
  1164. struct iwl_trans *trans = data;
  1165. struct iwl_trans_pcie *trans_pcie;
  1166. u32 inta, inta_mask;
  1167. u32 val = 0;
  1168. unsigned long flags;
  1169. if (!trans)
  1170. return IRQ_NONE;
  1171. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1172. /* dram interrupt table not set yet,
  1173. * use legacy interrupt.
  1174. */
  1175. if (!trans_pcie->use_ict)
  1176. return iwl_isr(irq, data);
  1177. spin_lock_irqsave(&trans->shrd->lock, flags);
  1178. /* Disable (but don't clear!) interrupts here to avoid
  1179. * back-to-back ISRs and sporadic interrupts from our NIC.
  1180. * If we have something to service, the tasklet will re-enable ints.
  1181. * If we *don't* have something, we'll re-enable before leaving here.
  1182. */
  1183. inta_mask = iwl_read32(bus(trans), CSR_INT_MASK); /* just for debug */
  1184. iwl_write32(bus(trans), CSR_INT_MASK, 0x00000000);
  1185. /* Ignore interrupt if there's nothing in NIC to service.
  1186. * This may be due to IRQ shared with another device,
  1187. * or due to sporadic interrupts thrown from our NIC. */
  1188. if (!trans_pcie->ict_tbl[trans_pcie->ict_index]) {
  1189. IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
  1190. goto none;
  1191. }
  1192. /* read all entries that not 0 start with ict_index */
  1193. while (trans_pcie->ict_tbl[trans_pcie->ict_index]) {
  1194. val |= le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
  1195. IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
  1196. trans_pcie->ict_index,
  1197. le32_to_cpu(
  1198. trans_pcie->ict_tbl[trans_pcie->ict_index]));
  1199. trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
  1200. trans_pcie->ict_index =
  1201. iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
  1202. }
  1203. /* We should not get this value, just ignore it. */
  1204. if (val == 0xffffffff)
  1205. val = 0;
  1206. /*
  1207. * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
  1208. * (bit 15 before shifting it to 31) to clear when using interrupt
  1209. * coalescing. fortunately, bits 18 and 19 stay set when this happens
  1210. * so we use them to decide on the real state of the Rx bit.
  1211. * In order words, bit 15 is set if bit 18 or bit 19 are set.
  1212. */
  1213. if (val & 0xC0000)
  1214. val |= 0x8000;
  1215. inta = (0xff & val) | ((0xff00 & val) << 16);
  1216. IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1217. inta, inta_mask, val);
  1218. inta &= trans_pcie->inta_mask;
  1219. trans_pcie->inta |= inta;
  1220. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1221. if (likely(inta))
  1222. tasklet_schedule(&trans_pcie->irq_tasklet);
  1223. else if (test_bit(STATUS_INT_ENABLED, &trans->shrd->status) &&
  1224. !trans_pcie->inta) {
  1225. /* Allow interrupt if was disabled by this handler and
  1226. * no tasklet was schedules, We should not enable interrupt,
  1227. * tasklet will enable it.
  1228. */
  1229. iwl_enable_interrupts(trans);
  1230. }
  1231. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  1232. return IRQ_HANDLED;
  1233. none:
  1234. /* re-enable interrupts here since we don't have anything to service.
  1235. * only Re-enable if disabled by irq.
  1236. */
  1237. if (test_bit(STATUS_INT_ENABLED, &trans->shrd->status) &&
  1238. !trans_pcie->inta)
  1239. iwl_enable_interrupts(trans);
  1240. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  1241. return IRQ_NONE;
  1242. }