iwl-3945.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "iwl-fh.h"
  41. #include "iwl-3945-fh.h"
  42. #include "iwl-commands.h"
  43. #include "iwl-sta.h"
  44. #include "iwl-3945.h"
  45. #include "iwl-eeprom.h"
  46. #include "iwl-core.h"
  47. #include "iwl-helpers.h"
  48. #include "iwl-led.h"
  49. #include "iwl-3945-led.h"
  50. #include "iwl-3945-debugfs.h"
  51. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  52. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  53. IWL_RATE_##r##M_IEEE, \
  54. IWL_RATE_##ip##M_INDEX, \
  55. IWL_RATE_##in##M_INDEX, \
  56. IWL_RATE_##rp##M_INDEX, \
  57. IWL_RATE_##rn##M_INDEX, \
  58. IWL_RATE_##pp##M_INDEX, \
  59. IWL_RATE_##np##M_INDEX, \
  60. IWL_RATE_##r##M_INDEX_TABLE, \
  61. IWL_RATE_##ip##M_INDEX_TABLE }
  62. /*
  63. * Parameter order:
  64. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  65. *
  66. * If there isn't a valid next or previous rate then INV is used which
  67. * maps to IWL_RATE_INVALID
  68. *
  69. */
  70. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  71. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  72. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  73. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  74. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  75. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  76. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  77. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  78. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  79. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  80. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  81. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  82. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  83. };
  84. static inline u8 iwl3945_get_prev_ieee_rate(u8 rate_index)
  85. {
  86. u8 rate = iwl3945_rates[rate_index].prev_ieee;
  87. if (rate == IWL_RATE_INVALID)
  88. rate = rate_index;
  89. return rate;
  90. }
  91. /* 1 = enable the iwl3945_disable_events() function */
  92. #define IWL_EVT_DISABLE (0)
  93. #define IWL_EVT_DISABLE_SIZE (1532/32)
  94. /**
  95. * iwl3945_disable_events - Disable selected events in uCode event log
  96. *
  97. * Disable an event by writing "1"s into "disable"
  98. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  99. * Default values of 0 enable uCode events to be logged.
  100. * Use for only special debugging. This function is just a placeholder as-is,
  101. * you'll need to provide the special bits! ...
  102. * ... and set IWL_EVT_DISABLE to 1. */
  103. void iwl3945_disable_events(struct iwl_priv *priv)
  104. {
  105. int i;
  106. u32 base; /* SRAM address of event log header */
  107. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  108. u32 array_size; /* # of u32 entries in array */
  109. static const u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  110. 0x00000000, /* 31 - 0 Event id numbers */
  111. 0x00000000, /* 63 - 32 */
  112. 0x00000000, /* 95 - 64 */
  113. 0x00000000, /* 127 - 96 */
  114. 0x00000000, /* 159 - 128 */
  115. 0x00000000, /* 191 - 160 */
  116. 0x00000000, /* 223 - 192 */
  117. 0x00000000, /* 255 - 224 */
  118. 0x00000000, /* 287 - 256 */
  119. 0x00000000, /* 319 - 288 */
  120. 0x00000000, /* 351 - 320 */
  121. 0x00000000, /* 383 - 352 */
  122. 0x00000000, /* 415 - 384 */
  123. 0x00000000, /* 447 - 416 */
  124. 0x00000000, /* 479 - 448 */
  125. 0x00000000, /* 511 - 480 */
  126. 0x00000000, /* 543 - 512 */
  127. 0x00000000, /* 575 - 544 */
  128. 0x00000000, /* 607 - 576 */
  129. 0x00000000, /* 639 - 608 */
  130. 0x00000000, /* 671 - 640 */
  131. 0x00000000, /* 703 - 672 */
  132. 0x00000000, /* 735 - 704 */
  133. 0x00000000, /* 767 - 736 */
  134. 0x00000000, /* 799 - 768 */
  135. 0x00000000, /* 831 - 800 */
  136. 0x00000000, /* 863 - 832 */
  137. 0x00000000, /* 895 - 864 */
  138. 0x00000000, /* 927 - 896 */
  139. 0x00000000, /* 959 - 928 */
  140. 0x00000000, /* 991 - 960 */
  141. 0x00000000, /* 1023 - 992 */
  142. 0x00000000, /* 1055 - 1024 */
  143. 0x00000000, /* 1087 - 1056 */
  144. 0x00000000, /* 1119 - 1088 */
  145. 0x00000000, /* 1151 - 1120 */
  146. 0x00000000, /* 1183 - 1152 */
  147. 0x00000000, /* 1215 - 1184 */
  148. 0x00000000, /* 1247 - 1216 */
  149. 0x00000000, /* 1279 - 1248 */
  150. 0x00000000, /* 1311 - 1280 */
  151. 0x00000000, /* 1343 - 1312 */
  152. 0x00000000, /* 1375 - 1344 */
  153. 0x00000000, /* 1407 - 1376 */
  154. 0x00000000, /* 1439 - 1408 */
  155. 0x00000000, /* 1471 - 1440 */
  156. 0x00000000, /* 1503 - 1472 */
  157. };
  158. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  159. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  160. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  161. return;
  162. }
  163. disable_ptr = iwl_legacy_read_targ_mem(priv, base + (4 * sizeof(u32)));
  164. array_size = iwl_legacy_read_targ_mem(priv, base + (5 * sizeof(u32)));
  165. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  166. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  167. disable_ptr);
  168. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  169. iwl_legacy_write_targ_mem(priv,
  170. disable_ptr + (i * sizeof(u32)),
  171. evt_disable[i]);
  172. } else {
  173. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  174. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  175. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  176. disable_ptr, array_size);
  177. }
  178. }
  179. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  180. {
  181. int idx;
  182. for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
  183. if (iwl3945_rates[idx].plcp == plcp)
  184. return idx;
  185. return -1;
  186. }
  187. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUG
  188. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  189. static const char *iwl3945_get_tx_fail_reason(u32 status)
  190. {
  191. switch (status & TX_STATUS_MSK) {
  192. case TX_3945_STATUS_SUCCESS:
  193. return "SUCCESS";
  194. TX_STATUS_ENTRY(SHORT_LIMIT);
  195. TX_STATUS_ENTRY(LONG_LIMIT);
  196. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  197. TX_STATUS_ENTRY(MGMNT_ABORT);
  198. TX_STATUS_ENTRY(NEXT_FRAG);
  199. TX_STATUS_ENTRY(LIFE_EXPIRE);
  200. TX_STATUS_ENTRY(DEST_PS);
  201. TX_STATUS_ENTRY(ABORTED);
  202. TX_STATUS_ENTRY(BT_RETRY);
  203. TX_STATUS_ENTRY(STA_INVALID);
  204. TX_STATUS_ENTRY(FRAG_DROPPED);
  205. TX_STATUS_ENTRY(TID_DISABLE);
  206. TX_STATUS_ENTRY(FRAME_FLUSHED);
  207. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  208. TX_STATUS_ENTRY(TX_LOCKED);
  209. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  210. }
  211. return "UNKNOWN";
  212. }
  213. #else
  214. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  215. {
  216. return "";
  217. }
  218. #endif
  219. /*
  220. * get ieee prev rate from rate scale table.
  221. * for A and B mode we need to overright prev
  222. * value
  223. */
  224. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  225. {
  226. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  227. switch (priv->band) {
  228. case IEEE80211_BAND_5GHZ:
  229. if (rate == IWL_RATE_12M_INDEX)
  230. next_rate = IWL_RATE_9M_INDEX;
  231. else if (rate == IWL_RATE_6M_INDEX)
  232. next_rate = IWL_RATE_6M_INDEX;
  233. break;
  234. case IEEE80211_BAND_2GHZ:
  235. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  236. iwl_legacy_is_associated(priv, IWL_RXON_CTX_BSS)) {
  237. if (rate == IWL_RATE_11M_INDEX)
  238. next_rate = IWL_RATE_5M_INDEX;
  239. }
  240. break;
  241. default:
  242. break;
  243. }
  244. return next_rate;
  245. }
  246. /**
  247. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  248. *
  249. * When FW advances 'R' index, all entries between old and new 'R' index
  250. * need to be reclaimed. As result, some free space forms. If there is
  251. * enough free space (> low mark), wake the stack that feeds us.
  252. */
  253. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  254. int txq_id, int index)
  255. {
  256. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  257. struct iwl_queue *q = &txq->q;
  258. struct iwl_tx_info *tx_info;
  259. BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
  260. for (index = iwl_legacy_queue_inc_wrap(index, q->n_bd);
  261. q->read_ptr != index;
  262. q->read_ptr = iwl_legacy_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  263. tx_info = &txq->txb[txq->q.read_ptr];
  264. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  265. tx_info->skb = NULL;
  266. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  267. }
  268. if (iwl_legacy_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  269. (txq_id != IWL39_CMD_QUEUE_NUM) &&
  270. priv->mac80211_registered)
  271. iwl_legacy_wake_queue(priv, txq);
  272. }
  273. /**
  274. * iwl3945_rx_reply_tx - Handle Tx response
  275. */
  276. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  277. struct iwl_rx_mem_buffer *rxb)
  278. {
  279. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  280. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  281. int txq_id = SEQ_TO_QUEUE(sequence);
  282. int index = SEQ_TO_INDEX(sequence);
  283. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  284. struct ieee80211_tx_info *info;
  285. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  286. u32 status = le32_to_cpu(tx_resp->status);
  287. int rate_idx;
  288. int fail;
  289. if ((index >= txq->q.n_bd) || (iwl_legacy_queue_used(&txq->q, index) == 0)) {
  290. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  291. "is out of range [0-%d] %d %d\n", txq_id,
  292. index, txq->q.n_bd, txq->q.write_ptr,
  293. txq->q.read_ptr);
  294. return;
  295. }
  296. txq->time_stamp = jiffies;
  297. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  298. ieee80211_tx_info_clear_status(info);
  299. /* Fill the MRR chain with some info about on-chip retransmissions */
  300. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  301. if (info->band == IEEE80211_BAND_5GHZ)
  302. rate_idx -= IWL_FIRST_OFDM_RATE;
  303. fail = tx_resp->failure_frame;
  304. info->status.rates[0].idx = rate_idx;
  305. info->status.rates[0].count = fail + 1; /* add final attempt */
  306. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  307. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  308. IEEE80211_TX_STAT_ACK : 0;
  309. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  310. txq_id, iwl3945_get_tx_fail_reason(status), status,
  311. tx_resp->rate, tx_resp->failure_frame);
  312. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  313. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  314. if (status & TX_ABORT_REQUIRED_MSK)
  315. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  316. }
  317. /*****************************************************************************
  318. *
  319. * Intel PRO/Wireless 3945ABG/BG Network Connection
  320. *
  321. * RX handler implementations
  322. *
  323. *****************************************************************************/
  324. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUGFS
  325. static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
  326. __le32 *stats)
  327. {
  328. int i;
  329. __le32 *prev_stats;
  330. u32 *accum_stats;
  331. u32 *delta, *max_delta;
  332. prev_stats = (__le32 *)&priv->_3945.statistics;
  333. accum_stats = (u32 *)&priv->_3945.accum_statistics;
  334. delta = (u32 *)&priv->_3945.delta_statistics;
  335. max_delta = (u32 *)&priv->_3945.max_delta;
  336. for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
  337. i += sizeof(__le32), stats++, prev_stats++, delta++,
  338. max_delta++, accum_stats++) {
  339. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  340. *delta = (le32_to_cpu(*stats) -
  341. le32_to_cpu(*prev_stats));
  342. *accum_stats += *delta;
  343. if (*delta > *max_delta)
  344. *max_delta = *delta;
  345. }
  346. }
  347. /* reset accumulative statistics for "no-counter" type statistics */
  348. priv->_3945.accum_statistics.general.temperature =
  349. priv->_3945.statistics.general.temperature;
  350. priv->_3945.accum_statistics.general.ttl_timestamp =
  351. priv->_3945.statistics.general.ttl_timestamp;
  352. }
  353. #endif
  354. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  355. struct iwl_rx_mem_buffer *rxb)
  356. {
  357. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  358. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  359. (int)sizeof(struct iwl3945_notif_statistics),
  360. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  361. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUGFS
  362. iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
  363. #endif
  364. memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
  365. }
  366. void iwl3945_reply_statistics(struct iwl_priv *priv,
  367. struct iwl_rx_mem_buffer *rxb)
  368. {
  369. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  370. __le32 *flag = (__le32 *)&pkt->u.raw;
  371. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  372. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUGFS
  373. memset(&priv->_3945.accum_statistics, 0,
  374. sizeof(struct iwl3945_notif_statistics));
  375. memset(&priv->_3945.delta_statistics, 0,
  376. sizeof(struct iwl3945_notif_statistics));
  377. memset(&priv->_3945.max_delta, 0,
  378. sizeof(struct iwl3945_notif_statistics));
  379. #endif
  380. IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
  381. }
  382. iwl3945_hw_rx_statistics(priv, rxb);
  383. }
  384. /******************************************************************************
  385. *
  386. * Misc. internal state and helper functions
  387. *
  388. ******************************************************************************/
  389. /* This is necessary only for a number of statistics, see the caller. */
  390. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  391. struct ieee80211_hdr *header)
  392. {
  393. /* Filter incoming packets to determine if they are targeted toward
  394. * this network, discarding packets coming from ourselves */
  395. switch (priv->iw_mode) {
  396. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  397. /* packets to our IBSS update information */
  398. return !compare_ether_addr(header->addr3, priv->bssid);
  399. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  400. /* packets to our IBSS update information */
  401. return !compare_ether_addr(header->addr2, priv->bssid);
  402. default:
  403. return 1;
  404. }
  405. }
  406. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  407. struct iwl_rx_mem_buffer *rxb,
  408. struct ieee80211_rx_status *stats)
  409. {
  410. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  411. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  412. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  413. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  414. u16 len = le16_to_cpu(rx_hdr->len);
  415. struct sk_buff *skb;
  416. __le16 fc = hdr->frame_control;
  417. /* We received data from the HW, so stop the watchdog */
  418. if (unlikely(len + IWL39_RX_FRAME_SIZE >
  419. PAGE_SIZE << priv->hw_params.rx_page_order)) {
  420. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  421. return;
  422. }
  423. /* We only process data packets if the interface is open */
  424. if (unlikely(!priv->is_open)) {
  425. IWL_DEBUG_DROP_LIMIT(priv,
  426. "Dropping packet while interface is not open.\n");
  427. return;
  428. }
  429. skb = dev_alloc_skb(128);
  430. if (!skb) {
  431. IWL_ERR(priv, "dev_alloc_skb failed\n");
  432. return;
  433. }
  434. if (!iwl3945_mod_params.sw_crypto)
  435. iwl_legacy_set_decrypted_flag(priv,
  436. (struct ieee80211_hdr *)rxb_addr(rxb),
  437. le32_to_cpu(rx_end->status), stats);
  438. skb_add_rx_frag(skb, 0, rxb->page,
  439. (void *)rx_hdr->payload - (void *)pkt, len);
  440. iwl_legacy_update_stats(priv, false, fc, len);
  441. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  442. ieee80211_rx(priv->hw, skb);
  443. priv->alloc_rxb_page--;
  444. rxb->page = NULL;
  445. }
  446. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  447. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  448. struct iwl_rx_mem_buffer *rxb)
  449. {
  450. struct ieee80211_hdr *header;
  451. struct ieee80211_rx_status rx_status;
  452. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  453. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  454. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  455. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  456. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  457. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  458. u8 network_packet;
  459. rx_status.flag = 0;
  460. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  461. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  462. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  463. rx_status.freq =
  464. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
  465. rx_status.band);
  466. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  467. if (rx_status.band == IEEE80211_BAND_5GHZ)
  468. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  469. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  470. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  471. /* set the preamble flag if appropriate */
  472. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  473. rx_status.flag |= RX_FLAG_SHORTPRE;
  474. if ((unlikely(rx_stats->phy_count > 20))) {
  475. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  476. rx_stats->phy_count);
  477. return;
  478. }
  479. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  480. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  481. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  482. return;
  483. }
  484. /* Convert 3945's rssi indicator to dBm */
  485. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  486. IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
  487. rx_status.signal, rx_stats_sig_avg,
  488. rx_stats_noise_diff);
  489. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  490. network_packet = iwl3945_is_network_packet(priv, header);
  491. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  492. network_packet ? '*' : ' ',
  493. le16_to_cpu(rx_hdr->channel),
  494. rx_status.signal, rx_status.signal,
  495. rx_status.rate_idx);
  496. iwl_legacy_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len),
  497. header);
  498. if (network_packet) {
  499. priv->_3945.last_beacon_time =
  500. le32_to_cpu(rx_end->beacon_timestamp);
  501. priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  502. priv->_3945.last_rx_rssi = rx_status.signal;
  503. }
  504. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  505. }
  506. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  507. struct iwl_tx_queue *txq,
  508. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  509. {
  510. int count;
  511. struct iwl_queue *q;
  512. struct iwl3945_tfd *tfd, *tfd_tmp;
  513. q = &txq->q;
  514. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  515. tfd = &tfd_tmp[q->write_ptr];
  516. if (reset)
  517. memset(tfd, 0, sizeof(*tfd));
  518. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  519. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  520. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  521. NUM_TFD_CHUNKS);
  522. return -EINVAL;
  523. }
  524. tfd->tbs[count].addr = cpu_to_le32(addr);
  525. tfd->tbs[count].len = cpu_to_le32(len);
  526. count++;
  527. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  528. TFD_CTL_PAD_SET(pad));
  529. return 0;
  530. }
  531. /**
  532. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  533. *
  534. * Does NOT advance any indexes
  535. */
  536. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  537. {
  538. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  539. int index = txq->q.read_ptr;
  540. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  541. struct pci_dev *dev = priv->pci_dev;
  542. int i;
  543. int counter;
  544. /* sanity check */
  545. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  546. if (counter > NUM_TFD_CHUNKS) {
  547. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  548. /* @todo issue fatal error, it is quite serious situation */
  549. return;
  550. }
  551. /* Unmap tx_cmd */
  552. if (counter)
  553. pci_unmap_single(dev,
  554. dma_unmap_addr(&txq->meta[index], mapping),
  555. dma_unmap_len(&txq->meta[index], len),
  556. PCI_DMA_TODEVICE);
  557. /* unmap chunks if any */
  558. for (i = 1; i < counter; i++)
  559. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  560. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  561. /* free SKB */
  562. if (txq->txb) {
  563. struct sk_buff *skb;
  564. skb = txq->txb[txq->q.read_ptr].skb;
  565. /* can be called from irqs-disabled context */
  566. if (skb) {
  567. dev_kfree_skb_any(skb);
  568. txq->txb[txq->q.read_ptr].skb = NULL;
  569. }
  570. }
  571. }
  572. /**
  573. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  574. *
  575. */
  576. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  577. struct iwl_device_cmd *cmd,
  578. struct ieee80211_tx_info *info,
  579. struct ieee80211_hdr *hdr,
  580. int sta_id, int tx_id)
  581. {
  582. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  583. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
  584. u16 rate_mask;
  585. int rate;
  586. u8 rts_retry_limit;
  587. u8 data_retry_limit;
  588. __le32 tx_flags;
  589. __le16 fc = hdr->frame_control;
  590. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  591. rate = iwl3945_rates[rate_index].plcp;
  592. tx_flags = tx_cmd->tx_flags;
  593. /* We need to figure out how to get the sta->supp_rates while
  594. * in this running context */
  595. rate_mask = IWL_RATES_MASK_3945;
  596. /* Set retry limit on DATA packets and Probe Responses*/
  597. if (ieee80211_is_probe_resp(fc))
  598. data_retry_limit = 3;
  599. else
  600. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  601. tx_cmd->data_retry_limit = data_retry_limit;
  602. if (tx_id >= IWL39_CMD_QUEUE_NUM)
  603. rts_retry_limit = 3;
  604. else
  605. rts_retry_limit = 7;
  606. if (data_retry_limit < rts_retry_limit)
  607. rts_retry_limit = data_retry_limit;
  608. tx_cmd->rts_retry_limit = rts_retry_limit;
  609. tx_cmd->rate = rate;
  610. tx_cmd->tx_flags = tx_flags;
  611. /* OFDM */
  612. tx_cmd->supp_rates[0] =
  613. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  614. /* CCK */
  615. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  616. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  617. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  618. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  619. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  620. }
  621. static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
  622. {
  623. unsigned long flags_spin;
  624. struct iwl_station_entry *station;
  625. if (sta_id == IWL_INVALID_STATION)
  626. return IWL_INVALID_STATION;
  627. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  628. station = &priv->stations[sta_id];
  629. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  630. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  631. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  632. iwl_legacy_send_add_sta(priv, &station->sta, CMD_ASYNC);
  633. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  634. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  635. sta_id, tx_rate);
  636. return sta_id;
  637. }
  638. static void iwl3945_set_pwr_vmain(struct iwl_priv *priv)
  639. {
  640. /*
  641. * (for documentation purposes)
  642. * to set power to V_AUX, do
  643. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  644. iwl_legacy_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  645. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  646. ~APMG_PS_CTRL_MSK_PWR_SRC);
  647. iwl_poll_bit(priv, CSR_GPIO_IN,
  648. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  649. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  650. }
  651. */
  652. iwl_legacy_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  653. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  654. ~APMG_PS_CTRL_MSK_PWR_SRC);
  655. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  656. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  657. }
  658. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  659. {
  660. iwl_legacy_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  661. iwl_legacy_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0),
  662. rxq->rb_stts_dma);
  663. iwl_legacy_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  664. iwl_legacy_write_direct32(priv, FH39_RCSR_CONFIG(0),
  665. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  666. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  667. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  668. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  669. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  670. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  671. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  672. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  673. /* fake read to flush all prev I/O */
  674. iwl_legacy_read_direct32(priv, FH39_RSSR_CTRL);
  675. return 0;
  676. }
  677. static int iwl3945_tx_reset(struct iwl_priv *priv)
  678. {
  679. /* bypass mode */
  680. iwl_legacy_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  681. /* RA 0 is active */
  682. iwl_legacy_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  683. /* all 6 fifo are active */
  684. iwl_legacy_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  685. iwl_legacy_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  686. iwl_legacy_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  687. iwl_legacy_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  688. iwl_legacy_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  689. iwl_legacy_write_direct32(priv, FH39_TSSR_CBB_BASE,
  690. priv->_3945.shared_phys);
  691. iwl_legacy_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  692. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  693. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  694. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  695. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  696. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  697. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  698. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  699. return 0;
  700. }
  701. /**
  702. * iwl3945_txq_ctx_reset - Reset TX queue context
  703. *
  704. * Destroys all DMA structures and initialize them again
  705. */
  706. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  707. {
  708. int rc;
  709. int txq_id, slots_num;
  710. iwl3945_hw_txq_ctx_free(priv);
  711. /* allocate tx queue structure */
  712. rc = iwl_legacy_alloc_txq_mem(priv);
  713. if (rc)
  714. return rc;
  715. /* Tx CMD queue */
  716. rc = iwl3945_tx_reset(priv);
  717. if (rc)
  718. goto error;
  719. /* Tx queue(s) */
  720. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  721. slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
  722. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  723. rc = iwl_legacy_tx_queue_init(priv, &priv->txq[txq_id],
  724. slots_num, txq_id);
  725. if (rc) {
  726. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  727. goto error;
  728. }
  729. }
  730. return rc;
  731. error:
  732. iwl3945_hw_txq_ctx_free(priv);
  733. return rc;
  734. }
  735. /*
  736. * Start up 3945's basic functionality after it has been reset
  737. * (e.g. after platform boot, or shutdown via iwl_legacy_apm_stop())
  738. * NOTE: This does not load uCode nor start the embedded processor
  739. */
  740. static int iwl3945_apm_init(struct iwl_priv *priv)
  741. {
  742. int ret = iwl_legacy_apm_init(priv);
  743. /* Clear APMG (NIC's internal power management) interrupts */
  744. iwl_legacy_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  745. iwl_legacy_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  746. /* Reset radio chip */
  747. iwl_legacy_set_bits_prph(priv, APMG_PS_CTRL_REG,
  748. APMG_PS_CTRL_VAL_RESET_REQ);
  749. udelay(5);
  750. iwl_legacy_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  751. APMG_PS_CTRL_VAL_RESET_REQ);
  752. return ret;
  753. }
  754. static void iwl3945_nic_config(struct iwl_priv *priv)
  755. {
  756. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  757. unsigned long flags;
  758. u8 rev_id = priv->pci_dev->revision;
  759. spin_lock_irqsave(&priv->lock, flags);
  760. /* Determine HW type */
  761. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  762. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  763. IWL_DEBUG_INFO(priv, "RTP type\n");
  764. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  765. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  766. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  767. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  768. } else {
  769. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  770. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  771. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  772. }
  773. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  774. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  775. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  776. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  777. } else
  778. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  779. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  780. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  781. eeprom->board_revision);
  782. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  783. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  784. } else {
  785. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  786. eeprom->board_revision);
  787. iwl_legacy_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  788. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  789. }
  790. if (eeprom->almgor_m_version <= 1) {
  791. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  792. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  793. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  794. eeprom->almgor_m_version);
  795. } else {
  796. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  797. eeprom->almgor_m_version);
  798. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  799. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  800. }
  801. spin_unlock_irqrestore(&priv->lock, flags);
  802. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  803. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  804. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  805. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  806. }
  807. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  808. {
  809. int rc;
  810. unsigned long flags;
  811. struct iwl_rx_queue *rxq = &priv->rxq;
  812. spin_lock_irqsave(&priv->lock, flags);
  813. priv->cfg->ops->lib->apm_ops.init(priv);
  814. spin_unlock_irqrestore(&priv->lock, flags);
  815. iwl3945_set_pwr_vmain(priv);
  816. priv->cfg->ops->lib->apm_ops.config(priv);
  817. /* Allocate the RX queue, or reset if it is already allocated */
  818. if (!rxq->bd) {
  819. rc = iwl_legacy_rx_queue_alloc(priv);
  820. if (rc) {
  821. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  822. return -ENOMEM;
  823. }
  824. } else
  825. iwl3945_rx_queue_reset(priv, rxq);
  826. iwl3945_rx_replenish(priv);
  827. iwl3945_rx_init(priv, rxq);
  828. /* Look at using this instead:
  829. rxq->need_update = 1;
  830. iwl_legacy_rx_queue_update_write_ptr(priv, rxq);
  831. */
  832. iwl_legacy_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  833. rc = iwl3945_txq_ctx_reset(priv);
  834. if (rc)
  835. return rc;
  836. set_bit(STATUS_INIT, &priv->status);
  837. return 0;
  838. }
  839. /**
  840. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  841. *
  842. * Destroy all TX DMA queues and structures
  843. */
  844. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  845. {
  846. int txq_id;
  847. /* Tx queues */
  848. if (priv->txq)
  849. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  850. txq_id++)
  851. if (txq_id == IWL39_CMD_QUEUE_NUM)
  852. iwl_legacy_cmd_queue_free(priv);
  853. else
  854. iwl_legacy_tx_queue_free(priv, txq_id);
  855. /* free tx queue structure */
  856. iwl_legacy_txq_mem(priv);
  857. }
  858. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  859. {
  860. int txq_id;
  861. /* stop SCD */
  862. iwl_legacy_write_prph(priv, ALM_SCD_MODE_REG, 0);
  863. iwl_legacy_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
  864. /* reset TFD queues */
  865. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  866. iwl_legacy_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  867. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  868. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  869. 1000);
  870. }
  871. iwl3945_hw_txq_ctx_free(priv);
  872. }
  873. /**
  874. * iwl3945_hw_reg_adjust_power_by_temp
  875. * return index delta into power gain settings table
  876. */
  877. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  878. {
  879. return (new_reading - old_reading) * (-11) / 100;
  880. }
  881. /**
  882. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  883. */
  884. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  885. {
  886. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  887. }
  888. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  889. {
  890. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  891. }
  892. /**
  893. * iwl3945_hw_reg_txpower_get_temperature
  894. * get the current temperature by reading from NIC
  895. */
  896. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  897. {
  898. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  899. int temperature;
  900. temperature = iwl3945_hw_get_temperature(priv);
  901. /* driver's okay range is -260 to +25.
  902. * human readable okay range is 0 to +285 */
  903. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  904. /* handle insane temp reading */
  905. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  906. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  907. /* if really really hot(?),
  908. * substitute the 3rd band/group's temp measured at factory */
  909. if (priv->last_temperature > 100)
  910. temperature = eeprom->groups[2].temperature;
  911. else /* else use most recent "sane" value from driver */
  912. temperature = priv->last_temperature;
  913. }
  914. return temperature; /* raw, not "human readable" */
  915. }
  916. /* Adjust Txpower only if temperature variance is greater than threshold.
  917. *
  918. * Both are lower than older versions' 9 degrees */
  919. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  920. /**
  921. * iwl3945_is_temp_calib_needed - determines if new calibration is needed
  922. *
  923. * records new temperature in tx_mgr->temperature.
  924. * replaces tx_mgr->last_temperature *only* if calib needed
  925. * (assumes caller will actually do the calibration!). */
  926. static int iwl3945_is_temp_calib_needed(struct iwl_priv *priv)
  927. {
  928. int temp_diff;
  929. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  930. temp_diff = priv->temperature - priv->last_temperature;
  931. /* get absolute value */
  932. if (temp_diff < 0) {
  933. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  934. temp_diff = -temp_diff;
  935. } else if (temp_diff == 0)
  936. IWL_DEBUG_POWER(priv, "Same temp,\n");
  937. else
  938. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  939. /* if we don't need calibration, *don't* update last_temperature */
  940. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  941. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  942. return 0;
  943. }
  944. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  945. /* assume that caller will actually do calib ...
  946. * update the "last temperature" value */
  947. priv->last_temperature = priv->temperature;
  948. return 1;
  949. }
  950. #define IWL_MAX_GAIN_ENTRIES 78
  951. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  952. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  953. /* radio and DSP power table, each step is 1/2 dB.
  954. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  955. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  956. {
  957. {251, 127}, /* 2.4 GHz, highest power */
  958. {251, 127},
  959. {251, 127},
  960. {251, 127},
  961. {251, 125},
  962. {251, 110},
  963. {251, 105},
  964. {251, 98},
  965. {187, 125},
  966. {187, 115},
  967. {187, 108},
  968. {187, 99},
  969. {243, 119},
  970. {243, 111},
  971. {243, 105},
  972. {243, 97},
  973. {243, 92},
  974. {211, 106},
  975. {211, 100},
  976. {179, 120},
  977. {179, 113},
  978. {179, 107},
  979. {147, 125},
  980. {147, 119},
  981. {147, 112},
  982. {147, 106},
  983. {147, 101},
  984. {147, 97},
  985. {147, 91},
  986. {115, 107},
  987. {235, 121},
  988. {235, 115},
  989. {235, 109},
  990. {203, 127},
  991. {203, 121},
  992. {203, 115},
  993. {203, 108},
  994. {203, 102},
  995. {203, 96},
  996. {203, 92},
  997. {171, 110},
  998. {171, 104},
  999. {171, 98},
  1000. {139, 116},
  1001. {227, 125},
  1002. {227, 119},
  1003. {227, 113},
  1004. {227, 107},
  1005. {227, 101},
  1006. {227, 96},
  1007. {195, 113},
  1008. {195, 106},
  1009. {195, 102},
  1010. {195, 95},
  1011. {163, 113},
  1012. {163, 106},
  1013. {163, 102},
  1014. {163, 95},
  1015. {131, 113},
  1016. {131, 106},
  1017. {131, 102},
  1018. {131, 95},
  1019. {99, 113},
  1020. {99, 106},
  1021. {99, 102},
  1022. {99, 95},
  1023. {67, 113},
  1024. {67, 106},
  1025. {67, 102},
  1026. {67, 95},
  1027. {35, 113},
  1028. {35, 106},
  1029. {35, 102},
  1030. {35, 95},
  1031. {3, 113},
  1032. {3, 106},
  1033. {3, 102},
  1034. {3, 95} }, /* 2.4 GHz, lowest power */
  1035. {
  1036. {251, 127}, /* 5.x GHz, highest power */
  1037. {251, 120},
  1038. {251, 114},
  1039. {219, 119},
  1040. {219, 101},
  1041. {187, 113},
  1042. {187, 102},
  1043. {155, 114},
  1044. {155, 103},
  1045. {123, 117},
  1046. {123, 107},
  1047. {123, 99},
  1048. {123, 92},
  1049. {91, 108},
  1050. {59, 125},
  1051. {59, 118},
  1052. {59, 109},
  1053. {59, 102},
  1054. {59, 96},
  1055. {59, 90},
  1056. {27, 104},
  1057. {27, 98},
  1058. {27, 92},
  1059. {115, 118},
  1060. {115, 111},
  1061. {115, 104},
  1062. {83, 126},
  1063. {83, 121},
  1064. {83, 113},
  1065. {83, 105},
  1066. {83, 99},
  1067. {51, 118},
  1068. {51, 111},
  1069. {51, 104},
  1070. {51, 98},
  1071. {19, 116},
  1072. {19, 109},
  1073. {19, 102},
  1074. {19, 98},
  1075. {19, 93},
  1076. {171, 113},
  1077. {171, 107},
  1078. {171, 99},
  1079. {139, 120},
  1080. {139, 113},
  1081. {139, 107},
  1082. {139, 99},
  1083. {107, 120},
  1084. {107, 113},
  1085. {107, 107},
  1086. {107, 99},
  1087. {75, 120},
  1088. {75, 113},
  1089. {75, 107},
  1090. {75, 99},
  1091. {43, 120},
  1092. {43, 113},
  1093. {43, 107},
  1094. {43, 99},
  1095. {11, 120},
  1096. {11, 113},
  1097. {11, 107},
  1098. {11, 99},
  1099. {131, 107},
  1100. {131, 99},
  1101. {99, 120},
  1102. {99, 113},
  1103. {99, 107},
  1104. {99, 99},
  1105. {67, 120},
  1106. {67, 113},
  1107. {67, 107},
  1108. {67, 99},
  1109. {35, 120},
  1110. {35, 113},
  1111. {35, 107},
  1112. {35, 99},
  1113. {3, 120} } /* 5.x GHz, lowest power */
  1114. };
  1115. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1116. {
  1117. if (index < 0)
  1118. return 0;
  1119. if (index >= IWL_MAX_GAIN_ENTRIES)
  1120. return IWL_MAX_GAIN_ENTRIES - 1;
  1121. return (u8) index;
  1122. }
  1123. /* Kick off thermal recalibration check every 60 seconds */
  1124. #define REG_RECALIB_PERIOD (60)
  1125. /**
  1126. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1127. *
  1128. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1129. * or 6 Mbit (OFDM) rates.
  1130. */
  1131. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1132. s32 rate_index, const s8 *clip_pwrs,
  1133. struct iwl_channel_info *ch_info,
  1134. int band_index)
  1135. {
  1136. struct iwl3945_scan_power_info *scan_power_info;
  1137. s8 power;
  1138. u8 power_index;
  1139. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1140. /* use this channel group's 6Mbit clipping/saturation pwr,
  1141. * but cap at regulatory scan power restriction (set during init
  1142. * based on eeprom channel data) for this channel. */
  1143. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1144. power = min(power, priv->tx_power_user_lmt);
  1145. scan_power_info->requested_power = power;
  1146. /* find difference between new scan *power* and current "normal"
  1147. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1148. * current "normal" temperature-compensated Tx power *index* for
  1149. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1150. * *index*. */
  1151. power_index = ch_info->power_info[rate_index].power_table_index
  1152. - (power - ch_info->power_info
  1153. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1154. /* store reference index that we use when adjusting *all* scan
  1155. * powers. So we can accommodate user (all channel) or spectrum
  1156. * management (single channel) power changes "between" temperature
  1157. * feedback compensation procedures.
  1158. * don't force fit this reference index into gain table; it may be a
  1159. * negative number. This will help avoid errors when we're at
  1160. * the lower bounds (highest gains, for warmest temperatures)
  1161. * of the table. */
  1162. /* don't exceed table bounds for "real" setting */
  1163. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1164. scan_power_info->power_table_index = power_index;
  1165. scan_power_info->tpc.tx_gain =
  1166. power_gain_table[band_index][power_index].tx_gain;
  1167. scan_power_info->tpc.dsp_atten =
  1168. power_gain_table[band_index][power_index].dsp_atten;
  1169. }
  1170. /**
  1171. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1172. *
  1173. * Configures power settings for all rates for the current channel,
  1174. * using values from channel info struct, and send to NIC
  1175. */
  1176. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1177. {
  1178. int rate_idx, i;
  1179. const struct iwl_channel_info *ch_info = NULL;
  1180. struct iwl3945_txpowertable_cmd txpower = {
  1181. .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
  1182. };
  1183. u16 chan;
  1184. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  1185. "TX Power requested while scanning!\n"))
  1186. return -EAGAIN;
  1187. chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
  1188. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1189. ch_info = iwl_legacy_get_channel_info(priv, priv->band, chan);
  1190. if (!ch_info) {
  1191. IWL_ERR(priv,
  1192. "Failed to get channel info for channel %d [%d]\n",
  1193. chan, priv->band);
  1194. return -EINVAL;
  1195. }
  1196. if (!iwl_legacy_is_channel_valid(ch_info)) {
  1197. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1198. "non-Tx channel.\n");
  1199. return 0;
  1200. }
  1201. /* fill cmd with power settings for all rates for current channel */
  1202. /* Fill OFDM rate */
  1203. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1204. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1205. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1206. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1207. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1208. le16_to_cpu(txpower.channel),
  1209. txpower.band,
  1210. txpower.power[i].tpc.tx_gain,
  1211. txpower.power[i].tpc.dsp_atten,
  1212. txpower.power[i].rate);
  1213. }
  1214. /* Fill CCK rates */
  1215. for (rate_idx = IWL_FIRST_CCK_RATE;
  1216. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1217. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1218. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1219. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1220. le16_to_cpu(txpower.channel),
  1221. txpower.band,
  1222. txpower.power[i].tpc.tx_gain,
  1223. txpower.power[i].tpc.dsp_atten,
  1224. txpower.power[i].rate);
  1225. }
  1226. return iwl_legacy_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1227. sizeof(struct iwl3945_txpowertable_cmd),
  1228. &txpower);
  1229. }
  1230. /**
  1231. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1232. * @ch_info: Channel to update. Uses power_info.requested_power.
  1233. *
  1234. * Replace requested_power and base_power_index ch_info fields for
  1235. * one channel.
  1236. *
  1237. * Called if user or spectrum management changes power preferences.
  1238. * Takes into account h/w and modulation limitations (clip power).
  1239. *
  1240. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1241. *
  1242. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1243. * properly fill out the scan powers, and actual h/w gain settings,
  1244. * and send changes to NIC
  1245. */
  1246. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1247. struct iwl_channel_info *ch_info)
  1248. {
  1249. struct iwl3945_channel_power_info *power_info;
  1250. int power_changed = 0;
  1251. int i;
  1252. const s8 *clip_pwrs;
  1253. int power;
  1254. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1255. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1256. /* Get this channel's rate-to-current-power settings table */
  1257. power_info = ch_info->power_info;
  1258. /* update OFDM Txpower settings */
  1259. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1260. i++, ++power_info) {
  1261. int delta_idx;
  1262. /* limit new power to be no more than h/w capability */
  1263. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1264. if (power == power_info->requested_power)
  1265. continue;
  1266. /* find difference between old and new requested powers,
  1267. * update base (non-temp-compensated) power index */
  1268. delta_idx = (power - power_info->requested_power) * 2;
  1269. power_info->base_power_index -= delta_idx;
  1270. /* save new requested power value */
  1271. power_info->requested_power = power;
  1272. power_changed = 1;
  1273. }
  1274. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1275. * ... all CCK power settings for a given channel are the *same*. */
  1276. if (power_changed) {
  1277. power =
  1278. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1279. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1280. /* do all CCK rates' iwl3945_channel_power_info structures */
  1281. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1282. power_info->requested_power = power;
  1283. power_info->base_power_index =
  1284. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1285. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1286. ++power_info;
  1287. }
  1288. }
  1289. return 0;
  1290. }
  1291. /**
  1292. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1293. *
  1294. * NOTE: Returned power limit may be less (but not more) than requested,
  1295. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1296. * (no consideration for h/w clipping limitations).
  1297. */
  1298. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1299. {
  1300. s8 max_power;
  1301. #if 0
  1302. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1303. if (ch_info->tgd_data.max_power != 0)
  1304. max_power = min(ch_info->tgd_data.max_power,
  1305. ch_info->eeprom.max_power_avg);
  1306. /* else just use EEPROM limits */
  1307. else
  1308. #endif
  1309. max_power = ch_info->eeprom.max_power_avg;
  1310. return min(max_power, ch_info->max_power_avg);
  1311. }
  1312. /**
  1313. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1314. *
  1315. * Compensate txpower settings of *all* channels for temperature.
  1316. * This only accounts for the difference between current temperature
  1317. * and the factory calibration temperatures, and bases the new settings
  1318. * on the channel's base_power_index.
  1319. *
  1320. * If RxOn is "associated", this sends the new Txpower to NIC!
  1321. */
  1322. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1323. {
  1324. struct iwl_channel_info *ch_info = NULL;
  1325. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1326. int delta_index;
  1327. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1328. u8 a_band;
  1329. u8 rate_index;
  1330. u8 scan_tbl_index;
  1331. u8 i;
  1332. int ref_temp;
  1333. int temperature = priv->temperature;
  1334. if (priv->disable_tx_power_cal ||
  1335. test_bit(STATUS_SCANNING, &priv->status)) {
  1336. /* do not perform tx power calibration */
  1337. return 0;
  1338. }
  1339. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1340. for (i = 0; i < priv->channel_count; i++) {
  1341. ch_info = &priv->channel_info[i];
  1342. a_band = iwl_legacy_is_channel_a_band(ch_info);
  1343. /* Get this chnlgrp's factory calibration temperature */
  1344. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1345. temperature;
  1346. /* get power index adjustment based on current and factory
  1347. * temps */
  1348. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1349. ref_temp);
  1350. /* set tx power value for all rates, OFDM and CCK */
  1351. for (rate_index = 0; rate_index < IWL_RATE_COUNT_3945;
  1352. rate_index++) {
  1353. int power_idx =
  1354. ch_info->power_info[rate_index].base_power_index;
  1355. /* temperature compensate */
  1356. power_idx += delta_index;
  1357. /* stay within table range */
  1358. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1359. ch_info->power_info[rate_index].
  1360. power_table_index = (u8) power_idx;
  1361. ch_info->power_info[rate_index].tpc =
  1362. power_gain_table[a_band][power_idx];
  1363. }
  1364. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1365. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1366. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1367. for (scan_tbl_index = 0;
  1368. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1369. s32 actual_index = (scan_tbl_index == 0) ?
  1370. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1371. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1372. actual_index, clip_pwrs,
  1373. ch_info, a_band);
  1374. }
  1375. }
  1376. /* send Txpower command for current channel to ucode */
  1377. return priv->cfg->ops->lib->send_tx_power(priv);
  1378. }
  1379. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1380. {
  1381. struct iwl_channel_info *ch_info;
  1382. s8 max_power;
  1383. u8 a_band;
  1384. u8 i;
  1385. if (priv->tx_power_user_lmt == power) {
  1386. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1387. "limit: %ddBm.\n", power);
  1388. return 0;
  1389. }
  1390. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1391. priv->tx_power_user_lmt = power;
  1392. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1393. for (i = 0; i < priv->channel_count; i++) {
  1394. ch_info = &priv->channel_info[i];
  1395. a_band = iwl_legacy_is_channel_a_band(ch_info);
  1396. /* find minimum power of all user and regulatory constraints
  1397. * (does not consider h/w clipping limitations) */
  1398. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1399. max_power = min(power, max_power);
  1400. if (max_power != ch_info->curr_txpow) {
  1401. ch_info->curr_txpow = max_power;
  1402. /* this considers the h/w clipping limitations */
  1403. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1404. }
  1405. }
  1406. /* update txpower settings for all channels,
  1407. * send to NIC if associated. */
  1408. iwl3945_is_temp_calib_needed(priv);
  1409. iwl3945_hw_reg_comp_txpower_temp(priv);
  1410. return 0;
  1411. }
  1412. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
  1413. struct iwl_rxon_context *ctx)
  1414. {
  1415. int rc = 0;
  1416. struct iwl_rx_packet *pkt;
  1417. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1418. struct iwl_host_cmd cmd = {
  1419. .id = REPLY_RXON_ASSOC,
  1420. .len = sizeof(rxon_assoc),
  1421. .flags = CMD_WANT_SKB,
  1422. .data = &rxon_assoc,
  1423. };
  1424. const struct iwl_legacy_rxon_cmd *rxon1 = &ctx->staging;
  1425. const struct iwl_legacy_rxon_cmd *rxon2 = &ctx->active;
  1426. if ((rxon1->flags == rxon2->flags) &&
  1427. (rxon1->filter_flags == rxon2->filter_flags) &&
  1428. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1429. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1430. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1431. return 0;
  1432. }
  1433. rxon_assoc.flags = ctx->staging.flags;
  1434. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1435. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1436. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1437. rxon_assoc.reserved = 0;
  1438. rc = iwl_legacy_send_cmd_sync(priv, &cmd);
  1439. if (rc)
  1440. return rc;
  1441. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  1442. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  1443. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1444. rc = -EIO;
  1445. }
  1446. iwl_legacy_free_pages(priv, cmd.reply_page);
  1447. return rc;
  1448. }
  1449. /**
  1450. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1451. *
  1452. * The RXON command in staging_rxon is committed to the hardware and
  1453. * the active_rxon structure is updated with the new data. This
  1454. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1455. * a HW tune is required based on the RXON structure changes.
  1456. */
  1457. int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1458. {
  1459. /* cast away the const for active_rxon in this function */
  1460. struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1461. struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1462. int rc = 0;
  1463. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1464. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1465. return -EINVAL;
  1466. if (!iwl_legacy_is_alive(priv))
  1467. return -1;
  1468. /* always get timestamp with Rx frame */
  1469. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1470. /* select antenna */
  1471. staging_rxon->flags &=
  1472. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1473. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1474. rc = iwl_legacy_check_rxon_cmd(priv, ctx);
  1475. if (rc) {
  1476. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1477. return -EINVAL;
  1478. }
  1479. /* If we don't need to send a full RXON, we can use
  1480. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1481. * and other flags for the current radio configuration. */
  1482. if (!iwl_legacy_full_rxon_required(priv,
  1483. &priv->contexts[IWL_RXON_CTX_BSS])) {
  1484. rc = iwl_legacy_send_rxon_assoc(priv,
  1485. &priv->contexts[IWL_RXON_CTX_BSS]);
  1486. if (rc) {
  1487. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1488. "configuration (%d).\n", rc);
  1489. return rc;
  1490. }
  1491. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1492. /*
  1493. * We do not commit tx power settings while channel changing,
  1494. * do it now if tx power changed.
  1495. */
  1496. iwl_legacy_set_tx_power(priv, priv->tx_power_next, false);
  1497. return 0;
  1498. }
  1499. /* If we are currently associated and the new config requires
  1500. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1501. * we must clear the associated from the active configuration
  1502. * before we apply the new config */
  1503. if (iwl_legacy_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
  1504. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1505. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1506. /*
  1507. * reserved4 and 5 could have been filled by the iwlcore code.
  1508. * Let's clear them before pushing to the 3945.
  1509. */
  1510. active_rxon->reserved4 = 0;
  1511. active_rxon->reserved5 = 0;
  1512. rc = iwl_legacy_send_cmd_pdu(priv, REPLY_RXON,
  1513. sizeof(struct iwl3945_rxon_cmd),
  1514. &priv->contexts[IWL_RXON_CTX_BSS].active);
  1515. /* If the mask clearing failed then we set
  1516. * active_rxon back to what it was previously */
  1517. if (rc) {
  1518. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1519. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1520. "configuration (%d).\n", rc);
  1521. return rc;
  1522. }
  1523. iwl_legacy_clear_ucode_stations(priv,
  1524. &priv->contexts[IWL_RXON_CTX_BSS]);
  1525. iwl_legacy_restore_stations(priv,
  1526. &priv->contexts[IWL_RXON_CTX_BSS]);
  1527. }
  1528. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1529. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1530. "* channel = %d\n"
  1531. "* bssid = %pM\n",
  1532. (new_assoc ? "" : "out"),
  1533. le16_to_cpu(staging_rxon->channel),
  1534. staging_rxon->bssid_addr);
  1535. /*
  1536. * reserved4 and 5 could have been filled by the iwlcore code.
  1537. * Let's clear them before pushing to the 3945.
  1538. */
  1539. staging_rxon->reserved4 = 0;
  1540. staging_rxon->reserved5 = 0;
  1541. iwl_legacy_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
  1542. /* Apply the new configuration */
  1543. rc = iwl_legacy_send_cmd_pdu(priv, REPLY_RXON,
  1544. sizeof(struct iwl3945_rxon_cmd),
  1545. staging_rxon);
  1546. if (rc) {
  1547. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1548. return rc;
  1549. }
  1550. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1551. if (!new_assoc) {
  1552. iwl_legacy_clear_ucode_stations(priv,
  1553. &priv->contexts[IWL_RXON_CTX_BSS]);
  1554. iwl_legacy_restore_stations(priv,
  1555. &priv->contexts[IWL_RXON_CTX_BSS]);
  1556. }
  1557. /* If we issue a new RXON command which required a tune then we must
  1558. * send a new TXPOWER command or we won't be able to Tx any frames */
  1559. rc = iwl_legacy_set_tx_power(priv, priv->tx_power_next, true);
  1560. if (rc) {
  1561. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1562. return rc;
  1563. }
  1564. /* Init the hardware's rate fallback order based on the band */
  1565. rc = iwl3945_init_hw_rate_table(priv);
  1566. if (rc) {
  1567. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1568. return -EIO;
  1569. }
  1570. return 0;
  1571. }
  1572. /**
  1573. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1574. *
  1575. * -- reset periodic timer
  1576. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1577. * -- correct coeffs for temp (can reset temp timer)
  1578. * -- save this temp as "last",
  1579. * -- send new set of gain settings to NIC
  1580. * NOTE: This should continue working, even when we're not associated,
  1581. * so we can keep our internal table of scan powers current. */
  1582. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1583. {
  1584. /* This will kick in the "brute force"
  1585. * iwl3945_hw_reg_comp_txpower_temp() below */
  1586. if (!iwl3945_is_temp_calib_needed(priv))
  1587. goto reschedule;
  1588. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1589. * This is based *only* on current temperature,
  1590. * ignoring any previous power measurements */
  1591. iwl3945_hw_reg_comp_txpower_temp(priv);
  1592. reschedule:
  1593. queue_delayed_work(priv->workqueue,
  1594. &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1595. }
  1596. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1597. {
  1598. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1599. _3945.thermal_periodic.work);
  1600. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1601. return;
  1602. mutex_lock(&priv->mutex);
  1603. iwl3945_reg_txpower_periodic(priv);
  1604. mutex_unlock(&priv->mutex);
  1605. }
  1606. /**
  1607. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1608. * for the channel.
  1609. *
  1610. * This function is used when initializing channel-info structs.
  1611. *
  1612. * NOTE: These channel groups do *NOT* match the bands above!
  1613. * These channel groups are based on factory-tested channels;
  1614. * on A-band, EEPROM's "group frequency" entries represent the top
  1615. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1616. */
  1617. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1618. const struct iwl_channel_info *ch_info)
  1619. {
  1620. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1621. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1622. u8 group;
  1623. u16 group_index = 0; /* based on factory calib frequencies */
  1624. u8 grp_channel;
  1625. /* Find the group index for the channel ... don't use index 1(?) */
  1626. if (iwl_legacy_is_channel_a_band(ch_info)) {
  1627. for (group = 1; group < 5; group++) {
  1628. grp_channel = ch_grp[group].group_channel;
  1629. if (ch_info->channel <= grp_channel) {
  1630. group_index = group;
  1631. break;
  1632. }
  1633. }
  1634. /* group 4 has a few channels *above* its factory cal freq */
  1635. if (group == 5)
  1636. group_index = 4;
  1637. } else
  1638. group_index = 0; /* 2.4 GHz, group 0 */
  1639. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1640. group_index);
  1641. return group_index;
  1642. }
  1643. /**
  1644. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1645. *
  1646. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1647. * into radio/DSP gain settings table for requested power.
  1648. */
  1649. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1650. s8 requested_power,
  1651. s32 setting_index, s32 *new_index)
  1652. {
  1653. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1654. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1655. s32 index0, index1;
  1656. s32 power = 2 * requested_power;
  1657. s32 i;
  1658. const struct iwl3945_eeprom_txpower_sample *samples;
  1659. s32 gains0, gains1;
  1660. s32 res;
  1661. s32 denominator;
  1662. chnl_grp = &eeprom->groups[setting_index];
  1663. samples = chnl_grp->samples;
  1664. for (i = 0; i < 5; i++) {
  1665. if (power == samples[i].power) {
  1666. *new_index = samples[i].gain_index;
  1667. return 0;
  1668. }
  1669. }
  1670. if (power > samples[1].power) {
  1671. index0 = 0;
  1672. index1 = 1;
  1673. } else if (power > samples[2].power) {
  1674. index0 = 1;
  1675. index1 = 2;
  1676. } else if (power > samples[3].power) {
  1677. index0 = 2;
  1678. index1 = 3;
  1679. } else {
  1680. index0 = 3;
  1681. index1 = 4;
  1682. }
  1683. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1684. if (denominator == 0)
  1685. return -EINVAL;
  1686. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1687. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1688. res = gains0 + (gains1 - gains0) *
  1689. ((s32) power - (s32) samples[index0].power) / denominator +
  1690. (1 << 18);
  1691. *new_index = res >> 19;
  1692. return 0;
  1693. }
  1694. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1695. {
  1696. u32 i;
  1697. s32 rate_index;
  1698. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1699. const struct iwl3945_eeprom_txpower_group *group;
  1700. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1701. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1702. s8 *clip_pwrs; /* table of power levels for each rate */
  1703. s8 satur_pwr; /* saturation power for each chnl group */
  1704. group = &eeprom->groups[i];
  1705. /* sanity check on factory saturation power value */
  1706. if (group->saturation_power < 40) {
  1707. IWL_WARN(priv, "Error: saturation power is %d, "
  1708. "less than minimum expected 40\n",
  1709. group->saturation_power);
  1710. return;
  1711. }
  1712. /*
  1713. * Derive requested power levels for each rate, based on
  1714. * hardware capabilities (saturation power for band).
  1715. * Basic value is 3dB down from saturation, with further
  1716. * power reductions for highest 3 data rates. These
  1717. * backoffs provide headroom for high rate modulation
  1718. * power peaks, without too much distortion (clipping).
  1719. */
  1720. /* we'll fill in this array with h/w max power levels */
  1721. clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
  1722. /* divide factory saturation power by 2 to find -3dB level */
  1723. satur_pwr = (s8) (group->saturation_power >> 1);
  1724. /* fill in channel group's nominal powers for each rate */
  1725. for (rate_index = 0;
  1726. rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1727. switch (rate_index) {
  1728. case IWL_RATE_36M_INDEX_TABLE:
  1729. if (i == 0) /* B/G */
  1730. *clip_pwrs = satur_pwr;
  1731. else /* A */
  1732. *clip_pwrs = satur_pwr - 5;
  1733. break;
  1734. case IWL_RATE_48M_INDEX_TABLE:
  1735. if (i == 0)
  1736. *clip_pwrs = satur_pwr - 7;
  1737. else
  1738. *clip_pwrs = satur_pwr - 10;
  1739. break;
  1740. case IWL_RATE_54M_INDEX_TABLE:
  1741. if (i == 0)
  1742. *clip_pwrs = satur_pwr - 9;
  1743. else
  1744. *clip_pwrs = satur_pwr - 12;
  1745. break;
  1746. default:
  1747. *clip_pwrs = satur_pwr;
  1748. break;
  1749. }
  1750. }
  1751. }
  1752. }
  1753. /**
  1754. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1755. *
  1756. * Second pass (during init) to set up priv->channel_info
  1757. *
  1758. * Set up Tx-power settings in our channel info database for each VALID
  1759. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1760. * and current temperature.
  1761. *
  1762. * Since this is based on current temperature (at init time), these values may
  1763. * not be valid for very long, but it gives us a starting/default point,
  1764. * and allows us to active (i.e. using Tx) scan.
  1765. *
  1766. * This does *not* write values to NIC, just sets up our internal table.
  1767. */
  1768. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1769. {
  1770. struct iwl_channel_info *ch_info = NULL;
  1771. struct iwl3945_channel_power_info *pwr_info;
  1772. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1773. int delta_index;
  1774. u8 rate_index;
  1775. u8 scan_tbl_index;
  1776. const s8 *clip_pwrs; /* array of power levels for each rate */
  1777. u8 gain, dsp_atten;
  1778. s8 power;
  1779. u8 pwr_index, base_pwr_index, a_band;
  1780. u8 i;
  1781. int temperature;
  1782. /* save temperature reference,
  1783. * so we can determine next time to calibrate */
  1784. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1785. priv->last_temperature = temperature;
  1786. iwl3945_hw_reg_init_channel_groups(priv);
  1787. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1788. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1789. i++, ch_info++) {
  1790. a_band = iwl_legacy_is_channel_a_band(ch_info);
  1791. if (!iwl_legacy_is_channel_valid(ch_info))
  1792. continue;
  1793. /* find this channel's channel group (*not* "band") index */
  1794. ch_info->group_index =
  1795. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1796. /* Get this chnlgrp's rate->max/clip-powers table */
  1797. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1798. /* calculate power index *adjustment* value according to
  1799. * diff between current temperature and factory temperature */
  1800. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1801. eeprom->groups[ch_info->group_index].
  1802. temperature);
  1803. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1804. ch_info->channel, delta_index, temperature +
  1805. IWL_TEMP_CONVERT);
  1806. /* set tx power value for all OFDM rates */
  1807. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1808. rate_index++) {
  1809. s32 uninitialized_var(power_idx);
  1810. int rc;
  1811. /* use channel group's clip-power table,
  1812. * but don't exceed channel's max power */
  1813. s8 pwr = min(ch_info->max_power_avg,
  1814. clip_pwrs[rate_index]);
  1815. pwr_info = &ch_info->power_info[rate_index];
  1816. /* get base (i.e. at factory-measured temperature)
  1817. * power table index for this rate's power */
  1818. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1819. ch_info->group_index,
  1820. &power_idx);
  1821. if (rc) {
  1822. IWL_ERR(priv, "Invalid power index\n");
  1823. return rc;
  1824. }
  1825. pwr_info->base_power_index = (u8) power_idx;
  1826. /* temperature compensate */
  1827. power_idx += delta_index;
  1828. /* stay within range of gain table */
  1829. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1830. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1831. pwr_info->requested_power = pwr;
  1832. pwr_info->power_table_index = (u8) power_idx;
  1833. pwr_info->tpc.tx_gain =
  1834. power_gain_table[a_band][power_idx].tx_gain;
  1835. pwr_info->tpc.dsp_atten =
  1836. power_gain_table[a_band][power_idx].dsp_atten;
  1837. }
  1838. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1839. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1840. power = pwr_info->requested_power +
  1841. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1842. pwr_index = pwr_info->power_table_index +
  1843. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1844. base_pwr_index = pwr_info->base_power_index +
  1845. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1846. /* stay within table range */
  1847. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1848. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1849. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1850. /* fill each CCK rate's iwl3945_channel_power_info structure
  1851. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1852. * NOTE: CCK rates start at end of OFDM rates! */
  1853. for (rate_index = 0;
  1854. rate_index < IWL_CCK_RATES; rate_index++) {
  1855. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1856. pwr_info->requested_power = power;
  1857. pwr_info->power_table_index = pwr_index;
  1858. pwr_info->base_power_index = base_pwr_index;
  1859. pwr_info->tpc.tx_gain = gain;
  1860. pwr_info->tpc.dsp_atten = dsp_atten;
  1861. }
  1862. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1863. for (scan_tbl_index = 0;
  1864. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1865. s32 actual_index = (scan_tbl_index == 0) ?
  1866. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1867. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1868. actual_index, clip_pwrs, ch_info, a_band);
  1869. }
  1870. }
  1871. return 0;
  1872. }
  1873. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1874. {
  1875. int rc;
  1876. iwl_legacy_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1877. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1878. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1879. if (rc < 0)
  1880. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1881. return 0;
  1882. }
  1883. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1884. {
  1885. int txq_id = txq->q.id;
  1886. struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
  1887. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1888. iwl_legacy_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  1889. iwl_legacy_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  1890. iwl_legacy_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  1891. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1892. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1893. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1894. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1895. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1896. /* fake read to flush all prev. writes */
  1897. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  1898. return 0;
  1899. }
  1900. /*
  1901. * HCMD utils
  1902. */
  1903. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  1904. {
  1905. switch (cmd_id) {
  1906. case REPLY_RXON:
  1907. return sizeof(struct iwl3945_rxon_cmd);
  1908. case POWER_TABLE_CMD:
  1909. return sizeof(struct iwl3945_powertable_cmd);
  1910. default:
  1911. return len;
  1912. }
  1913. }
  1914. static u16 iwl3945_build_addsta_hcmd(const struct iwl_legacy_addsta_cmd *cmd,
  1915. u8 *data)
  1916. {
  1917. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  1918. addsta->mode = cmd->mode;
  1919. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1920. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1921. addsta->station_flags = cmd->station_flags;
  1922. addsta->station_flags_msk = cmd->station_flags_msk;
  1923. addsta->tid_disable_tx = cpu_to_le16(0);
  1924. addsta->rate_n_flags = cmd->rate_n_flags;
  1925. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1926. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1927. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1928. return (u16)sizeof(struct iwl3945_addsta_cmd);
  1929. }
  1930. static int iwl3945_add_bssid_station(struct iwl_priv *priv,
  1931. const u8 *addr, u8 *sta_id_r)
  1932. {
  1933. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1934. int ret;
  1935. u8 sta_id;
  1936. unsigned long flags;
  1937. if (sta_id_r)
  1938. *sta_id_r = IWL_INVALID_STATION;
  1939. ret = iwl_legacy_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
  1940. if (ret) {
  1941. IWL_ERR(priv, "Unable to add station %pM\n", addr);
  1942. return ret;
  1943. }
  1944. if (sta_id_r)
  1945. *sta_id_r = sta_id;
  1946. spin_lock_irqsave(&priv->sta_lock, flags);
  1947. priv->stations[sta_id].used |= IWL_STA_LOCAL;
  1948. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1949. return 0;
  1950. }
  1951. static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
  1952. struct ieee80211_vif *vif, bool add)
  1953. {
  1954. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1955. int ret;
  1956. if (add) {
  1957. ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
  1958. &vif_priv->ibss_bssid_sta_id);
  1959. if (ret)
  1960. return ret;
  1961. iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
  1962. (priv->band == IEEE80211_BAND_5GHZ) ?
  1963. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
  1964. iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
  1965. return 0;
  1966. }
  1967. return iwl_legacy_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1968. vif->bss_conf.bssid);
  1969. }
  1970. /**
  1971. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1972. */
  1973. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  1974. {
  1975. int rc, i, index, prev_index;
  1976. struct iwl3945_rate_scaling_cmd rate_cmd = {
  1977. .reserved = {0, 0, 0},
  1978. };
  1979. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  1980. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  1981. index = iwl3945_rates[i].table_rs_index;
  1982. table[index].rate_n_flags =
  1983. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  1984. table[index].try_cnt = priv->retry_rate;
  1985. prev_index = iwl3945_get_prev_ieee_rate(i);
  1986. table[index].next_rate_index =
  1987. iwl3945_rates[prev_index].table_rs_index;
  1988. }
  1989. switch (priv->band) {
  1990. case IEEE80211_BAND_5GHZ:
  1991. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  1992. /* If one of the following CCK rates is used,
  1993. * have it fall back to the 6M OFDM rate */
  1994. for (i = IWL_RATE_1M_INDEX_TABLE;
  1995. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  1996. table[i].next_rate_index =
  1997. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  1998. /* Don't fall back to CCK rates */
  1999. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2000. IWL_RATE_9M_INDEX_TABLE;
  2001. /* Don't drop out of OFDM rates */
  2002. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2003. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2004. break;
  2005. case IEEE80211_BAND_2GHZ:
  2006. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2007. /* If an OFDM rate is used, have it fall back to the
  2008. * 1M CCK rates */
  2009. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2010. iwl_legacy_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2011. index = IWL_FIRST_CCK_RATE;
  2012. for (i = IWL_RATE_6M_INDEX_TABLE;
  2013. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2014. table[i].next_rate_index =
  2015. iwl3945_rates[index].table_rs_index;
  2016. index = IWL_RATE_11M_INDEX_TABLE;
  2017. /* CCK shouldn't fall back to OFDM... */
  2018. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2019. }
  2020. break;
  2021. default:
  2022. WARN_ON(1);
  2023. break;
  2024. }
  2025. /* Update the rate scaling for control frame Tx */
  2026. rate_cmd.table_id = 0;
  2027. rc = iwl_legacy_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2028. &rate_cmd);
  2029. if (rc)
  2030. return rc;
  2031. /* Update the rate scaling for data frame Tx */
  2032. rate_cmd.table_id = 1;
  2033. return iwl_legacy_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2034. &rate_cmd);
  2035. }
  2036. /* Called when initializing driver */
  2037. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2038. {
  2039. memset((void *)&priv->hw_params, 0,
  2040. sizeof(struct iwl_hw_params));
  2041. priv->_3945.shared_virt =
  2042. dma_alloc_coherent(&priv->pci_dev->dev,
  2043. sizeof(struct iwl3945_shared),
  2044. &priv->_3945.shared_phys, GFP_KERNEL);
  2045. if (!priv->_3945.shared_virt) {
  2046. IWL_ERR(priv, "failed to allocate pci memory\n");
  2047. return -ENOMEM;
  2048. }
  2049. /* Assign number of Usable TX queues */
  2050. priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
  2051. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2052. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
  2053. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2054. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2055. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2056. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
  2057. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  2058. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2059. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2060. priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
  2061. return 0;
  2062. }
  2063. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2064. struct iwl3945_frame *frame, u8 rate)
  2065. {
  2066. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2067. unsigned int frame_size;
  2068. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2069. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2070. tx_beacon_cmd->tx.sta_id =
  2071. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  2072. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2073. frame_size = iwl3945_fill_beacon_frame(priv,
  2074. tx_beacon_cmd->frame,
  2075. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2076. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2077. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2078. tx_beacon_cmd->tx.rate = rate;
  2079. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2080. TX_CMD_FLG_TSF_MSK);
  2081. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2082. tx_beacon_cmd->tx.supp_rates[0] =
  2083. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2084. tx_beacon_cmd->tx.supp_rates[1] =
  2085. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2086. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2087. }
  2088. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2089. {
  2090. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2091. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2092. }
  2093. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2094. {
  2095. INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
  2096. iwl3945_bg_reg_txpower_periodic);
  2097. }
  2098. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2099. {
  2100. cancel_delayed_work(&priv->_3945.thermal_periodic);
  2101. }
  2102. /* check contents of special bootstrap uCode SRAM */
  2103. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2104. {
  2105. __le32 *image = priv->ucode_boot.v_addr;
  2106. u32 len = priv->ucode_boot.len;
  2107. u32 reg;
  2108. u32 val;
  2109. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2110. /* verify BSM SRAM contents */
  2111. val = iwl_legacy_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2112. for (reg = BSM_SRAM_LOWER_BOUND;
  2113. reg < BSM_SRAM_LOWER_BOUND + len;
  2114. reg += sizeof(u32), image++) {
  2115. val = iwl_legacy_read_prph(priv, reg);
  2116. if (val != le32_to_cpu(*image)) {
  2117. IWL_ERR(priv, "BSM uCode verification failed at "
  2118. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2119. BSM_SRAM_LOWER_BOUND,
  2120. reg - BSM_SRAM_LOWER_BOUND, len,
  2121. val, le32_to_cpu(*image));
  2122. return -EIO;
  2123. }
  2124. }
  2125. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2126. return 0;
  2127. }
  2128. /******************************************************************************
  2129. *
  2130. * EEPROM related functions
  2131. *
  2132. ******************************************************************************/
  2133. /*
  2134. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2135. * embedded controller) as EEPROM reader; each read is a series of pulses
  2136. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2137. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2138. * simply claims ownership, which should be safe when this function is called
  2139. * (i.e. before loading uCode!).
  2140. */
  2141. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2142. {
  2143. _iwl_legacy_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2144. return 0;
  2145. }
  2146. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2147. {
  2148. return;
  2149. }
  2150. /**
  2151. * iwl3945_load_bsm - Load bootstrap instructions
  2152. *
  2153. * BSM operation:
  2154. *
  2155. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2156. * in special SRAM that does not power down during RFKILL. When powering back
  2157. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2158. * the bootstrap program into the on-board processor, and starts it.
  2159. *
  2160. * The bootstrap program loads (via DMA) instructions and data for a new
  2161. * program from host DRAM locations indicated by the host driver in the
  2162. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2163. * automatically.
  2164. *
  2165. * When initializing the NIC, the host driver points the BSM to the
  2166. * "initialize" uCode image. This uCode sets up some internal data, then
  2167. * notifies host via "initialize alive" that it is complete.
  2168. *
  2169. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2170. * normal runtime uCode instructions and a backup uCode data cache buffer
  2171. * (filled initially with starting data values for the on-board processor),
  2172. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2173. * which begins normal operation.
  2174. *
  2175. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2176. * the backup data cache in DRAM before SRAM is powered down.
  2177. *
  2178. * When powering back up, the BSM loads the bootstrap program. This reloads
  2179. * the runtime uCode instructions and the backup data cache into SRAM,
  2180. * and re-launches the runtime uCode from where it left off.
  2181. */
  2182. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2183. {
  2184. __le32 *image = priv->ucode_boot.v_addr;
  2185. u32 len = priv->ucode_boot.len;
  2186. dma_addr_t pinst;
  2187. dma_addr_t pdata;
  2188. u32 inst_len;
  2189. u32 data_len;
  2190. int rc;
  2191. int i;
  2192. u32 done;
  2193. u32 reg_offset;
  2194. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2195. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2196. if (len > IWL39_MAX_BSM_SIZE)
  2197. return -EINVAL;
  2198. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2199. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2200. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2201. * after the "initialize" uCode has run, to point to
  2202. * runtime/protocol instructions and backup data cache. */
  2203. pinst = priv->ucode_init.p_addr;
  2204. pdata = priv->ucode_init_data.p_addr;
  2205. inst_len = priv->ucode_init.len;
  2206. data_len = priv->ucode_init_data.len;
  2207. iwl_legacy_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2208. iwl_legacy_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2209. iwl_legacy_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2210. iwl_legacy_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2211. /* Fill BSM memory with bootstrap instructions */
  2212. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2213. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2214. reg_offset += sizeof(u32), image++)
  2215. _iwl_legacy_write_prph(priv, reg_offset,
  2216. le32_to_cpu(*image));
  2217. rc = iwl3945_verify_bsm(priv);
  2218. if (rc)
  2219. return rc;
  2220. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2221. iwl_legacy_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2222. iwl_legacy_write_prph(priv, BSM_WR_MEM_DST_REG,
  2223. IWL39_RTC_INST_LOWER_BOUND);
  2224. iwl_legacy_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2225. /* Load bootstrap code into instruction SRAM now,
  2226. * to prepare to load "initialize" uCode */
  2227. iwl_legacy_write_prph(priv, BSM_WR_CTRL_REG,
  2228. BSM_WR_CTRL_REG_BIT_START);
  2229. /* Wait for load of bootstrap uCode to finish */
  2230. for (i = 0; i < 100; i++) {
  2231. done = iwl_legacy_read_prph(priv, BSM_WR_CTRL_REG);
  2232. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2233. break;
  2234. udelay(10);
  2235. }
  2236. if (i < 100)
  2237. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2238. else {
  2239. IWL_ERR(priv, "BSM write did not complete!\n");
  2240. return -EIO;
  2241. }
  2242. /* Enable future boot loads whenever power management unit triggers it
  2243. * (e.g. when powering back up after power-save shutdown) */
  2244. iwl_legacy_write_prph(priv, BSM_WR_CTRL_REG,
  2245. BSM_WR_CTRL_REG_BIT_START_EN);
  2246. return 0;
  2247. }
  2248. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2249. .rxon_assoc = iwl3945_send_rxon_assoc,
  2250. .commit_rxon = iwl3945_commit_rxon,
  2251. };
  2252. static struct iwl_lib_ops iwl3945_lib = {
  2253. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2254. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2255. .txq_init = iwl3945_hw_tx_queue_init,
  2256. .load_ucode = iwl3945_load_bsm,
  2257. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2258. .apm_ops = {
  2259. .init = iwl3945_apm_init,
  2260. .config = iwl3945_nic_config,
  2261. },
  2262. .eeprom_ops = {
  2263. .regulatory_bands = {
  2264. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2265. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2266. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2267. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2268. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2269. EEPROM_REGULATORY_BAND_NO_HT40,
  2270. EEPROM_REGULATORY_BAND_NO_HT40,
  2271. },
  2272. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2273. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2274. },
  2275. .send_tx_power = iwl3945_send_tx_power,
  2276. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2277. .debugfs_ops = {
  2278. .rx_stats_read = iwl3945_ucode_rx_stats_read,
  2279. .tx_stats_read = iwl3945_ucode_tx_stats_read,
  2280. .general_stats_read = iwl3945_ucode_general_stats_read,
  2281. },
  2282. };
  2283. static const struct iwl_legacy_ops iwl3945_legacy_ops = {
  2284. .post_associate = iwl3945_post_associate,
  2285. .config_ap = iwl3945_config_ap,
  2286. .manage_ibss_station = iwl3945_manage_ibss_station,
  2287. };
  2288. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2289. .get_hcmd_size = iwl3945_get_hcmd_size,
  2290. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2291. .request_scan = iwl3945_request_scan,
  2292. .post_scan = iwl3945_post_scan,
  2293. };
  2294. static const struct iwl_ops iwl3945_ops = {
  2295. .lib = &iwl3945_lib,
  2296. .hcmd = &iwl3945_hcmd,
  2297. .utils = &iwl3945_hcmd_utils,
  2298. .led = &iwl3945_led_ops,
  2299. .legacy = &iwl3945_legacy_ops,
  2300. .ieee80211_ops = &iwl3945_hw_ops,
  2301. };
  2302. static struct iwl_base_params iwl3945_base_params = {
  2303. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2304. .num_of_queues = IWL39_NUM_QUEUES,
  2305. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2306. .set_l0s = false,
  2307. .use_bsm = true,
  2308. .led_compensation = 64,
  2309. .wd_timeout = IWL_DEF_WD_TIMEOUT,
  2310. };
  2311. static struct iwl_cfg iwl3945_bg_cfg = {
  2312. .name = "3945BG",
  2313. .fw_name_pre = IWL3945_FW_PRE,
  2314. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2315. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2316. .sku = IWL_SKU_G,
  2317. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2318. .ops = &iwl3945_ops,
  2319. .mod_params = &iwl3945_mod_params,
  2320. .base_params = &iwl3945_base_params,
  2321. .led_mode = IWL_LED_BLINK,
  2322. };
  2323. static struct iwl_cfg iwl3945_abg_cfg = {
  2324. .name = "3945ABG",
  2325. .fw_name_pre = IWL3945_FW_PRE,
  2326. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2327. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2328. .sku = IWL_SKU_A|IWL_SKU_G,
  2329. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2330. .ops = &iwl3945_ops,
  2331. .mod_params = &iwl3945_mod_params,
  2332. .base_params = &iwl3945_base_params,
  2333. .led_mode = IWL_LED_BLINK,
  2334. };
  2335. DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
  2336. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2337. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2338. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2339. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2340. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2341. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2342. {0}
  2343. };
  2344. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);